# IWRL6843/44 Single-Chip 57 to 64GHz Industrial Radar Sensor #### 1 Features - **FMCW Transceiver** - Integrated PLL, transmitter, receiver, baseband - 57 64GHz coverage With 7GHz continuous bandwidth - 4 receive channels and 3 to 4 transmit channels (IWRL6843 with 3 channels and IWRL6844 with 4 channels) - 13dBm typical output power per Tx - 12.5dB typical noise figure - -89dBc/Hz typical phase noise at 1MHz - FMCW operation - 10MHz IF bandwidth, real-only Rx channels - Ultra-accurate chirp engine based on fractional- - Per transmitter binary phase shifter - Processing elements - Arm® R5F® core with double precision FPU - Hardware Accelerator (HWA 1.2) for FFT, log magnitude, and CFAR operations (200MHz) - C66x DSP (450MHz) for post processing Radar - Supports multiple low-power modes - Idle mode and deep sleep mode - Power management - 1.8V and 3.3V IO support - Built-in LDO network for enhanced PSRR - Two power rails for 1.8V IO mode, Three power rails for 3.3V IO mode - FCCSP package having 17 x 17 BGA grid, 207 BGA balls; Package size: 9.1mm x 9.1mm - Built-in calibration and self-test - Built-in Firmware (ROM) - Self-Contained on chip calibration system - Host Interface - 3 x UART - 2 x CAN-FD - 2 x SPI - 1 x LIN - LVDS for data transfer of raw ADC sample capture - Other interfaces available to user application - QSPI - 12C - JTAG - **GPIOs** - PWM Interface - GPADCs - Device security - Programmable embedded hardware security module (HSM) - Secure authenticated and encrypted boot support - Customer programmable root keys, symmetric keys (256 bit), asymmetric keys (up to RSA-4K or ECC-512) with key revocation capability - Cryptographic hardware accelerators: PKA with ECC/RSA, AES (up to 256 bit), SHA (up to 512 bit), TRNG/DRBG and SM2, SM3, SM4(Chinese Crypto Algorithms) - ISO21434 Cyber Security certification targeted - Internal memory - On-Chip RAM 2.5MBytes (2MB for IWRL6843) - R5F TCMA RAM 512KB - R5F TCMB RAM 256KB - DSS L2 RAM 384KB - DSS L3 RAM 512KB (available only in IWRL6844) - DSS L3 Shared RAM 896KB (can be shared with TCMs) - **Functional Safety-Compliant Targeted** - Developed for Functional Safety Applications - Hardware integrity up to SIL 2 targeted - Clock source - 40.0MHz crystal for primary clock - Supports externally driven clock (Square/Sine) at 40.0MHz - 32kHz internal oscillator for low power operations - Supports temperature operating conditions - Junction Temperature Range: –40°C to 105°C ## 2 Applications - Automated door / gate - Motion detector - Occupancy detection / people tracking / people counting - · Video doorbell - Drones - Level Sensing - Industrial Robots - IP network camera - Thermostat - Air conditioner - · Refrigerators and freezers - Vacuum robot - Lawn mover - Home theater - PC/Notebooks - · Portable electronics - Televisions - Tablets - Earphones - Smart watches ## 3 Description The IWRL684x mmWave Sensor device is TI's low power and Hardware Security Module (HSM) enabled integrated single chip mmWave sensor based on FMCW radar technology. The device is capable of operation in the 57GHz to 64GHz band and is designed for various industrial use cases. The device also takes advantage of a low power architecture to enable power-constrained applications. The device is split into the following four switchable power domains: - 1. **RF/Analog Sub-System**: This block includes all the RF and Analog components required to transmit and receive the RF signals. - 2. **Front-End Controller sub-System (FECSS)**: FECSS contains processor, responsible for radar front-end configuration, control, and calibration. - Application Sub-System (APPSS): APPSS is where the device implements a user programmable ARM Cortex-R5F allowing for custom control and industrial interface applications. Top Sub-System (TOPSS) and Hardware Security Module (HSM) is part of the APPSS power domain and contains the clocking and power management sub-blocks. - 4. **DSP Sub-Systems (DSS)**: TI's high-performance C66x DSP is integrated in it for radar signal processing. The hardware accelerator block (HWA 1.2) supplements the DSP and ARM Cortex-R5F by offloading common radar processing such as FFT, constant false alarm rate (CFAR), scaling, and compression. The IWRL684x is specifically designed to be able to dynamically control the power states of the above-mentioned power domains based on application requirements. The device also features various low-power states. These low-power states are achieved by turning off internal IP blocks of the device. IWRL684x device also provides the option of retaining memory during these low power states to retain critical information such as application image and RF profiles across different power modes. A Hardware Security Module (HSM) is also provisioned in the device (available with secure part variants). The HSM consists of a programmable Arm Cortex-M4 core and the necessary infrastructure to provide a secure zone of operation within the device. Additionally, the device is built with TI's low power 45nm RF CMOS process and enables unprecedented levels of integration in an extremely small form factor. IWRL684x is designed for low power, self-monitored, ultra-accurate radar systems in the industrial space for applications like high density people tracking & counting, industrial robots and drones . Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated **Packaging Information** | PART NUMBER <sup>(1)</sup> | PACKAGE | BODY SIZE(1) | TRAY / TAPE AND<br>REEL | DESCRIPTION | |----------------------------|------------------|---------------|-------------------------|------------------------------------------------------------------------------------------| | XI6844DQGANC | ANC (FCCSP, 207) | 9.1mm x 9.1mm | Tray | Pre-production variant. Deep Sleep enabled. Generic. | | XI6844DBSANC | ANC (FCCSP, 207) | 9.1mm x 9.1mm | Tray | Pre-production variant. SIL-2 targeted. Deep Sleep Enabled. Secure variant. | | IWRL6843DQGANCR | ANC (FCCSP, 207) | 9.1mm x 9.1mm | Tape and Reel | Industrial production variant. Deep Sleep enabled. Generic. | | IWRL6843DBSANCR | ANC (FCCSP, 207) | 9.1mm x 9.1mm | Tape and Reel | Industrial production variant.<br>SIL-2 targeted. Deep Sleep<br>enabled. Secure varaint. | | IWRL6844DQGANCR | ANC (FCCSP, 207) | 9.1mm x 9.1mm | Tape and Reel | Industrial production variant. Deep Sleep enabled. Generic. | | IWRL6844DBSANCR | ANC (FCCSP, 207) | 9.1mm x 9.1mm | Tape and Reel | Industrial production variant.<br>SIL-2 targeted. Deep Sleep<br>enabled. Secure varaint. | <sup>(1)</sup> For more information, see , Device Nomenclature and Mechanical, Packaging, and Orderable Information ## **4 Functional Block Diagram** Figure 4-1. Functional Block Diagram - 1. 512KB of DSS L3 Native RAM available only in IWRL6844 - 2. 896KB of DSS L3 Shared RAM Memory location is listed in Table 4-1 - 3. Only 3 TXs are available in IWRL6843 **Table 4-1. Shared Memory Allocation** | Memory | Allocation | |--------|--------------------| | 512KB | DSS L3, APPSS TCMA | | 256KB | DSS L3, APPSS TCMB | | 128KB | DSS L3, FECSS | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback 5 ## **Table of Contents** | 1 Features1 | 7.13 Timing and Switching Characteristics | 33 | |--------------------------------------------------|---------------------------------------------|-----------------| | 2 Applications2 | 8 Detailed Description | 52 | | 3 Description2 | 8.1 Overview | 52 | | 4 Functional Block Diagram4 | 8.2 Functional Block Diagram | 53 | | 5 Device Comparison7 | 8.3 Subsystems | 55 | | 5.1 Related Products8 | 8.4 Other Subsystems | <mark>60</mark> | | 6 Terminal Configurations and Functions9 | 8.5 Memory Partitioning Options | 61 | | 6.1 Pin Diagrams9 | | | | 6.2 Signal Descriptions10 | | 64 | | 7 Specifications21 | 10 Applications, Implementation, and Layout | 65 | | 7.1 Absolute Maximum Ratings21 | 10.1 Application Information | 65 | | 7.2 ESD Ratings21 | 10.2 Reference Schematic | 65 | | 7.3 Power-On Hours (POH)21 | 11 Device and Documentation Support | | | 7.4 Recommended Operating Conditions22 | | | | 7.5 VPP Specifications for One-Time Programmable | 11.2 Tools and Software | 67 | | (OTP) eFuses22 | 11.3 Documentation Support | 67 | | 7.6 Power Supply Specifications24 | | | | 7.7 Power Save Modes29 | | | | 7.8 Peak Current Requirement per Voltage Rail30 | 11.6 Electrostatic Discharge Caution | 68 | | 7.9 RF Specification31 | 11.7 Glossary | | | 7.10 Supported DFE Features32 | | | | 7.11 CPU Specifications33 | | | | 7.12 Thermal Resistance Characteristics33 | | 69 | | | | | ## **5 Device Comparison** The following table compares the features of radar devices. **Table 5-1. Device Features Comparison** | | | e Features Com | • | IWR6843Ao | | |----------------------------------------------------------------------------------------|-------------------------------|-------------------------------|-----------------------------|-----------------------------------|---------------------------------------| | FUNCTION | IWRL6844 | IWRL6843 | IWR6843 | P | IWRL6432 | | Antenna on Package (AOP) | - | - | - | Yes | - | | Number of receivers | 4 | 4 | 4 | 4 | 3 | | Number of transmitters | 4 | 3 | 3 | 3 | 2 | | RF frequency range | 57 to 64GHz | 57 to 64GHz | 60 to 64GHz | 60 to 64GHz | 57 to 64GHz | | On-chip memory | 2.5 MB | 2MB | 1.75MB | 1.75MB | 1MB | | Max I/F (Intermediate Frequency) (MHz) | 10 | 10 | 10 | 10 | 5 | | Max real sampling rate (Msps) | 25 | 25 | 25 | 25 | 12.5 | | Max Complex Sampling rate (Msps) | - | - | 12.5 | 12.5 | - | | Low Power Deep Sleep Mode | Yes | Yes | - | - | Yes | | Safety and Security | | 1 | | 1 | ı | | Functional Safety -Compliance | SIL-2 Targeted <sup>(1)</sup> | SIL-2 Targeted <sup>(1)</sup> | SIL-2 | SIL-2 | SIL-2 | | Device Security <sup>(2)</sup> | Yes (Secure Boot supported) | Yes (Secure Boot supported) | Yes (Secure Boot supported) | Yes (Secure<br>Boot<br>supported) | Yes (Authenticated<br>Boot supported) | | Hardware Security Module (HSM) | Yes | Yes | - | - | - | | Processors | | | | | | | MCU | R5F® | R5F® | R4F® | R4F® | M4F® | | DSP | C66x | C66x | C674x | C674x | - | | HWA | Yes | Yes | Yes | Yes | Yes | | Peripherals | | | | | | | Serial Peripheral Interface (SPI) ports | 2 | 2 | 2 | 2 | 2 | | Quad Serial Peripheral Interface (QSPI) | Yes | Yes | Yes | Yes | Yes | | Inter-Integrated Circuit (I2C) interface | 1 | 1 | 1 | 1 | 1 | | Controller Area Network (CAN-FD) interface | 2 | 2 | 2 | 2 | 1 | | DSP Trace | - | - | Yes | Yes | - | | PWM | Yes | Yes | Yes | Yes | Yes | | DMM Interface | - | - | Yes | Yes | - | | GPADC | 4 | 4 | 6 | 6 | 2 | | ADC Raw Data Capture | LVDS | LVDS | LVDS | LVDS | RDIF | | UART | 3 <sup>(3)</sup> | 3 <sup>(3)</sup> | 2 | 2 | 2 | | JTAG | Yes | Yes | Yes | Yes | Yes | | Per Chirp configurable TX phase shifter | BPM Only | BPM Only | Yes <sup>(4)</sup> | Yes <sup>(4)</sup> | BPM Only | | Product Product Preview (PP), status Advance Information (AI), or Production Data (PD) | Al | Al | PD <sup>(5)</sup> | PD <sup>(5)</sup> | PD <sup>(5)</sup> | <sup>(1)</sup> As the certification can get secured at different times and post certificate the target will be updated to "compliant" from "compliance targeted" only in related data sheets, please refer to the respective data sheets for most recent compliance status. <sup>(2)</sup> Device security features including Secure Boot and Customer Programmable Keys are available in select devices for only select part variants as indicated by the Device Type identifier in Section 3, Device Information table. <sup>(3) 3</sup> UART instances are available, including 2 UART instance from APPSS and 1 UART instace from DSS <sup>(4) 6</sup> bits linear Phase Shifter. <sup>(5)</sup> PRODUCTION DATA information is current as of publication date. Products conform to specifications per the terms of the Texas Instruments standard warranty. ## 5.1 Related Products For information about other devices in this family of products or related products see the links that follow. mmWave sensors TI's mmWave sensors rapidly and accurately sense range, angle and velocity with less power using the smallest footprint mmWave sensor portfolio for Industrial applications. mmWave IWR The Texas Instruments IWRxxxx family of mmWave Sensors are highly integrated and built on RFCMOS technology operating in 57- to 64GHz frequency band. The devices have a closed-loop PLL for precise and linear chirp synthesis. The devices have a very small-form factor, low power consumption, and are highly accurate. Industrial applications from short to ultra short range can be realized using these devices. Companion products for IWRL684x Review products that are similar to this product. **60GHz Integrated Radar Cost-Optimized Small Form Factor Reference Design** This reference design demonstrates the use of the IWRL684x/IWRL6432 60GHz single-chip mmWave sensor to create low cost small form afctor solution for Industrial applications like Personal Electronics, Building Automation etc. # **6 Terminal Configurations and Functions** ## 6.1 Pin Diagrams ### **FCCSP Pin Diagram (Top View)** Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback ### 6.2 Signal Descriptions #### **Note** All digital IO pins of the device (except NRESET) are non-failsafe; hence, care needs to be taken that they are not driven externally without the VIO supply being present to the device. LVDS interface is intended for debugging and development purposes, not for production use T13 and C17 pins also serves as a Sense On Power Line. Impacts boot mode SOP0 and SOP1 respectievely. For more details refer to the Pin Attributes. Table 6-1. Analog Signal Descriptions | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | |-------------|----------|-------------------------|----------| | CLKM | А | XTAL CLKM pin | B1 | | CLKP | А | XTAL CLKP pin | D1 | | GPADC1 | A | GPADC input 1 | T4 | | GPADC2 | А | GPADC input 2 | T3 | | GPADC3 | Α | GPADC input 3 | U2 | | GPADC4 | А | GPADC input 4 | U3 | | NRESET | A | NRESET input | U10 | | OSC_CLK_OUT | A | Oscillator Clock output | F7 | | RX1 | A | RX channel 1 | N1 | | RX2 | Α | RX channel 2 | L1 | | RX3 | А | RX channel 3 | J1 | | RX4 | A | RX channel 4 | G1 | | TX1 | A | TX channel 1 | A3 | | TX2 | A | TX channel 2 | A5 | | TX3 | A | TX channel 3 | A7 | | TX4 | А | TX channel 4 | A9 | | VBGAP | А | BandGap reference pin | K3 | ### **Table 6-2. CAN Signal Descriptions** | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | |-------------|----------|-------------------|----------| | CAN_FD_B_rx | I | CAN Receive Data | U12 | | CAN_FD_B_tx | 0 | CAN Transmit Data | R11 | | CAN_FD_rx | I | CAN Receive Data | R10 | | CAN_FD_tx | 0 | CAN Transmit Data | T10 | Table 6-3. Clock Signal Descriptions | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | |-------------|----------|-------------------|----------------------------| | MCU_CLKOUT | 0 | MCU clock output | C16, N15, N17 | | PMIC_CLKOUT | 0 | PMIC clock output | C17, N16 | | RTC_CLK_in | | | B13, F16, N15, T15,<br>U15 | ### **Table 6-4. EPWM Signal Descriptions** | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | |-------------|----------|---------------|---------------------------------| | ePWMa | 0 | EPWM Output A | B15, B17, N16, T14,<br>U12, U15 | Product Folder Links: IWRL6843,IWRL6844 **Table 6-4. EPWM Signal Descriptions (continued)** | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | |-------------|----------|------------------|---------------------------------| | ePWMb | 0 | • | A15, A16, N17, R11,<br>T12, U16 | | ePWMSYNCI | I | EPWM Sync Input | N16, P15, T15, U16 | | ePWMSYNCO | 0 | EPWM Sync Output | N17, T15 | **Table 6-5. GPIO Signal Descriptions** | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | |-------------|----------|------------------------------|----------| | GPIO_0 | Ю | General Purpose Input/Output | A15, U12 | | GPIO_1 | Ю | General Purpose Input/Output | B15, R11 | | GPIO_2 | Ю | General Purpose Input/Output | F16, P16 | | GPIO_3 | Ю | General Purpose Input/Output | R10, R16 | | GPIO_4 | Ю | General Purpose Input/Output | N15, N16 | | GPIO_5 | Ю | General Purpose Input/Output | N17, U16 | | GPIO_6 | Ю | General Purpose Input/Output | U13, U15 | | GPIO_7 | Ю | General Purpose Input/Output | C16, T11 | Table 6-6. I2C Signal Descriptions | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | |-------------|----------|-------------|---------------------------------| | I2C_scl | Ю | | A16, B12, C16, N16,<br>P15, T10 | | I2C_sda | Ю | | B11, B17, F16, N17,<br>R10, R14 | **Table 6-7. JTAG Signal Descriptions** | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | |-------------|----------|------------------|----------| | тск | I | JTAG Test Clock | T12 | | TDI | I | Test Data Input | T14 | | TDO | 0 | Test Data Out | T13 | | TMS | I | Test Mode Select | T15 | Table 6-8. LVDS Signal Descriptions | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | | | |-------------|----------|---------------------------------------|----------|--|--| | LVDS_CLKM | 0 | Differential Clock | J17 | | | | LVDS_CLKP | 0 | Differential Clock | H16 | | | | LVDS_FRCLKM | 0 | Differential Frame Clock | K17 | | | | LVDS_FRCLKP | 0 | Differential Frame Clock | L16 | | | | LVDS_TXM0 | 0 | Differential Data Out - Lane0 | G17 | | | | LVDS_TXP0 | 0 | Differential Data Out - Lane0 | G16 | | | | LVDS_TXM1 | 0 | Differential Data Out - Lane1 | M17 | | | | LVDS_TXP1 | 0 | Differential Data Out - Lane1 | M16 | | | | LVDS_Valid | 0 | When high, indicating valid LVDS data | P16 | | | | CIONIAL NIABAT | | wer Supply Signal Descriptions | DKC4 DIN | |----------------|----------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | | VDD | PWR | 1.2V Core supply | E13, E14, F10, F11,<br>F12, F13, F14, F9,<br>G10, G11, G12, G13,<br>G14, G9, H10, H11,<br>H12, H13, H14, H9,<br>T5, U5 | | VDDA_10RF | PWR | 1.0V internal LDO output. | D5, D6, D7, K5 | | VDDA_12RF | PWR | 1.2V RF Supply | D10, D8, D9 | | VDDA_18BB | PWR | 1.8V analog supply | R1, R2 | | VDDA_18VCO | PWR | 1.8V analog supply | G3 | | VDD_SRAM | PWR | 1.2V SRAM supply | T9, U9 | | VIN_18PM | PWR | 1.8V core supply | M4 | | VIOIN | PWR | 1.8V / 3.3V IO supply | D17, T17, U6 | | VIOIN_18 | PWR | 1.8V IO supply | F17, R17, U8 | | VIOIN_18CLK | PWR | 1.8V analog supply | D3 | | VIOIN_18LVDS | PWR | 1.8V supply for LVDS port | K16 | | VNWA | PWR | 1.2V VNWA supply. Always connected to SRAM supply | T6 | | VOUT_14APLL | PWR | 1.4V internal LDO output | H7 | | VOUT_14SYNTH | PWR | 1.4V internal LDO output | F3 | | VPP | PWR | Voltage supply for fuse chain | R4 | | VSS | GND | Ground | A17, B16, D16, E10,<br>E11, E12, E16, J10,<br>J11, J12, J13, J14,<br>J16, J9, K10, K11,<br>K12, K13, K14, K7,<br>K8, K9, L10, L11,<br>L12, L13, L14, L7, L8<br>L9, M10, M11, M12,<br>M13, M14, M7, M8,<br>M9, N10, N11, N12,<br>N13, N14, N7, N8,<br>N9, T16, T7, T8, U17 | | VSSA | GND | Ground | A1, A10, A2, A4, A6,<br>A8, B10, B2, B3, B4,<br>B5, B6, B7, B8, B9,<br>C1, C2, D2, E1, E2,<br>E7, E8, E9, F1, F2,<br>F8, G2, G7, G8, H1,<br>H2, H8, J2, J7, J8,<br>K1, K2, K6, L2, L5,<br>L6, M1, M2, M5, M6,<br>N2, N5, N6, P1, P2,<br>T1, T2, U1 | ### Table 6-10. QSPI Signal Descriptions | Table of Tot Qot I digital becomplicate | | | | | | | |-----------------------------------------|----------|------------------|----------|--|--|--| | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | | | | | QSPI_clk | Ю | QSPI Clock | B14 | | | | | QSPI_cs_n | 0 | QSPI Chip Select | A13 | | | | | QSPI_din | I | QSPI Data bit 1 | B13 | | | | | QSPI_dout | Ю | QSPI Data bit 0 | A12 | | | | | QSPI_qdin0 | I | QSPI Data bit 2 | B12 | | | | | QSPI_qdin1 | I | QSPI Data bit 3 | B11 | | | | Product Folder Links: IWRL6843, IWRL6844 Table 6-11. RS232 Signal Descriptions | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | | | |-------------|----------|---------------------|----------|--|--| | rs232_rx | I | RS232 Receive Data | R14 | | | | rs232_tx | 0 | RS232 Transmit Data | P15 | | | **Table 6-12. SPIA Signal Descriptions** | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | | | |-------------|----------|--------------------|---------------|--|--| | SPIA_clk | Ю | SPIA Clock | A16 | | | | SPIA_cs0_n | Ю | SPIA Chip Select 0 | B17 | | | | SPIA_cs1_n | IO | SPIA Chip Select 1 | C17, F16, P16 | | | | SPIA_miso | IO | SPIA MISO | B15 | | | | SPIA_mosi | IO | SPIA MOSI | A15 | | | **Table 6-13. SPIB Signal Descriptions** | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | |-------------|----------|--------------------|----------------------------| | SPIB_clk | Ю | SPIB Clock | A16, B14, N16, P16 | | SPIB_cs0_n | Ю | SPIB Chip Select 0 | A13, B17, N15, R16 | | SPIB_cs1_n | Ю | SPIB Chip Select 1 | N17, P15 | | SPIB_miso | Ю | SPIB MISO | B13, B15, C16, P16,<br>R14 | | SPIB_mosi | Ю | SPIB MOSI | A12, A15, N17 | On SPIB only certain IOSET combinations are supported due to timing constraints. Table 6-14 lists the valid IOSET combinations for SPIB Table 6-14. Valid IOSET Combinations for SPIB Signal | Signal Name | IOSET1 | IOSET2 | |-------------|--------|--------| | SPIB_clk | PAD_AA | PAD_AG | | SPIB_cs0_n | PAD_AB | PAD_AH | | SPIB_mosi | PAD_AC | PAD_AI | | SPIB_miso | PAD_AD | PAD_AJ | **Table 6-15. System Signal Descriptions** | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | | | |---------------------|----------|--------------------------------|--------------------------------------|--|--| | HOST_CLK_req | 0 | Host clock request output | C16 | | | | nERROR_OUT | 0 | nERROR output signal | N15, P16 | | | | PRCM_PMIC_DeepSleep | 0 | Deep sleep indiaction output | C16, F16, P16, T11 | | | | SYNC_in | I | Sync input | B11, N15, P16, R10,<br>U16 | | | | sys_reset_out | 0 | System reset indication output | F16, R11, R16, T15 | | | | WU_reqin | I | Wakeup Request input | B12, C16, F16, N15,<br>R16, T10, U15 | | | **Table 6-16. UARTA Signal Descriptions** | UARTA_rts O | | DESCRIPTION | PKG1 PIN | | | |-------------|---|---------------------|----------|--|--| | UARTA_rts | 0 | UARTA RTS output | U15 | | | | UARTA_rx | I | UARTA Receive Data | N16, R10 | | | | UARTA_tx | 0 | UARTA Transmit Data | N17, T10 | | | Table 6-17. UARTB Signal Descriptions | <u> </u> | | | | | | | | | |-------------|----------|---------------------|---------------|--|--|--|--|--| | SIGNAL NAME | PIN TYPE | DESCRIPTION | PKG1 PIN | | | | | | | UARTB_rx | I | UARTB Receive Data | R10, R14, T11 | | | | | | | UARTB_tx | 0 | UARTB Transmit Data | P15, T10, U13 | | | | | | **ADVANCE INFORMATION** Table 6-18. Pin Attributes (PKG1 Package) | | | Tubic o To. | FIII Attributes | , | onage | ') | | | | |-----------------------------------|--------------------------|-----------------------|---------------------------------|-----------------------------------------------|---------------------|---------------------|-----------------------------------------|--------------------------------------------|-----------------------------------------------| | BGA BALL<br>NUMBER <sup>(1)</sup> | BALL NAME <sup>(2)</sup> | SIGNAL NAME(3) | PINCNTL REGISTER <sup>(4)</sup> | PINCNTL<br>REGISTER<br>ADDRESS <sup>(5)</sup> | MODE <sup>(6)</sup> | TYPE <sup>(7)</sup> | PULL UP/<br>DOWN<br>TYPE <sup>(8)</sup> | BALL STATE<br>DURING<br>RST <sup>(9)</sup> | BALL<br>RESET<br>AFTER<br>RST <sup>(10)</sup> | | U12 | CAN_FD_B_rx | CAN_FD_B_rx | PADAY_CFG_REG | 0x5A00 0060 | 0 | ı | PU/PD | Off / Off / Off | Off / Off / | | | | HWASS_UARTA_rx | _ | | 1 | I | | | Off | | | | ePWMa | | | 2 | 0 | | | | | | | GPIO_0 | | | 3 | Ю | | | | | R11 | CAN_FD_B_tx | CAN_FD_B_tx | PADAZ_CFG_REG | 0x5A00 0064 | 0 | 0 | PU/PD | Off / Off / Off | Off / Off / | | | | HWASS_UARTA_tx | 1 | | 1 | 0 | | | Off | | | | ePWMb | | | 2 | 0 | | | | | | | GPIO_1 | | | 3 | Ю | | | | | | | sys_reset_out | | | 4 | 0 | | | | | 31 | CLKM | CLKM | | | | Α | | | | | D1 | CLKP | CLKP | | | | Α | | | | | Γ4 | GPADC1 | GPADC1 | | | | Α | | | | | Γ3 | GPADC2 | GPADC2 | | | | Α | | | | | J2 | GPADC3 | GPADC3 | | | | Α | | | | | J3 | GPADC4 | GPADC4 | | | | Α | | | | | <del>-</del> 16 | GPIO_2 | GPIO_2 | PADAL_CFG_REG | 0x5A00 002C | 0 | Ю | PU/PD | Off / Off / Off | Off / Off /<br>Off | | | | LIN_rx | | | 1 | I | | | | | | | sys_reset_out | | | 2 | 0 | | | | | | | I2C_sda | | | 3 | Ю | | | | | | | SPIA_cs1_n | | | 4 | Ю | | | | | | | RSVD | | | 5 | I | | | | | | | RTC_CLK_in | | | 6 | I | | | | | J16 | GPIO_5 | GPIO_5 | PADAV_CFG_REG | 0x5A00 0054 | 0 | Ю | PU/PD | Off / Off / Off | Off / Off / | | | | SYNC_in | | | 1 | 1 | | | | | | | LIN_r | | | 2 | I | | | | | | | ePWMb | | | 3 | 0 | | | | | | | ePWMSYNCI (13) | | | 4 | I | | | | | C16 | HOST_CLK_req | HOST_CLK_req (12) | PADAX_CFG_REG | 0x5A00 005C | 0 | 0 | PU/PD | Off / Off / Off | Off / SS /<br>Off | | | | GPIO_7 | - | | 1 | 10 | | | | | | | MCU_CLKOUT (12) | - | | 2 | 0 | | | | | | | LIN_tx | - | | 3 | 0 | | | | | | | RSVD | - | | 4 | I | | | | | | | SPIB_miso | - | | 5 | 10 | | | | | 146 | 120 001 | I2C_scl | DADDO CEO DEC | 0,5400,0070 | 6 | 10 | DLI/DD | 0#10#10# | 0#10#1 | | N16 | I2C_scl | I2C_scl | PADBC_CFG_REG | 0x5A00 0070 | 0 | 0 | PU/PD | Off / Off / Off | Off / Off /<br>Off | | | | PMIC_CLKOUT UARTA_rx | - | | 2 | ı | <u> </u> | | | | | | GPIO_4 | - | | 3 | IO | | | | | | | RSVD | - | | 4 | 0 | | | | | | | ePWMa | - | | 5 | 0 | | | | | | | ePWMSYNCI | - | | 6 | ı | | | | | | | SPIB_clk | - | | 7 | IO | | | | | l17 | I2C_sda | I2C_sda | PADBD_CFG_REG | 0x5A00 0074 | 0 | 10 | PU/PD | Off / Off / Off | Off / Off / | | | 0_544 | MCU_CLKOUT | | 2.00.000014 | 1 | 0 | 1. 5, 5 | 3, 3, 3 | Off | | | | UARTA_tx | - | | 2 | 0 | | | | | | | GPIO_5 | + | | 3 | 10 | - | | | | | | RSVD | - | | 4 | 0 | - | | | | | | ePWMb | = | | 5 | 0 | - | | | | | | ePWMSYNCO | - | | 6 | 0 | - | | | | | | SPIB_cs1_n | - | | 7 | 10 | - | | | | | | SPIB_mosi | 1 | | 8 | 10 | - | | | | | 15 | | 1 | 1 | 1.0 | 1 | 1 | 1 | | | Table 6-18. Pin Attributes (PKG | | | 1 Package) (continued) | | | | | | | |-----------------------------------|--------------------------|----------------------------|---------------------------------|-----------------------------------|------------------------|---------------------|-----------------------------------------|--------------------------------------------|-----------------------------------------------| | BGA BALL<br>NUMBER <sup>(1)</sup> | BALL NAME <sup>(2)</sup> | SIGNAL NAME <sup>(3)</sup> | PINCNTL REGISTER <sup>(4)</sup> | PINCNTL<br>REGISTER<br>ADDRESS(5) | MODE <sup>(6)</sup> | TYPE <sup>(7)</sup> | PULL UP/<br>DOWN<br>TYPE <sup>(8)</sup> | BALL STATE<br>DURING<br>RST <sup>(9)</sup> | BALL<br>RESET<br>AFTER<br>RST <sup>(10)</sup> | | U13 | UARTB_tx | RSVD | PADBE_CFG_REG | 0x5A00 0078 | 0 | I | PU/PD | Off / Off / Off | Off / Off / | | | | UARTB_tx | | | 1 | 0 | ] | | Off | | | | GPIO_6 | | | 2 | Ю | | | | | T11 | UARTB_rx | RSVD | PADBF_CFG_REG | 0x5A00 007C | 0 | 0 | PU/PD | Off / Off / Off | Off / Off / | | | | UARTB_rx | | | 1 | I | 1 | | Off | | | | GPIO_7 | | | 2 | Ю | | | | | | | PRCM_PMIC_DeepSleep | | | 3 | 0 | 1 | | | | P16 | lvds_valid | LVDS_VALID | PADBA_CFG_REG | 0x5A00 0068 | 0 | 0 | PU/PD | Off / Off / Off | Off / Off / | | | | nERROR_OUT | | | 1 | 0 | 1 | | Off | | | | LIN_rx | | | 2 | 1 | 1 | | | | | | GPIO_2 | | | 3 | Ю | 1 | | | | | | RSVD | | | 4 | 0 | 1 | | | | | | SPIA_cs1_n | | | 5 | Ю | - | | | | | | SPIB_miso | | | 6 | Ю | 1 | | | | | | SPIB_clk | | | 7 | IO | 1 | | | | | | SYNC_in | | | 8 | 1 | - | | | | | | PRCM_PMIC_DeepSleep | | | 9 | 0 | - | | | | N15 | nERROR_OUT | nERROR_OUT | PADAU_CFG_REG | 0x5A00 0050 | 0 | 0 | PU/PD | Off / Off / Off | Off / Off / | | 1415 | IIERRON_001 | GPIO_4 | - I ADAO_OI O_ILEO | 0.00000000 | 1 | 10 | - 0/1 5 | 0117 0117 011 | Off | | | | | | | 2 | ı | - | | | | | | SYNC_in | | | | ļ. | - | | | | | | SPIB_cs0_n | | | 3 | 10 | - | | | | | | WU_reqin | | | 4 | 1 | - | | | | | | RTC_CLK_in | | | 5 | 1 | | | | | | | MCU_CLKOUT | | | 6 | 0 | | | | | U10 | NRESET | NRESET | | | | Α | | | | | F7 | OSC_CLK_OUT | OSC_CLK_OUT | | | | Α | | | | | C17 | PMIC_CLKOUT | SOP[1] | PADAK_CFG_REG | 0x5A00 0028 | During<br>Power-<br>Up | I | PU/PD | Off / Off / Off | Off / Off /<br>Off | | | | PMIC_CLKOUT (12) | | | 0 | 0 | 1 | | | | | | LIN_tx | | | 1 | 0 | 1 | | | | | | SPIA_cs1_n | | | 2 | Ю | 1 | | | | B14 | QSPI_clk | QSPI_clk | PADAA_CFG_REG | 0x5A00 0000 | 0 | Ю | PU/PD | Off / Off / Off | Off / Off / | | | | SPIB_clk | | | 1 | Ю | 1 | | Off | | A13 | QSPI cs n | QSPI_cs_n | PADAB_CFG_REG | 0x5A00 0004 | 0 | 0 | PU/PD | Off / Off / Off | Off / Off / | | | | SPIB_cs0_n | | | 1 | Ю | 1 | | Off | | B13 | QSPI_din | QSPI_din | PADAD_CFG_REG | 0x5A00 000C | 0 | 1 | PU/PD | Off / Off / Off | Off / Off / | | | | SPIB_miso | | | 1 | Ю | - | | Off | | | | RTC_CLK_in | | | 2 | 1 | - | | | | A12 | QSPI_dout | QSPI_dout | PADAC_CFG_REG | 0x5A00 0008 | 0 | 10 | PU/PD | Off / Off / Off | Off / Off / | | AIZ | QOI I_dodi | SPIB_mosi | - IADAO_OFO_KEO | 0.0000000 | 1 | 10 | - 0/1 5 | 0117 0117 011 | Off | | B12 | QSPI_qdin0 | QSPI_qdin0 | PADAE_CFG_REG | 0x5A00 0010 | 0 | 10 | PU/PD | Off / Off / Off | Off / Off / | | DIZ | QSFI_quiii0 | | FADAE_CFG_REG | 0X3A00 00 10 | | 10 | - | 0117 0117 011 | Off | | | | I2C_scl | | | 1 | 10 | - | | | | | | WU_reqin | | | 2 | 1 | | Off / Off / Off | | | B11 | QSPI_qdin1 | QSPI_qdin1 | PADAF_CFG_REG | 0x5A00 0014 | 0 | 1 | PU/PD | | Off / Off /<br>Off | | | | I2C_sda | | | 1 | 10 | - | | | | | | SYNC_in | | | 2 | 1 | | | | | R14 | rs232_rx | rs232_rx | PADAP_CFG_REG | 0x5A00 003C | 0 | I | PU/PD | Off / Off / Up | On / Off / Up | | | | I2C_sda | | | 1 | Ю | 1 | | | | | | UARTB_rx | | | 2 | 1 | | | | | | | LIN_rx | | | 3 | I | | | | | | | RSVD | | | 4 | 0 | | | | | | | | | | | | | | | | | | SPIB_miso | | | 5 | Ю | | | | | BGA BALL<br>NUMBER <sup>(1)</sup> | BALL NAME <sup>(2)</sup> | SIGNAL NAME(3) | PINCNTL REGISTER <sup>(4)</sup> | PINCNTL<br>REGISTER<br>ADDRESS(5) | MODE <sup>(6)</sup> | TYPE <sup>(7)</sup> | PULL UP/<br>DOWN<br>TYPE <sup>(8)</sup> | BALL STATE<br>DURING<br>RST <sup>(9)</sup> | BALL<br>RESET<br>AFTER<br>RST <sup>(10)</sup> | | | | | | | | | | | | | | | | | | | | | | | | |-----------------------------------|--------------------------|----------------|---------------------------------|-----------------------------------|------------------------|---------------------|-----------------------------------------|--------------------------------------------|-----------------------------------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-----------------|-------------| | P15 | rs232_tx | rs232_tx | PADAO_CFG_REG | 0x5A00 0038 | 0 | 0 | PU/PD | Off / Off / Off | Off / SS / | | | | | | | | | | | | | | | | | | | | | | | | | | | I2C_scl | | | 1 | Ю | - | | Off | | | | | | | | | | | | | | | | | | | | | | | | | | | UARTB_tx | | | 2 | 0 | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | LIN_tx | | | 3 | 0 | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ePWMSYNCI | | | 4 | ı | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RSVD | | | 5 | 0 | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SPIB_cs1_n | | | 6 | 10 | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | HWASS_UARTA_tx | | | 7 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | N1 | RX1 | RX1 | | | ļ. | A | | | | | | | | | | | | | | | | | | | | | | | | | | | | L1 | RX2 | RX2 | | | | Α | | | | | | | | | | | | | | | | | | | | | | | | | | | | J1 | RX3 | RX3 | | | | A | | | | | | | | | | | | | | | | | | | | | | | | | | | | G1 | RX4 | RX4 | | | | A | | | | | | | | | | | | | | | | | | | | | | | | | | | | A16 | | | DADAC OFC DEC | 0,45400,0040 | 0 | IO | PU/PD | Off / Off / Off | Off / Off / | | | | | | | | | | | | | | | | | | | | | | | | | AIO | SPIA_clk | SPIA_clk | PADAG_CFG_REG | 0x5A00 0018 | | | - | 01170117011 | Off | | | | | | | | | | | | | | | | | | | | | | | | | | | ePWMb | | | 1 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | I2C_scl | | | 2 | Ю | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SPIB_clk | | | 3 | Ю | | | | | | | | | | | | | | | | | | | | | | | | | | | | B17 | SPIA_cs0_n | SPIA_cs0_n | PADAH_CFG_REG | 0x5A00 001C | 0 | Ю | PU/PD | Off / Off / Off | Off / Off /<br>Off | | | | | | | | | | | | | | | | | | | | | | | | | | | ePWMa | | | 1 | 0 | | 1 | | | _ | | | | | | Oii | | | | | | | | | | | | | | | | | | | I2C_sda | | | 2 | Ю | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SPIB_cs0_n | | | 3 | Ю | | | | | | | | | | | | | | | | | | | | | | | | | | | | B15 | SPIA_miso | SPIA_miso | PADAJ_CFG_REG | 0x5A00 0024 0 IC | IO PU/PD | Ю | PU/PD Off / Off / Off | Off / Off / | | | | GPIO_1 | | | 1 | Ю | | | Off | | | | | | | | | | | | | | | | | | | | | | | | | | | ePWMa | | | 2 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SPIB_miso | | | 3 | Ю | - | | | | | | | | | | | | | | | | | | | | | | | | | | | A15 | SPIA_mosi | SPIA_mosi | PADAI_CFG_REG | 0x5A00 0020 | 0 | 10 | PU/PD | Off / Off / Off | Off / Off / | | | | | | | | | | | | | | | | | | | | | | | | | | | GPIO_0 | | | 1 | 10 | | | Off | | | | | | | | | | | | | | | | | | | | | | | | | | | ePWMb | | | 2 | 0 | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SPIB_mosi | | | 3 | 10 | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RSVD | | | 4 | 0 | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | LVDS_VALID | _ | | 5 | 0 | - | | | | | | | | | | | | | | | | | | | | | | | | | | | R16 | ava reset aut | | PADBB CFG REG | 0x5A00 006C | 0 | 0 | PU/PD | 0#10#10# | Off / Off / | | | | | | | | | | | | | | | | | | | | | | | | | KIO | sys_reset_out | sys_reset_out | PADBB_CFG_REG | UXSAUU UUBC | | | - | Off / Off / Off | Off | | | | | | | | | | | | | | | | | | | | | | | | | | | WU_reqin | | | 1 | I | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | LIN_tx | | | 2 | 0 | _ | | | | | | | | | | | | | | | | | | | | | | | | | | | | | GPIO_3 | | | 3 | Ю | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RSVD | | | 4 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | SPIB_cs0_n | | | 5 | Ю | | | | | | | | | | | | | | | | | | | | | | | | | | | | T12 | TCK | TCK | PADAT_CFG_REG | 0x5A00 004C | 0 | I | PU/PD | Off / Off /<br>Down | On / Off /<br>Down | | | | | | | | | | | | | | | | | | | | | | | | | | | ePWMb | | | 1 | 0 | | Down | DOWN | | | | | | | | | | | | | | | | | | | | | | | | | T14 | TDI | TDI | PADAR_CFG_REG | 0x5A00 0044 | 0 | I | PU/PD | Off / Off / | On / Off / | | | | | | | | | | | | | | | | | | | | | | | | | | | ePWMa | | | 1 | 0 | | Down | Down | | | | | | | | | | | | | | | | | | | | | | | | | T13 | TDO | SOP[0] | PADAS_CFG_REG | 0x5A00 0048 | During<br>Power-<br>Up | I | PU/PD | Off / Off / Off | Off / SS /<br>Off | | | | | | | | | | | | | | | | | | | | | | | | | | | TDO | | | 0 | 0 | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | T15 | TMS | TMS | PADAQ_CFG_REG | 0x5A00 0040 | 0 | ı | PU/PD | Off / Off / Up | On / Off / Up | | | | | | | | | | | | | | | | | | | | | | | | | | | sys_reset_out | | | 1 | 0 | | J, S, S p | | | | | | | | | | | | | | | | | | | | | | | | | | | | RSVD | _ | | 2 | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RSVD | | | 3 | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RSVD | | | 4 | | - | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RSVD | | | 5 | | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | RTC_CLK_in | | | 6 | I | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ePWMSYNCI | | | 7 | I | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ePWMSYNCO | | | 8 | 0 | | | | | | | | | | | | | | | | | | | | | | | | | | | | A3 | TX1 | TX1 | | | | Α | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | BGA BALL<br>NUMBER <sup>(1)</sup> | BALL NAME <sup>(2)</sup> | SIGNAL NAME <sup>(3)</sup> | Attributes (PKG1 | PINCNTL<br>REGISTER<br>ADDRESS(5) | MODE <sup>(6)</sup> | | PULL UP/<br>DOWN | BALL STATE<br>DURING | BALL<br>RESET<br>AFTER | | | | | | | | | | | | |------------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------------------|------------------|-----------------------------------|---------------------|------|---------------------|----------------------|------------------------|-------------|--|--|--|--|--|--|--|--|--|--| | | | | | (11) | | | TYPE <sup>(8)</sup> | RST <sup>(9)</sup> | RST <sup>(10)</sup> | | | | | | | | | | | | | A5 | TX2 | TX2 | | | | Α | | | | | | | | | | | | | | | | A7 | TX3 | TX3 | | | | Α | | | | | | | | | | | | | | | | A9 | TX4 | TX4 | | | | Α | | | | | | | | | | | | | | | | U15 | UARTA_rts | UARTA_rts | PADAW_CFG_REG | 0x5A00 0058 | 0 | 0 | PU/PD | Off / Off / Off | Off / Off / | | | | | | | | | | | | | | | GPIO_6 | | | 1 | Ю | | | Off | | | | | | | | | | | | | | | LIN_tx | | | 2 | 0 | | | | | | | | | | | | | | | | | | RSVD | | | 3 | | | | | | | | | | | | | | | | | | | WU_reqin | | | 4 | I | | | | | | | | | | | | | | | | | | ePWMa | | | 5 | 0 | 1 | | | | | | | | | | | | | | | | | RTC_CLK_in | | | 6 | I | | | | | | | | | | | | | | | | R10 | UARTA_rx | UARTA_rx | PADAM_CFG_REG | 0x5A00 0030 | 0 | ı | PU/PD | PU/PD | Off / Off / Off | Off / Off / | | | | | | | | | | | | | | GPIO_3 | | | 1 | Ю | | | Off | | | | | | | | | | | | | | | LIN_rx | | | 2 | ı | | | | | | | | | | | | | | | | | | CAN_FD_rx | | | 3 | ı | 1 | | | | | | | | | | | | | | | | | SYNC_in | | | 4 | ı | 1 | | | | | | | | | | | | | | | | | UARTB_rx | | | 5 | ı | 1 | | | | | | | | | | | | | | | | | I2C_sda | | | 6 | Ю | | | | | | | | | | | | | | | | | | RSVD | | | 7 | 0 | | - | - | | | | | | | | | | | | | | | HWASS_UARTA_rx | | | 8 | ı | | | | | | | | | | | | | | | | T10 | UARTA_tx | UARTA_tx | PADAN_CFG_REG | 0x5A00 0034 | 0 | 0 | PU/PD | Off / Off / Off | Off / Off / | | | | | | | | | | | | | | _ | LIN_tx | | | 1 | 0 | 1 | | Off | | | | | | | | | | | | | | | CAN_FD_tx | | | 2 | 0 | 1 | | | | | | | | | | | | | | | | | RSVD | | | 3 | | | | | | | | | | | | | | | | | | | WU_reqin | | | 4 | ı | 1 | | | | | | | | | | | | | | | | | UARTB_tx | | | 5 | 0 | 1 | | | | | | | | | | | | | | | | | I2C_scl | | | 6 | Ю | 1 | | | | | | | | | | | | | | | | | RSVD | | 7 0 | | - | - | + | | - | | | | | | | | | | | | | | HWASS_UARTA_tx | | | 8 | 0 | 1 | | | | | | | | | | | | | | | K3 | VBGAP | VBGAP | | | | A | | | | | | | | | | | | | | | | E13, E14, F10,<br>F11, F12, F13,<br>F14, F9, G10,<br>G11, G12, G13,<br>G14, G9, H10,<br>H11, H12, H13,<br>H14, H9, T5,<br>U5 | VDD | VDD | | | | PWR | | | | | | | | | | | | | | | | D5, D6, D7, K5 | VDDA_10RF | VDDA_10RF | | | | PWR | | | | | | | | | | | | | | | | D10, D8, D9 | VDDA_12RF | VDDA_12RF | | | | PWR | | | | | | | | | | | | | | | | R1, R2 | VDDA_18BB | VDDA_18BB | | | | PWR | | | | | | | | | | | | | | | | G3 | VDDA_18VCO | VDDA_18VCO | | | | PWR | | | | | | | | | | | | | | | | T9, U9 | VDD_SRAM | VDD_SRAM | | | | PWR | | | | | | | | | | | | | | | | M4 | VIN_18PM | VIN_18PM | | | | PWR | | | | | | | | | | | | | | | | D17, T17, U6 | VIOIN | VIOIN | | | | PWR | | | | | | | | | | | | | | | | F17, R17, U8 | VIOIN_18 | VIOIN_18 | | | | PWR | | | | | | | | | | | | | | | | D3 | VIOIN_18CLK | VIOIN_18CLK | | | | PWR | | | | | | | | | | | | | | | | K16 | VIOIN_18LVDS | VIOIN_18LVDS | | | | PWR | | | | | | | | | | | | | | | | | | | | | 1 | PWR | | 1 | | | | | | | | | | | | | | T6 | VNWA | VINVVA | | | 1 | LAAL | | | | | | | | | | | | | | | | T6<br>H7 | | VNWA VOUT_14APLL | | | | PWR | | | | | | | | | | | | | | | | T6<br>H7<br>F3 | VOUT_14APLL VOUT_14SYNTH | VOUT_14APLL VOUT_14SYNTH | | | | | | | | | | | | | | | | | | | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated | | Table 6-18. Fill Attributes (FRGT Fackage) (continued) | | | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|----------------------------|---------------------------------|-------------------------------------------|---------------------|---------------------|-----------------------------------------|--------------------------------------------|-----------------------------------------------| | BGA BALL<br>NUMBER <sup>(1)</sup> | BALL NAME <sup>(2)</sup> | SIGNAL NAME <sup>(3)</sup> | PINCNTL REGISTER <sup>(4)</sup> | PINCNTL<br>REGISTER<br>ADDRESS(5)<br>(11) | MODE <sup>(6)</sup> | TYPE <sup>(7)</sup> | PULL UP/<br>DOWN<br>TYPE <sup>(8)</sup> | BALL STATE<br>DURING<br>RST <sup>(9)</sup> | BALL<br>RESET<br>AFTER<br>RST <sup>(10)</sup> | | A17, B16, D16,<br>E10, E11, E12,<br>E16, J10, J11,<br>J12, J13, J14,<br>J16, J9, K10,<br>K11, K12, K13,<br>K14, K7, K8,<br>K9, L10, L11,<br>L12, L13, L14,<br>L7, L8, L9,<br>M10, M11,<br>M12, M13,<br>M14, M7, M8,<br>M9, N10, N11,<br>N12, N13, N14,<br>N7, N8, N9,<br>T16, T7, T8,<br>U17 | vss | vss | | | | GND | | | | | A1, A10, A2,<br>A4, A6, A8,<br>B10, B2, B3,<br>B4, B5, B6, B7,<br>B8, B9, C1, C2,<br>D2, E1, E2, E7,<br>E8, E9, F1, F2,<br>F8, G2, G7,<br>G8, H1, H2,<br>H8, J2, J7, J8,<br>K1, K2, K6, L2,<br>L5, L6, M1, M2,<br>M5, M6, N2,<br>N5, N6, P1, P2,<br>T1, T2, U1 | VSSA | VSSA | | | | GND | | | | - (1) BALL NUMBER: Ball numbers on the bottom side associated with each signal on the bottom. - (2) **BALL NAME:** Mechanical name from package device (name is taken from muxmode 0). - (3) SIGNAL NAME: Names of signals multiplexed on each ball (also notice that the name of the ball is the signal name in muxmode 0). - (4) PINCNTL REGISTER: APPSS Register name for PinMux Control - (5) PINCNTL ADDRESS: APPSS Address for PinMux Control - (6) MODE: Multiplexing mode number: value written to PinMux Cntl register to select specific Signal name for this Ball number. Mode column has bit range value. - (7) TYPE: Signal type and direction: - I = Input - O = Output - IO = Input or Output - (8) **PULL UP/DOWN TYPE:** indicates the presence of an internal pullup or pulldown resistor. Pullup and pulldown resistors can be enabled or disabled via software. - Pull Up: Internal pullup - Pull Down: Internal pulldown - · An empty box means No pull. - (9) BALL STATE DURING RST: State of Ball during reset in the format of RX/TX/Pull Status - RX (Input buffer) - Off: The input buffer is disabled. - On: The input buffer is **enabled**. - TX (Output buffer) - Off: The output buffer is disabled. - Low: The output buffer is enabled and drives V<sub>OL</sub>. - Pull Status (Internal pull resistors) - Off: Internal pull resistors are turned off. - Up: Internal pull-up resistor is turned on. - Down: Internal pull-down resistor is turned on. - NA: No internal pull resistor. - An empty box, or "-" means Not Applicable. - (10) BALL STATE AFTER RST: State of Ball after reset in the format of RX/TX/Pull Status - RX (Input buffer) - Off: The input buffer is disabled. - On: The input buffer is enabled. - TX (Output buffer) - Off: The output buffer is disabled. - SS: The subsystem selected with MUXMODE determines the output buffer state. - · Pull status (Internal pull resistors) - Off: Internal pull resistors are turned off. - Up: Internal pull-up resistor is turned on. - Down: Internal pull-down resistor is turned on. - NA: No internal pull resistor. - An empty box, NA, or "-" means Not Applicable. - (11) Pin Mux Control Value maps to lower 4 bits of register. - (12) Restricted use. Not available during deepsleep Product Folder Links: /WRL6843,/WRL6844 ## 7 Specifications ### 7.1 Absolute Maximum Ratings | | PARAMETERS <sup>(1)</sup> (2) | MIN | MAX | UNIT | |------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------------------------------|------| | VDD | 1.2V digital power supply | -0.5 | 1.4 | V | | VIOIN | I/O supply (3.3V or 1.8V): All CMOS I/Os operate on the same VIOIN voltage level | -0.5 | 3.8 | V | | VIOIN_18 | 1.8V supply for CMOS IO | -0.5 | 2 | V | | VIOIN_18CLK | 1.8V supply for clock module | -0.5 | 2 | V | | VDDA_18BB | 1.8V Analog baseband power supply | -0.5 | 2 | V | | VDDA_18VCO | 1.8V RF VCO supply | -0.5 | 2 | V | | VIOIN_18LVDS | 1.8V supply for LVDS port | -0.5 | 2 | V | | VPP | Voltage supply for fuse chain | -0.5 | 2 | V | | RX1-4 | Externally applied power on RF inputs | | 10 | dBm | | TX1-4 | Externally applied power on RF outputs <sup>(3)</sup> | | 10 | dBm | | Input and output | Dual-voltage LVCMOS inputs, 3.3V or 1.8V (Steady State) | -0.3V | VIOIN + 0.3 | | | voltage range | Dual-voltage LVCMOS inputs, operated at 3.3 V/1.8 V (Transient Overshoot/Undershoot) or external oscillator input | | IN + 20% up to<br>of signal period | V | | CLKP, CLKM | Input ports for reference crystal | -0.5 | 2 | V | | Clamp current | Input or Output Voltages 0.3 V above or below their respective power rails. Limit clamp current that flows through the internal diode protection cells of the I/O. | -20 | 20 | mA | | T <sub>J</sub> | Operating junction temperature range | -40 | 105 | °C | | T <sub>STG</sub> | Storage temperature range after soldered onto PC board | -55 | 150 | °C | - (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltage values are with respect to V<sub>SS</sub>, unless otherwise noted. - (3) This value is for an externally applied signal level on the TX. Additionally, a reflection coefficient up to Gamma = 1 can be applied on the TX output. ### 7.2 ESD Ratings | | | | | VALUE | UNIT | |--------------------|----------------------------------------------------------------|-----------------------------------------------------------------------|-------------|-------|------| | | Electrostatic discharge ESDA/JEDÉC JS-001 Charged-device model | Human-body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001 <sup>(1)</sup> | All Pins | ±2000 | | | V <sub>(ESD)</sub> | | Charged-device model (CDM), per ANSI/ | All Pins | ±500 | V | | | | ESDA/JEDEC JS-002 (2) | Corner Pins | ±750 | | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process ### 7.3 Power-On Hours (POH) | JUNCTION TEMPERATURE (T <sub>j</sub> ) | OPERATING<br>CONDITION | NOMINAL CVDD VOLTAGE (V) | POWER-ON HOURS [POH] (HOURS) | |----------------------------------------|------------------------|--------------------------|------------------------------| | 105°C T <sub>j</sub> | 50% RF duty cycle | 1.2 | 100,000 | (1) This information is provided solely for your convenience and does not extend or modify the warranty provided under TI's standard terms and conditions for TI semiconductor products. ## 7.4 Recommended Operating Conditions | | | MIN | NOM | MAX | UNIT | |-----------------|------------------------------------------------------|-------------|-----|-----------|------| | VDD | 1.2V digital power supply | 1.14 | 1.2 | 1.26 | V | | VIOIN | I/O supply (3.3V or 1.8V): | 3.135 | 3.3 | 3.465 | V | | VIOIN | All CMOS I/Os would operate on this supply. | 1.71 | 1.8 | 1.89 | V | | VIOIN_18 | 1.8V supply for CMOS IO | 1.71 | 1.8 | 1.89 | V | | VIOIN_18CLK | 1.8V supply for clock module | 1.71 | 1.8 | 1.89 | V | | VDDA_18BB | 1.8V Analog baseband power supply | 1.71 | 1.8 | 1.89 | V | | VDDA_18VCO | 1.8V RF VCO supply | 1.71 | 1.8 | 1.89 | V | | VIOIN_18LVDS | 1.8V supply for LVDS port | 1.71 | 1.8 | 1.89 | V | | ., | Voltage Input High (1.8V mode) | 1.17 | | | V | | $V_{IH}$ | Voltage Input High (3.3V mode) | 2.25 | | | V | | \/ | Voltage Input Low (1.8V mode) | | | 0.3*VIOIN | V | | $V_{IL}$ | Voltage Input Low (3.3V mode) | | | 0.62 | V | | V <sub>OH</sub> | High-level output threshold (I <sub>OH</sub> = 6 mA) | VIOIN – 450 | | | mV | | V <sub>OL</sub> | Low-level output threshold (I <sub>OL</sub> = 6mA) | | | 450 | mV | | | V <sub>IL</sub> (1.8V Mode) | | | 0.2 | | | NRESET | V <sub>IH</sub> (1.8V Mode) | 0.96 | | | V | | SOP[1:0] | V <sub>IL</sub> (3.3V Mode) | | | 0.3 | V | | | V <sub>IH</sub> (3.3V Mode) | 1.57 | | | | ## 7.5 VPP Specifications for One-Time Programmable (OTP) eFuses This section specifies the operating conditions required for programming the OTP eFuses and is applicable only for secure boot devices. During the process of writing the customer specific keys or other fields like software version etc. in the efuse, the user needs to provide the VPP supply. ### 7.5.1 Recommended Operating Conditions for OTP eFuse Programming | PARAMETER | DESCRIPTION | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------------------------------------------------|------|-------------------|------|-------| | VPP | Supply voltage range for the eFuse ROM domain during normal operation | | NC <sup>(2)</sup> | | | | VPP | Supply voltage range for the eFuse ROM domain during OTP programming (1) | 1.65 | 1.7 | 1.75 | V | | Duration of VPP | If VPP voltage is supplied for more than recommended | | | 24 | Hours | | Supply | Hours, it can cause reliability issue | | | | | | I(VPP) | | | | 50 | mA | <sup>(1)</sup> During normal operation, no voltage should be applied to VPP. This can be typically achieved by disabling the external regulator attached to the VPP terminal. #### **Note** Power up sequence: VPP must be ramped up at the end i.e after all other rails ramp up is done #### 7.5.2 Hardware Requirements The following hardware requirements must be met when programming keys in the OTP eFuses: • The VPP power supply must be disabled when not programming OTP registers. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated <sup>(2)</sup> NC: No Connect ### 7.5.3 Impact to Your Hardware Warranty You recognize and accept at your own risk that your use of eFuse permanently alters the TI device. You acknowledge that eFuse can fail due to incorrect operating conditions or programming sequence. Such a failure may render the TI device inoperable and TI will be unable to confirm the TI device conformed to TI device specifications prior to the attempted eFuse. CONSEQUENTLY, in these cases of faulty EFUSE programmability, TI WILL HAVE NO LIABILITY. Product Folder Links: IWRL6843, IWRL6844 ### 7.6 Power Supply Specifications #### 7.6.1 3.3V I/O Topology Table 7-1 describes the power rails from an external power supply block to the device via 3.3V I/O topology. Table 7-1. Power Supply Rails Characteristics: 3.3V I/O Topology | SUPPLY | DEVICE BLOCKS POWERED FROM THE SUPPLY | RELEVANT IOS IN THE DEVICE | | | |--------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|--|--| | 3.3V | Digital I/Os | Input: VIOIN | | | | 1.8V | Synthesizer and APLL VCOs, crystal oscillator, IF Amplifier stages, ADC, LVDS | Input: VDDA_18VCO, VIOIN_18CLK, VDDA_18BB, VIOIN_18, VIN_18PM, VIOIN_18LVDS LDO Output: VOUT_14SYNTH, VOUT_14APLL | | | | 1.2V | Core Digital and SRAMs, RF, VNWA | Input: VDD, VNWA, VDD_SRAM, VDDA_12RF<br>LDO Output: VDDA_10RF | | | ### 7.6.2 1.8V I/O Topology Table 7-2 describes the power rails from an external power supply block to the device via 1.8V I/O topology. Table 7-2. Power Supply Rails Characteristics: 1.8V I/O Topology | SUPPLY | DEVICE BLOCKS POWERED FROM THE SUPPLY | RELEVANT IOS IN THE DEVICE | |--------|----------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | 1187/ | Synthesizer and APLL VCOs, crystal oscillator, IF<br>Amplifier stages, ADC, LVDS | Input: VIOIN, VIN_18PM, VDDA_18VCO,<br>VIOIN_18CLK, VDDA_18BB, VIOIN_18,<br>VIOIN_18LVDS<br>LDO Output: VOUT_14SYNTH, VOUT_14APLL | | 1.2 V | Core Digital and SRAMs, RF, VNWA | Input: VDD, VDD_SRAM, VNWA, VDDA_12RF<br>LDO Output: VDDA_10RF | ### 7.6.3 System Topologies The following the system topologies are supported. - Topology 1: Autonomous mode, with ability to wake-up external MCU - Topology 2: Peripheral mode, under control of external MCU Figure 7-1. System Topologies In Topology 1: Autonomous mode, the IWRL684x can be used as full sensor along with R5F application processor. In this case the internal application processor does all the processing and interrupts the host processor to communicate to take action based on the sensor data. Most of the processing happens on the *internal* MCU of the IWRL684x chip and only high level desired results are communicated to external host. In this Product Folder Links: IWRL6843, IWRL6844 topology MIPS, processing capability on the external MCU is relaxed and very low cost and low power MCU can be used. In Topology 2: Peripheral mode, the IWRL684x is controlled by *external* MCU and most of the processing is done on external MCU. In this case computational and power requirements are higher and the external MCU stays active most of the time. #### 7.6.3.1 I/O Topologies The device can either be powered using two rails (1.8 V and 1.2 V) or with three rails (3.3 V, 1.8 V and 1.2 V). Figure 7-2. I/O Topologies (Left: 1.8V I/O Topology, Right: 3.3V I/O Topology) ### 7.6.4 RF Supply Decoupling Capacitor and Layout Conditions This section depicts the recommended values of de-coupling capacitors and range of allowable parasitic inductance and resistance in particular sections of the RF Supplies(1.2V RF and 1V RF LDO). We recommended to use X7R type capacitors which has a lower variation across temperature. The minimum and maximum values of the capacitor captured in below table. The table includes variation of a given capacitor due to DC bias, tolerance and temperature variation. #### Note - 1. If the parasitic values are not kept within the specified range, performance of the device can degrade. - 2. Typical values of de-coupling capacitors are recommended to use. Any capacitance value taken near the edge of the range can degrade the performance. The working range of the chosen capacitor can not exceed the specified range. #### 7.6.4.1 1.2V RF Supply Rail 1.2V RF BGA pins require two decoupling capacitors with typical values of 22uF. Figure 7-3. Parasitic offered by different portion of the input path for two capacitors The parasitic offered by different portion of the output path is illustrated in Figure 7-3. As shown in figure, the output path can be divided into four portions: Filtered Supply to second capacitor: "RT3" and "LT3" are the parasitic resistance and inductance offered by the 1.2V RF filtered supply to the second capacitor lead. Along the second capacitor: "ESL2" and "ESR2" are the effective series inductance and resistance of the second decoupling capacitor. "RT2" and "LT2" are the ground trace resistance and inductance respectively of the second capacitor ground trace. Second capacitor lead to first capacitor lead: "RTC2C" and "LTC2C" are the resistance and inductance of the trace between two capacitors. Along the first capacitor: "ESL1" and "ESR1" are the effective series inductance and resistance of the first decoupling capacitor. "RT2" and "LT2" are the ground trace resistance and inductance respectively of the first capacitor ground trace. First capacitor to Balls: "RT1" and "LT1" are the parasitic resistance and inductance offered by the the first capacitor lead to ball. ### **Note** Both 22uF capacitors are recommended to be placed close to the respective VDDA 12RF BGA ball. #### 7.6.4.1.1 1.2V RF Rail Ball name: VDDA 12RF Table 7-3, 1,2V RF Rail | | | Min | Тур | Max | Unit | |---------------|----|-----|------|-----|------| | Recommended | C1 | | 22.0 | | uF | | value(s) of C | C2 | | 22.0 | | uF | Product Folder Links: IWRL6843, IWRL6844 | | | Min | Тур | Max | Unit | |-------------------|-------------------------------------------------------------|-----|-----|------|------| | Allowed parasitic | 1 <sup>st</sup> Capacitor lead (LT1) to Ball | 0.0 | | 0.8 | nH | | inductance | Along 1 <sup>st</sup> Capacitor (ESL1 + LT2) | 0.0 | | 0.7 | | | | Between two Capacitor leads (LTC2C) | | | 0.03 | | | | Along the 2 <sup>nd</sup> Capacitor (ESL2 + LT2) | 0.0 | | 0.7 | | | | Between 2 <sup>nd</sup> Capacitor and filtered supply (LT3) | 0.0 | | 1.0 | | | Allowed parasitic | 1 <sup>st</sup> Capacitor lead (RT1) to Ball | 0.0 | | 1.5 | mOhm | | resistance | Along 1 <sup>st</sup> Capacitor (ESR1 + RT2) | 0.0 | | 6.5 | | | | Between two Capacitor leads (RTC2C) | | | 0.2 | | | | Along the 2 <sup>nd</sup> Capacitor (ESR2 + RT2) | 0.0 | | 6.5 | | | | Between 2 <sup>nd</sup> Capacitor and filtered supply (RT3) | 7.0 | | 17.0 | | #### 7.6.4.2 1.0V RF LDO 1.0V RF LDO require two decoupling capacitors with typical values of 10uF and 22uF. Figure 7-4. Parasitic offered by different portion of the output path for two capacitors The parasitic offered by different portion of the output path is illustrated in Figure 7-4. As shown in figure, the output path can be divided into four portions: **Ball to first capacitor:** "RT1" and "LT1" are the parasitic resistance and inductance offered by the ball to the first capacitor lead. **Along the first capacitor:** "ESL1" and "ESR1" are the effective series inductance and resistance of the first decoupling capacitor. "RT2" and "LT2" are the ground trace resistance and inductance respectively of the first capacitor ground trace. **First capacitor lead to second capacitor lead:** "RTC2C" and "LTC2C" are the resistance and inductance of the trace between two capacitors. **Along the second capacitor:** "ESL2" and "ESR2" are the effective series inductance and resistance of the second decoupling capacitor. "RT2" and "LT2" are the ground trace resistance and inductance respectively of the second capacitor ground trace. **D5,D6 and D7 BGA balls to K5 BGA ball** "RT3" and "LT3" are the parasitic resistance and inductance offered from D5,D6 and D7 BGA balls to K5 BGA ball. #### Note Recommended to avoid placing any capacitors on K5 ball. Both the capacitors (10uF and 22uF) are recommended to be placed close to the respective VDDA 10RF BGA ball. Place the output decoupling capacitors of 1.0V RF LDO on the same layer of PCB (either on top or on the bottom layer of PCB). #### 7.6.4.2.1 1.0V RF LDO Ball name: VDDA 10RF Table 7-4, 1.0V RF LDO Output | | | Min | Тур | Max | Unit | |------------------------------|------------------------------------------------------------------------------------------------------------|------|------|-------|------| | Recommended value(s) | C1 | | 22.0 | | uF | | of C | C2 | | 10.0 | | uF | | Allowed parasitic inductance | Ball to 1st Capacitor lead (LT1) + Along 1st Capacitor (ESL1 + LT2) | 1.1 | | 2.3 | nH | | | Between two Capacitor leads (LTC2C) | | | 0.030 | | | | Ball to 2 <sup>nd</sup> Capacitor lead (LT1 + LTC2C)<br>+ Along the 2 <sup>nd</sup> Capacitor (ESL2 + LT2) | 1.13 | | 2.33 | | | | From D5, D6, D7 BGA balls to K5 BGA ball | | | 0.1 | | | Allowed parasitic resistance | Ball to 1 <sup>st</sup> Capacitor lead (RT1) + Along<br>1 <sup>st</sup> Capacitor (ESR1 + RT2) | 6.1 | | 7.5 | mOhm | | | Between two Capacitor leads (RTC2C) | | | 0.1 | | | | Ball to 2 <sup>nd</sup> Capacitor lead (RT1 + RTC2C)<br>+Along the 2 <sup>nd</sup> Capacitor (ESR2 + RT2) | 6.2 | | 7.6 | | | | From D5, D6, D7 BGA balls to K5 BGA ball | | | 50 | | ### 7.6.5 Noise and Ripple Specifications The 1.8V power supply ripple specifications mentioned in Table 7-5 are defined to meet a target spur level of -105dBc (RF Pin = -15dBm) at the RX. The spur and ripple levels have a dB-to-dB relationship, for example, a 1dB increase in supply ripple leads to a ~1dB increase in spur level. Values quoted are peak-peak levels for a sinusoidal input applied at the specified frequency. These values are being optimized and are subject to change. Table 7-5. Noise and Ripple Specifications | FREQ (kHZ) | NOISE SPECIF | OISE SPECIFICATION RIP | | CIFICATION | |-------------|---------------|------------------------|-------------|-------------| | TILL (KIIZ) | 1.8V (μV/√Hz) | 1.2V (μV/√Hz) | 1.8V (mVpp) | 1.2V (mVpp) | | 10 | 6.057 | 44.987 | 0.035 | 1.996 | | 100 | 2.677 | 26.801 | 0.760 | 2.233 | | 200 | 2.388 | 28.393 | 0.955 | 3.116 | | 500 | 0.757 | 9.559 | 0.504 | 1.152 | | 1000 | 0.419 | 1.182 | 0.379 | 0.532 | | 2000 | 0.179 | 1.256 | 0.153 | 0.561 | | 5000 | 0.0798 | 0.667 | 0.079 | 0.297 | | 10000 | 0.0178 | 0.104 | 0.017 | 0.046 | Product Folder Links: IWRL6843, IWRL6844 ### 7.7 Power Save Modes Table 7-6 lists the supported power states. Table 7-6. Device Power States | 140.01 0.2011001 0110.014400 | | | | | | |------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | Power State | Details | | | | | | Active | Active Power State is when RF/chirping activity is ongoing | | | | | | Processing | Processing Power State is when data is being processed and RF turned off <sup>(1)</sup> | | | | | | Idle | Idle Power State is during inter-frame/inter-burst/inter-chirp idle time | | | | | | Deep Sleep | Lowest possible power state of the device where the contents of the device can be retained (Application Image, Chirp Profile etc) and device need not boot from scratch again. Device can enter this state after the frame processing is complete in order to save power significantly. Deep sleep exit can be through a number of external wakeup sources and internal timing maintenance. | | | | | <sup>(1)</sup> The power consumed here also includes the Hardware Accelerator Power Consumption. ### 7.7.1 Typical Power Consumption Numbers Table 7-7 lists the typical power consumption for each power save modes in different power topologies and antenna configurations for a nominal device at 25C ambient temperature and nominal voltage conditions. Table 7-8 lists the typical power consumption for Intuder Detection use case. Below quoted power numbers in Table 7-7 and Table 7-8 are based on initial silicon measurements and might be subjected to change/improvement pertaining to further characterization Table 7-7. Estimated Power Consumed in 3.3V I/O Topology | Powe | r Mode | Power Consumption (mW) <sup>(1)</sup> | |--------------------|-----------------------------------------------------------------------------------------------------------------------------|---------------------------------------| | Active (1Tx , 4Rx) | Sampling: 25Msps, Tx Power = 13dBm, DSP, HWA and R5F are configured according to SDK Outof-Box demo. | 1370 | | Processing | HWA performing 1-D FFT at 200MHz , R5 is processing the data at 200MHz, DSP is Powered off, LVDS interface and Logic is off | 413 | | Idle | APPSS R5F =40Mhz (XTAL) ,<br>FECSS and DSS are powered<br>off, SPI interface is inactive/off | 59 | | Deep sleep | Memory retained = 896KB | 4.32 | <sup>(1)</sup> The Power consumption numbers are for a typical usecase i.e. for a Nominal device at 25C ambient temperature and nominal voltage conditions. Table 7-8. Use-Case Power Consumed in 3.3V I/O Topology | Parameter | | Condition | Typical (mW) <sup>(1)</sup> | |----------------------------------|-----------------------------------------------------------------------------------------------------------|------------------|-----------------------------| | Average Power | RF Front End Configuration : 4TX, 4RX (TDM) | 10Hz Update Rate | 40.5 | | Consumption (Intruder Detection) | Sampling Rate = 2.5MHz | | | | | Num of ADC samples per chirp = 128 | | | | | Ramp End time = 63us | | | | | Chirp Idle Time = 6us | | | | | Chirp Slope = 60MHz/us | | | | | Number of chirps per burst = 16 | | | | | Burst Periodicity = 1239us | | | | | Number of bursts per frame = 1 | | | | | Device configured to go to deep sleep state after active operation. Memory Retained in deep sleep = 896KB | | | <sup>(1)</sup> The Power consumption numbers are for a typical usecase i.e. for a Nominal device at 25C ambient temperature and nominal voltage conditions. ## 7.8 Peak Current Requirement per Voltage Rail Table 7-9 provides the max split rail current numbers. Below quoted power numbers in Table 7-9 are based on initial silicon measurements and might be subjected to change/improvement pertaining to further characterization Table 7-9. Maximum Peak Current per Voltage Rail | I/O Voltage <sup>(3)</sup> | Maximum Current (mA) (1) (2) | | | | | |----------------------------|------------------------------------------------------------|------------------------------------------------------------|------------------------------------------------------------|--|--| | | 1.2V: total current drawn by all nodes driven by 1.2V rail | 1.8V: total current drawn by all nodes driven by 1.8V rail | 3.3V: total current drawn by all nodes driven by 3.3V rail | | | | 3.3V | 2100 | 245 | 20 | | | | 1.8V | 1950 | 256 | NA | | | - Exercise full functionality of device, including 4TX, 4RX (3TX, 4 RX in the case of IWRL6843) simultaneous operation, HWA, DSP, (1) R5F and various host comm/interface peripherals active (CAN, I2C, GPADC), test across full temperature range - The specified current values are at typical supply voltage level. (2) - The exact VIOIN current depends on the peripherals used and their frequency of operation. Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ## 7.9 RF Specification Over recommended operating conditions (unless otherwise noted) | | PARAMETER | | MIN | TYP | MAX | UNIT | |--------------------|-------------------------------------|-------------------|-----|------|------|--------| | | Noise figure | 57 to 63.9GHz | | 12.5 | | dB | | | 1-dB compression point (Out Of Band | y) <sup>(1)</sup> | | -15 | | dBm | | | Maximum gain | | | 46 | | dB | | | Gain range | | | 8 | | dB | | Receiver | Gain step size | | | 2 | | dB | | | IF bandwidth <sup>(2)</sup> | | | | 10 | MHz | | | ADC sampling rate (real) | | | | 25 | Msps | | | ADC resolution | | | 12 | | Bits | | | S11 | | | -8 | | dB | | | Output Power | | | 13 | | dBm | | Transmitter | Power backoff range | | | | 20 | dB | | Transmitter | Backoff step size | | | 1 | | dB | | | S11 | | | -8 | | dB | | Clock<br>subsystem | Frequency range | | 57 | | 63.9 | GHz | | | Ramp rate | | | | 400 | MHz/µs | | Cabbyotom | Phase noise at 1MHz offset | 57 to 63.9GHz | | -89 | | dBc/Hz | - (1) 1-dB Compression Point (Out Of Band) is measured by feed a Continuous wave Tone well below the lowest HPF cut-off frequency. - (2) The analog IF stages include high-pass filtering, with configurable first-order high-pass corner frequency. The set of available HPF corners is summarized as follows: Available HPF Corner Frequencies (kHz) 175, 350, 700, 1400 The filtering performed by the digital baseband chain is targeted to provide less than ±0.5dB pass-band ripple/droop. ### 7.10 Supported DFE Features - · TX output back-off - From 0dB to 20dB TX back-off in steps of 1dB is supported - Binary Phase Modulation supported on each TX - RX gain - Real only RX channels - Total RX gain range of 38dB to 46dB, in 2dB steps - VCO - Single VCO covering entire RF sweep bandwidth up to 7GHz. - High-pass filter - Supports corner frequency options 175kHz, 350kHz, 700 KHz, 1400kHz - First-order high pass filter only - · Low-pass filter - Max IF bandwidth supported is 10MHz - 40dB stopband rejection, two filtering options supported - 90% visibility IF bandwidth is 90% of Nyquist (has longer setting time due to larger filter length) - 80% visibility IF bandwidth is 80% of Nyquist and is 30% faster due to quicker settling time, compared with 90% visibility - · Supported ADC sampling rates - 2.0, 2.5, 3.334, 4.0, 5.0, 8.0, 10.0, 13.334, 15.384, 20.0, 25Msps - Timing Engine - Support for chirps, bursts and frames - Longer frame idle time gives more power saving than a longer burst idle time. Further, a longer chirp idle time gives lesser power saving than a longer burst idle time. For more details please refer power calculator in the mmWave sensing estimator. - Chirp accumulation (averaging) possible across closely spaced chirps to reduce memory requirement - Provision for per-chirp dithering of parameters - The IWRL684x device supports both TDM and BPM mode of operation. Figure 7-5. Chip Profile Supported by Timing Engine Product Folder Links: IWRL6843,IWRL6844 1. Refer to ICD(Interface Control Document) available in MMWAVE-L-SDK. ### 7.11 CPU Specifications Over recommended operating conditions (unless otherwise noted) | | PARAMETER | | UNIT | |----------------|---------------------------------------------|--------------------|------| | | Clock Speed | 450 | MHz | | DSP Subsystem | L1 Memory | 64 | KB | | (C66x Family) | L2 Memory | 384 | KB | | | L3 Memory dedicated for DSS | 512 <sup>(1)</sup> | KB | | Application | Clock Speed | 200 | MHz | | Subsystem (R5F | Tightly Coupled Memory - A (Program + Data) | 512 | KB | | Family) | Tightly Coupled Memory - B (Program + Data) | 256 | KB | | Shared Memory | DSS L3 Shared Memory | 896KB | KB | (1) 512 KB of dedicated DSS L3 memory only available in IWRL6844 #### 7.12 Thermal Resistance Characteristics Table 7-10. Thermal Resistance Characteristics for FCCSP Package [ANC0207A] | THERMAL METRICS <sup>(1)</sup> (4) | | °C/W <sup>(2)</sup> (3) | |------------------------------------|-------------------------|-------------------------| | RΘ <sub>JC</sub> | Junction-to-case | 3.9 | | RΘ <sub>JB</sub> | Junction-to-board | 3.8 | | $R\Theta_{JA}$ | Junction-to-free air | 19.2 | | Psi <sub>JT</sub> | Junction-to-package top | 0.1 | | Psi <sub>JB</sub> | Junction-to-board | 3.8 | - (1) For more information about traditional and new thermal metrics, see Semiconductor and IC Package Thermal Metrics. - (2) °C/W = degrees Celsius per watt. - (3) These values are based on a JEDEC-defined 2S2P system (with the exception of the Theta JC [RO<sub>JC</sub>] value, which is based on a JEDEC-defined 1S0P system) and will change based on environment as well as application. For more information, see these EIA/JEDEC standards: - JESD51-2, Integrated Circuits Thermal Test Method Environmental Conditions Natural Convection (Still Air) - JESD51-3, Low Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages - JESD51-7, High Effective Thermal Conductivity Test Board for Leaded Surface Mount Packages - JESD51-9, Test Boards for Area Array Surface Mount Package Thermal Measurements - (4) Test Condition: Power=1.305W at 25°C #### 7.13 Timing and Switching Characteristics #### 7.13.1 Power Supply Sequencing and Reset Timing The IWRL684x device expects all external voltage rails to be stable before reset is deasserted. Figure 7-6 describes the device wake-up sequence. MCU\_CLK\_OUT in autonomous mode, where the application is booted from the serial flash, MCU\_CLK\_OUT is not enabled by default by the device bootloader. Figure 7-6. Device Wake-up Sequence #### 7.13.2 Synchronized Frame Triggering The IWRL684x device supports a hardware based mechanism to trigger radar frames. An external host can pulse the SYNC\_IN signal to start radar frames. The typical time difference between the rising edge of the external pulse and the frame transmission on air (Tlag) is about 160 ns. There is also an additional programmable delay that the user can set to control the frame start time. The periodicity of the external SYNC\_IN pulse should be always greater than the programmed frame periodic in the frame configurations in all instances. Figure 7-7. Sync In Hardware Trigger Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated Table 7-11. Frame Trigger Timing | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |---------------------------|-----------------------|--------------|-------------------------------------|------| | T <sub>active_frame</sub> | Active frame duration | User defined | | | | T <sub>pulse</sub> | | 25 | < T <sub>active_frame</sub> or 4000 | ns | #### 7.13.3 Input Clocks and Oscillators #### 7.13.3.1 Clock Specifications The IWRL684x requires external clock source (that is, a 40MHz crystal or external oscillator to CLKP) for initial boot and as a reference for an internal APLL hosted in the device. An external crystal connected to the device pins Figure 7-8 shows the crystal implementation. Figure 7-8. Crystal Implementation #### Note The load capacitors, $C_{f1}$ and $C_{f2}$ in Figure 7-8, should be chosen such that Equation 1 is satisfied. $C_L$ in the equation is the load specified by the crystal manufacturer. All discrete components used to implement the oscillator circuit should be placed as close as possible to the associated oscillator CLKP and CLKM pins. $$C_{L} = C_{f1} \times \frac{C_{f2}}{C_{f1} + C_{f2}} + C_{P}$$ (1) Table 7-12 lists the electrical characteristics of the clock crystal. ### Table 7-12. Crystal Electrical Characteristics (Oscillator Mode) | NAME | DESCRIPTION | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------------------|------|-----|-----|------| | f <sub>P</sub> | Parallel resonance crystal frequency | | 40 | | MHz | | C <sub>L</sub> | Crystal load capacitance | 5 | 8 | 12 | pF | | ESR | Crystal ESR | | | 50 | Ω | | Temperature range | Expected temperature range of operation | -40 | | 105 | °C | | Frequency tolerance | Crystal frequency tolerance <sup>(1)</sup> (2) (3) | -200 | | 200 | ppm | | Drive level | | | 50 | 200 | μW | - (1) The crystal manufacturer's specification must satisfy this requirement. - (2) Includes initial tolerance of the crystal, drift over temperature, aging and frequency pulling due to incorrect load capacitance. - (3) Crystal tolerance affects radar sensor accuracy. In the case where an external clock is used as the clock resource, the signal is fed to the CLKP pin only; CLKM is grounded. The phase noise requirement is very important when a 40MHz clock is fed externally. Table 7-13 lists the electrical characteristics of the external clock signal. **Table 7-13. External Clock Mode Specifications** | PARAMETER | | SPECIFICATION | | | UNIT | |-----------------------------------------------------------------------------------------------------|-----------------------|---------------|-----|------|---------| | | | MIN | TYP | MAX | UNIT | | Input Clock: External AC-coupled sine wave or DC-coupled square wave Phase Noise referred to 40 MHz | Frequency | | 40 | | MHz | | | AC-Amplitude | 700 | | 1200 | mV (pp) | | | DCV <sub>il</sub> | 0.00 | | 0.20 | V | | | DCV <sub>ih</sub> | 1.6 | | 1.95 | V | | | Phase Noise at 1kHz | | | -132 | dBc/Hz | | | Phase Noise at 10kHz | | | -143 | dBc/Hz | | | Phase Noise at 100kHz | | | -152 | dBc/Hz | | | Phase Noise at 1MHz | | | -153 | dBc/Hz | | | Duty Cycle | 35 | | 65 | % | | | Frequency Tolerance | -200 | | 200 | ppm | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated # 7.13.4 MultiChannel buffered / Standard Serial Peripheral Interface (McSPI) The McSPI module is a multichannel transmit/receive, controller/peripheral synchronous serial bus #### 7.13.4.1 McSPI Features The McSPI modules include the following main features: - · Serial clock with programmable frequency, polarity, and phase for each channel - Wide selection of SPI word lengths, ranging from 4 to 32 bits - Up to four channels in controller mode, or single channel in receive mode - · Controller multichannel mode: - Full duplex/half duplex - Transmit-only/receive-only/transmit-and-receive modes - Flexible input/output (I/O) port controls per channel - Programmable clock granularity - Per channel configuration for clock definition, polarity enabling, and word width - · Single interrupt line for multiple interrupt source events - Enable the addition of a programmable start-bit for McSPI transfer per channel (start-bit mode) - Supports start-bit write command - · Supports start-bit pause and break sequence - Programmable shift operations (1-32 bits) - · Programmable timing control between chip select and external clock generation - Built-in FIFO available for a single channel # 7.13.4.2 SPI Timing Conditions Table 7-14 presents timing conditions for McSPI # **Table 7-14. McSPI Timing Conditions** | | | MIN | TYP MAX | UNIT | |-------------------|-------------------------|-----|---------|------| | Input Condi | tions | | | | | t <sub>R</sub> | Input rise time | 1 | 3 | ns | | t <sub>F</sub> | Input fall time | 1 | 3 | ns | | Output Con | ditions | | | | | C <sub>LOAD</sub> | Output load capacitance | 2 | 15 | pF | ### 7.13.4.3 SPI—Controller Mode #### 7.13.4.3.1 Timing and Switching Requirements for SPI - Controller Mode Table 7-15 and Table 7-15 present timing requirements for SPI - Controller Mode. ### Table 7-15. SPI Timing Requirements - Controller Mode | NO. <sup>(1)</sup> | | | MODE | MIN MAX | UNIT | |--------------------|------------------------------|-----------------------------------------------------------|------|---------|------| | SM4 | t <sub>su(MISO-SPICLK)</sub> | Setup time, SPI_D[x] valid before SPI_CLK active edge (1) | | 5 | ns | | SM5 | t <sub>h(SPICLK-MISO)</sub> | Hold time, SPI_D[x] valid after SPI_CLK active edge (1) | | 3 | ns | #### Table 7-16. SPI Switching Characteristics - Controller Mode | NO. <sup>(1)</sup> | | | MODE | MIN | MAX | UNIT | |--------------------|--------------------------|------------------------------------------|------|------------------------------------|-----|------| | SM1 | t <sub>c(SPICLK)</sub> | Cycle time, SPI_CLK (1) (2) | | 24.6 <sup>(3)</sup> | | ns | | SM2 | t <sub>w</sub> (SPICLKL) | Typical Pulse duration, SPI_CLK low (1) | | -1 +<br>0.5P <sup>(3)</sup><br>(4) | | ns | | SM3 | t <sub>w(SPICLKH)</sub> | Typical Pulse duration, SPI_CLK high (1) | | -1 +<br>0.5P <sup>(4)</sup> | | ns | # Table 7-16. SPI Switching Characteristics - Controller Mode (continued) | NO. <sup>(1)</sup> (8) | | | MODE | MIN | MAX | UNIT | |------------------------|-----------------------------|------------------------------------------------------------|-----------------------------------------------------------------------|-----------------------|-----|------| | SM6 | t <sub>d(SPICLK-SIMO)</sub> | Delay time, SPI_CLK active edge to SPI_D[x] transition (1) | | -2 | 5 | ns | | SM7 | t <sub>sk(CS-SIMO)</sub> | Delay time, SPI_CS[x] active to SPI_D[x] transition | | 5 | | ns | | SM8 | t <sub>d</sub> (spiclk-cs) | Delay time, SPI_CS[x] active to SPI_CLK first edge | Controller_PHA0_POL<br>0;<br>Controller_PHA0_POL<br>1;(5) | -4 + B <sup>(6)</sup> | | ns | | | | | Controller_PHA1_POL<br>0;<br>Controller_PHA1_POL<br>1;(5) | -4 + A <sup>(7)</sup> | | ns | | SM9 | t <sub>d</sub> (spiclk-cs) | Delay time, SPI_CLK last edge to SPI_CS[x] inactive | Controller_PHA0_POL<br>0;<br>Controller_PHA0_POL<br>1; <sup>(5)</sup> | -4 + A <sup>(7)</sup> | | ns | | | | | Controller_PHA1_POL<br>0;<br>Controller_PHA1_POL<br>1; <sup>(5)</sup> | -4 + B <sup>(6)</sup> | | ns | | SM11 | Cb | Capacitive load for each bus line | | 3 | 15 | pF | - (1) P = This timing applies to all configurations regardless of SPI\_CLK polarity and which clock edges are being used to drive output data and capture input data - (2) Related to the SPI\_CLK maximum frequency - (3) 20 ns cycle time = 50 MHZ - (4) P = SPICLK period - (5) SPI\_CLK phase is programmable with the PHA bit of the SPI\_CH(i)CONF register - (6) B = (TCS + .5) × TSPICLKREF, where TCS is a bit field of the SPI\_CH(i)CONF register and Fratio = Even >= 2. - (7) When P = 20.8 ns, A = (TCS + 1) × TSPICLKREF, where TCS is a bit field of the SPI\_CH(i)CONF register. When P > 20.8 ns, A = (TCS + 0.5) × Fratio × TSPICLKREF, where TCS is a bit field of the SPI\_CH(i)CONF register. - (8) The IO timings provided in this section are applicable for all combinations of signals for SPI1 and SPI2. However, the timings are only valid for SPI3 and SPI4 if signals within a single IOSET are used. The IOSETs are defined in the following tables. This timing applies to all configurations regardless of SPI\_CLK polarity and which clock edges are being used to drive output data and capture input data #### **Note** Supported frequency of Radar SPIA Peripheral mode is 40MHz in full cycle and 20MHz in Half cycle Supported frequency of Radar SPIB Peripheral mode is 20MHz in full cycle and 10MHz in Half cycle mode. Submit Document Feedback # 7.13.4.3.2 Timing and Switching Characteristics for SPI Output Timings—Controller Mode Figure 7-9. SPI Timing -Controller Mode Receive Submit Document Feedback Figure 7-10. SPI Timing- Controller Mode Transmit 7.13.4.4 SPI—Peripheral Mode 7.13.4.4.1 Timing and Switching Requirements for SPI - Peripheral Mode Table 7-17 and Table 7-18 present timing requirements for SPI -Peripheral Mode. Table 7-17. SPI Timing Requirements - Peripheral Mode | NO. <sup>(1)</sup> (3) | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |------------------------|------------------------------|-------------------------------------------------------|-----------------------|-----|------| | SS1 | t <sub>c(SPICLK)</sub> | Cycle time, SPI_CLK | 24.6 | | ns | | SS2 | t <sub>w(SPICLKL)</sub> | Typical Pulse duration, SPI_CLK low | 0.45*P <sup>(2)</sup> | | ns | | SS3 | t <sub>w(SPICLKH)</sub> | Typical Pulse duration, SPI_CLK high | 0.45*P <sup>(2)</sup> | | ns | | SS4 | t <sub>su(SIMO-SPICLK)</sub> | Setup time, SPI_D[x] valid before SPI_CLK active edge | 3 | | ns | | SS5 | t <sub>h(SPICLK-SIMO)</sub> | Hold time, SPI_D[x] valid after SPI_CLK active edge | 1 | | ns | | SS8 | t <sub>su(CS-SPICLK)</sub> | Setup time, SPI_CS[x] valid before SPI_CLK first edge | 5 | | ns | | SS9 | t <sub>h(SPICLK-CS)</sub> | Hold time, SPI_CS[x] valid after SPI_CLK last edge | 5 | | ns | | SS10 | sr | Input Slew Rate for all pins | 1 | 3 | ns | | SS11 | Cb | Capacitive load on D0 and D1 | 2 | 15 | pF | Product Folder Links: IWRL6843,IWRL6844 Table 7-18. SPI Switching Characteristics Peripheral Mode | NO. | PARAMETER | DESCRIPTION | MIN | MAX | UNIT | |-----|-----------------------------|------------------------------------------------------------|------|------|------| | SS6 | t <sub>d(SPICLK-SOMI)</sub> | Delay time, SPI_CLK active edge to McSPI_somi transition | 0 | 5.77 | ns | | SS7 | t <sub>sk(CS-SOMI)</sub> | Delay time, SPI_CS[x] active edge to McSPI_somi transition | 5.77 | | ns | - (1) P = This timing applies to all configurations regardless of SPI\_CLK polarity and which clock edges are used to drive output data and capture input data. - (2) P = SPICLK period. - (3) PHA = 0; SPI CLK phase is programmable with the PHA bit of the SPI CH(i)CONF register. #### 7.13.4.4.2 Timing and Switching Characteristics for SPI Output Timings—Secondary Mode Figure 7-11. SPI Timing - Peripheral mode Receive SPRSP08\_TIMING\_McSPI Figure 7-12. SPI Timing - Peripheral mode Transmit SPRSP08 TIMING McSPI # 7.13.5 LVDS Instrumentation and Measurement Peripheral The device supports LVDS interfaces for raw data capture. Please see the device TRM for information regarding configuring and programming options for LVDS interfaces. #### 7.13.5.1 LVDS Interface Configuration The supported LVDS lane configuration is (LVDS\_TXP/M), one Bit Clock lane (LVDS\_TXxx\_CLKP/M) and one Frame clock lane (LVDS\_TXxx\_FRCLKP/M). The LVDS interface supports programmable data rates with the maximum being 800 Mbps (400 MHz DDR Clock). Note that the bit clock is in DDR format and hence the number of toggles in the clock is equivalent to data. Figure 7-13. LVDS Interface Lane Configuration And Relative Timings # 7.13.5.2 LVDS Interface Timings Figure 7-14. Timing Parameters # **Table 7-19. LVDS Electrical Characteristics** | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|--------------------------------------------------------------------------------------|------|--------|------|------| | Duty Cycle Requirements | max 1pF lumped capacitive load on LVDS lanes | 48% | | 52% | | | Output Differential Voltage | peak-to-peak single-ended with $100\Omega$ resistive load between differential pairs | 250 | | 450 | mV | | Output Offset Voltage | | 1125 | | 1275 | mV | | Trise and Tfall | 20%-80%, 800Mbps | | 371.25 | | ps | | Jitter (pk-pk) | 800Mbps | | 90 | | ps | #### 7.13.6 General-Purpose Input/Output # 7.13.6.1 Switching Characteristics for Output Timing versus Load Capacitance ( $C_L$ ) Table 7-20 lists the switching characteristics of output timing relative to load capacitance. Table 7-20. Switching Characteristics for Output Timing versus Load Capacitance (CL) | | PARAMETER <sup>(1)</sup> (2) | TEST CC | NDITIONS | VIOIN = 1.8V | VIOIN = 3.3V | UNIT | |----------------|------------------------------|--------------------|------------------------|--------------|--------------|------| | | | | C <sub>L</sub> = 20 pF | 2.8 | 3.0 | | | t <sub>r</sub> | Max rise time | | C <sub>L</sub> = 50 pF | 6.4 | 6.9 | ns | | | | Slew control = 0 | C <sub>L</sub> = 75 pF | 9.4 | 10.2 | | | | | Siew Control – 0 | C <sub>L</sub> = 20 pF | 2.8 | 2.8 | | | t <sub>f</sub> | Max fall time | | C <sub>L</sub> = 50 pF | 6.4 | 6.6 | ns | | | | | C <sub>L</sub> = 75 pF | 9.4 | 9.8 | | | | | | C <sub>L</sub> = 20 pF | 3.3 | 3.3 | | | t <sub>r</sub> | Max rise time | | C <sub>L</sub> = 50 pF | 6.7 | 7.2 | ns | | | | Slew control = 1 | C <sub>L</sub> = 75 pF | 9.6 | 10.5 | | | | | - Siew Control – 1 | C <sub>L</sub> = 20 pF | 3.1 | 3.1 | | | t <sub>f</sub> | Max fall time | | C <sub>L</sub> = 50 pF | 6.6 | 6.6 | ns | | | | | C <sub>L</sub> = 75 pF | 9.6 | 9.6 | | <sup>(1)</sup> Slew control, which is configured by PADxx\_CFG\_REG, changes behavior of the output driver (faster or slower output slew rate). Product Folder Links: /WRL6843,/WRL6844 <sup>(2)</sup> The rise/fall time is measured as the time taken by the signal to transition from 10% and 90% of VIOIN voltage. # 7.13.7 Controller Area Network - Flexible Data-rate (CAN-FD) The CAN-FD module supports both classic CAN and CAN FD (CAN with Flexible Data-Rate) specifications. CAN FD feature allows high throughput and increased payload per data frame. The classic CAN and CAN FD devices can coexist on the same network without any conflict. The device integrates two CAN-FD (CAN with Flexible Data-rate) which enables support of a typical use case where one CAN-FD interface is used as an ECU network interface while the other as a local network interface, providing communication with the neighboring sensors. #### The CAN-FD has the following features: - Conforms with CAN Protocol 2.0 A, B and ISO 11898-1 - Full CAN FD support (up to 64 data bytes per frame) - AUTOSAR and SAE J1939 support - Up to 32 dedicated Transmit Buffers - Configurable Transmit FIFO, up to 32 elements - Configurable Transmit Queue, up to 32 elements - Configurable Transmit Event FIFO, up to 32 elements - Up to 64 dedicated Receive Buffers - · Two configurable Receive FIFOs, up to 64 elements each - · Up to 128 11-bit filter elements - Internal Loopback mode for self-test - · Mask-able interrupts, two interrupt lines - Two clock domains (CAN clock / Host clock) - Parity / ECC support Message RAM single error correction and double error detection (SECDED) mechanism - Full Message Memory capacity (4352 words). #### 7.13.7.1 Dynamic Characteristics for the CANx TX and RX Pins | PARAMETER | | MIN | TYP | MAX | UNIT | |---------------------------|---------------------------------------------------------------------|-----|-----|-----|------| | t <sub>d(CAN_FD_tx)</sub> | Delay time, transmit shift register to CAN_FD_tx pin <sup>(1)</sup> | | | 15 | ns | | t <sub>d(CAN_FD_rx)</sub> | Delay time, CAN_FD_rx pin to receive shift register <sup>(1)</sup> | | | 15 | ns | (1) These values do not include rise/fall times of the output buffer. #### 7.13.8 Serial Communication Interface (SCI) The SCI has the following features: - Standard universal asynchronous receiver-transmitter (UART) communication - Supports full- or half-duplex operation - Standard non-return to zero (NRZ) format - Double-buffered receive and transmit functions in compatibility mode - Supports two individually enabled interrupt lines: level 0 and level 1 - Configurable frame format of 3 to 13 bits per character based on the following: - Data word length programmable from one to eight bits - Additional address bit in address-bit mode - Parity programmable for zero or one parity bit, odd or even parity - Stop programmable for one or two stop bits - Asynchronous or iso-synchronous communication modes with no CLK pin - Two multiprocessor communication formats allow communication between more than two devices - Sleep mode is available to free CPU resources during multiprocessor communication and then wake up to receive an incoming message - Capability to use Direct Memory Access (DMA) for transmit and receive data - Five error flags and Seven status flags provide detailed information regarding SCI events - Two external pins: RS232\_RX and RS232\_TX · Multi-buffered receive and transmit units #### 7.13.8.1 SCI Timing Requirements | | | MIN | TYP | MAX | UNIT | |---------|-----------------------------|-----|----------------------|---------------------|-------| | f(baud) | Supported baud rate at 20pF | | 115.2 <sup>(1)</sup> | 1250 <sup>(2)</sup> | kBaud | - (1) Maximum supported standard baud rate. - (2) Maximum supported custom baud rate. # 7.13.9 Inter-Integrated Circuit Interface (I2C) The inter-integrated circuit (I2C) module is a multi-controller communication module providing an interface between devices compliant with Philips Semiconductor I2C-bus specification version 2.1 and connected by an $I^2C$ -bus $I^2$ The I2C has the following features: - Compliance to the Philips I2C bus specification, v2.1 (The I2C Specification, Philips document number 9398 393 40011) - Bit/Byte format transfer - 7-bit and 10-bit device addressing modes - START byte - Multi-controller transmitter/ target receiver mode - Multi-controller receiver/ target transmitter mode - Combined controller transmit/receive and receive/transmit mode - Transfer rates of 100 kbps up to 400 kbps (Phillips fast-mode rate) - Free data format - Two DMA events (transmit and receive) - DMA event enable/disable capability - Module enable/disable capability - The SDA and SCL are optionally configurable as general purpose I/O - Slew rate control of the outputs - Open drain control of the outputs - Programmable pullup/pulldown capability on the inputs - Supports Ignore NACK mode #### **Note** This I2C module does not support: - · High-speed (HS) mode - · C-bus compatibility mode - The combined format in 10-bit address mode (the I2C sends the target address second byte every time it sends the target address first byte) Product Folder Links: IWRL6843,IWRL6844 #### 7.13.9.1 I2C Timing Requirements | | | STANDARD | MODE <sup>(1)</sup> | FAST MODE | | UNIT | |----------------------------|-------------------------------------------------------------------------------|----------|---------------------|-----------|---------|------| | | | MIN | MAX | MIN | MIN MAX | | | t <sub>c(SCL)</sub> | Cycle time, SCL | 10 | | 2.5 | | μs | | t <sub>su(SCLH-SDAL)</sub> | Setup time, SCL high before SDA low (for a repeated START condition) | 4.7 | | 0.6 | | μs | | t <sub>h(SCLL-SDAL)</sub> | Hold time, SCL low after SDA low (for a START and a repeated START condition) | 4 | | 0.6 | | μs | | t <sub>w(SCLL)</sub> | Pulse duration, SCL low | 4.7 | | 1.3 | | μs | | t <sub>w(SCLH)</sub> | Pulse duration, SCL high | 4 | | 0.6 | | μs | | t <sub>su(SDA-SCLH)</sub> | Setup time, SDA valid before SCL high | 250 | | 100 | | ns | | t <sub>h(SCLL-SDA)</sub> | Hold time, SDA valid after SCL low | 0 | 3.45 <sup>(1)</sup> | 0 | 0.9 | μs | | t <sub>w(SDAH)</sub> | Pulse duration, SDA high between STOP and START conditions | 4.7 | | 1.3 | | μs | | t <sub>su(SCLH-SDAH)</sub> | Setup time, SCL high before SDA high (for STOP condition) | 4 | | 0.6 | | μs | | t <sub>w(SP)</sub> | Pulse duration, spike (must be suppressed) | | | 0 | 50 | ns | | C <sub>b</sub> (2) (3) | Capacitive load for each bus line | | 400 | | 400 | pF | - (1) The I2C pins SDA and SCL do not feature fail-safe I/O buffers. These pins could potentially draw current when the device is powered down. - (2) The maximum t<sub>h(SDA-SCLL)</sub> for I2C bus devices has only to be met if the device does not stretch the low period (t<sub>w(SCLL)</sub>) of the SCL signal. - (3) C<sub>b</sub> = total capacitance of one bus line in pF. If mixed with fast-mode devices, faster fall-times are allowed. Figure 7-15. I2C Timing Diagram #### Note - A device must internally provide a hold time of at least 300ns for the SDA signal (referred to the VIHmin of the SCL signal) to bridge the undefined region of the falling edge of SCL. - The maximum t<sub>h(SDA-SCLL)</sub> has only to be met if the device does not stretch the LOW period (t<sub>w(SCLL)</sub>) of the SCL signal. E.A Fast-mode I2C-bus device can be used in a Standard-mode I2C-bus system, but the requirement t<sub>su(SDA-SCLH)</sub> ≥ 250ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line tr max + t<sub>su(SDA-SCLH)</sub>. # 7.13.10 Quad Serial Peripheral Interface (QSPI) The quad serial peripheral interface (QSPI) module is a kind of SPI module that allows single, dual, or quad read access to external SPI devices. This module has a memory mapped register interface, which provides a direct interface for accessing data from external SPI devices and thus simplifying software requirements. The QSPI works as a controller only. The QSPI in the device is primarily intended for fast booting from guad-SPI flash memories. The QSPI supports the following features: - Programmable clock divider - Six-pin interface - Programmable length (from 1 to 128 bits) of the words transferred - Programmable number (from 1 to 4096) of the words transferred - Optional interrupt generation on word or frame (number of words) completion - Programmable delay between chip select activation and output data from 0 to 3 QSPI clock cycles Section 7.13.10.2 and Section 7.13.10.3 assume the operating conditions stated in Section 7.13.10.1. # 7.13.10.1 QSPI Timing Conditions | | | MIN | TYP MAX | UNIT | |-------------------|-------------------------|-----|---------|------| | Input Cond | itions | | | | | t <sub>R</sub> | Input rise time | 1 | 3 | ns | | t <sub>F</sub> | Input fall time | 1 | 3 | ns | | Output Cor | nditions | • | | | | C <sub>LOAD</sub> | Output load capacitance | 2 | 15 | pF | #### 7.13.10.2 Timing Requirements for QSPI Input (Read) Timings | | | MIN <sup>(1)</sup> (2) | TYP MA | X UNIT | |-------------------------|-------------------------------------------------------------------|------------------------|--------|--------| | t <sub>su(D-SCLK)</sub> | Setup time, d[3:0] valid before falling sclk edge | 5 | | ns | | t <sub>h(SCLK-D)</sub> | Hold time, d[3:0] valid after falling sclk edge | 1 | | ns | | t <sub>su(D-SCLK)</sub> | Setup time, final d[3:0] bit valid before final falling sclk edge | 5 – P <sup>(3)</sup> | | ns | | t <sub>h(SCLK-D)</sub> | Hold time, final d[3:0] bit valid after final falling sclk edge | 1 + P <sup>(3)</sup> | | ns | - Clock Mode 0 (clk polarity = 0; clk phase = 0) is the mode of operation. - The Device captures data on the falling clock edge in Clock Mode 0, as opposed to the traditional rising clock edge. Although non-standard, the falling-edge-based setup and hold time timings have been designed to be compatible with standard SPI devices that launch data on the falling edge in Clock Mode 0. Product Folder Links: IWRL6843, IWRL6844 (3) P = SCLK period in ns. Submit Document Feedback #### 7.13.10.3 QSPI Switching Characteristics | NO. | | PARAMETER | MIN | TYP MAX | UNIT | |-----|---------------------------|---------------------------------------------------------------------------------|----------------------------|--------------------------|------| | Q1 | t <sub>c(SCLK)</sub> | Cycle time, sclk | 12.5 | | ns | | Q2 | t <sub>w(SCLKL)</sub> | Pulse duration, sclk low | Y*P - 3 <sup>(1)</sup> (2) | | ns | | Q3 | t <sub>w(SCLKH)</sub> | Pulse duration, sclk high | Y*P - 3 <sup>(1)</sup> (2) | | ns | | Q4 | t <sub>d(CS-SCLK)</sub> | Delay time, sclk falling edge to cs active edge $-M^*P - 1^{(2)} {}^{(3)}$ | | ns | | | Q5 | t <sub>d(SCLK-CS)</sub> | Delay time, sclk falling edge to cs inactive edge | N*P – 1 <sup>(2) (3)</sup> | N*P + 2.5 <sup>(2)</sup> | ns | | Q6 | t <sub>d(SCLK-D1)</sub> | Delay time, sclk falling edge to d[1] transition | -2 | 4 | ns | | Q7 | t <sub>ena(CS-D1LZ)</sub> | Enable time, cs active edge to d[1] driven (lo-z) | –P − 4 <sup>(2)</sup> | _P +1 <sup>(2)</sup> | ns | | Q8 | t <sub>dis(CS-D1Z)</sub> | Disable time, cs active edge to d[1] tri-stated (hi-z) | −P − 4 <sup>(2)</sup> | _P +1 <sup>(2)</sup> | ns | | Q9 | t <sub>d(SCLK-D1)</sub> | Delay time, sclk first falling edge to first d[1] transition (for PHA = 0 only) | -2 - P <sup>(2)</sup> | 4– P <sup>(2)</sup> | ns | | Q12 | t <sub>su(D-SCLK)</sub> | Setup time, d[3:0] valid before falling sclk edge | 5 | | ns | | Q13 | t <sub>h(SCLK-D)</sub> | Hold time, d[3:0] valid after falling sclk edge | 1 | | ns | | Q14 | t <sub>su(D-SCLK)</sub> | Setup time, final d[3:0] bit valid before final falling sclk edge | 5 — P <sup>(2)</sup> | | ns | | Q15 | t <sub>h(SCLK-D)</sub> | Hold time, final d[3:0] bit valid after final falling sclk edge | 1 + P <sup>(2)</sup> | | ns | - (1) The Y parameter is defined as follows: If DCLK\_DIV is 0 or ODD then, Y equals 0.5. If DCLK\_DIV is EVEN then, Y equals (DCLK\_DIV/2) / (DCLK\_DIV+1). For best performance, it is recommended to use a DCLK\_DIV of 0 or ODD to minimize the duty cycle distortion. All required details about clock division factor DCLK\_DIV can be found in the device-specific Technical Reference Manual. - (2) P = SCLK period in ns. - (3) $M = QSPI\_SPI\_DC\_REG.DDx + 1, N = 2$ SPRS85v TIMING OSPI1 02 Figure 7-16. QSPI Read (Clock Mode 0) SPRS85v\_TIMING\_OSPI1\_04 Figure 7-17. QSPI Write (Clock Mode 0) Submit Document Feedback # 7.13.11 JTAG Interface Section 7.13.11.2 and Section 7.13.11.3 assume the operating conditions stated in Section 7.13.11.1. # 7.13.11.1 JTAG Timing Conditions | | | MIN | TYP MAX | UNIT | | | |-------------------|-------------------------|-----|---------|------|--|--| | Input Condi | Input Conditions | | | | | | | t <sub>R</sub> | Input rise time | 1 | 3 | ns | | | | t <sub>F</sub> | Input fall time | 1 | 3 | ns | | | | Output Con | Output Conditions | | | | | | | C <sub>LOAD</sub> | Output load capacitance | 2 | 15 | pF | | | # 7.13.11.2 Timing Requirements for IEEE 1149.1 JTAG | NO. | | | MIN | TYP | MAX | UNIT | |-----|--------------------------|-----------------------------------------|-------|-----|-----|------| | 1 | t <sub>c(TCK)</sub> | Cycle time TCK | 66.66 | | | ns | | 1a | t <sub>w(TCKH)</sub> | Pulse duration TCK high (40% of tc) | 20 | | | ns | | 1b | t <sub>w(TCKL)</sub> | Pulse duration TCK low(40% of tc) | 20 | | | ns | | 2 | t <sub>su(TDI-TCK)</sub> | Input setup time TDI valid to TCK high | 2.5 | | | ns | | 3 | t <sub>su(TMS-TCK)</sub> | Input setup time TMS valid to TCK high | 2.5 | | | ns | | 4 | t <sub>h(TCK-TDI)</sub> | Input hold time TDI valid from TCK high | 18 | | | ns | | 4 | t <sub>h(TCK-TMS)</sub> | Input hold time TMS valid from TCK high | 18 | | | ns | # 7.13.11.3 Switching Characteristics Over Recommended Operating Conditions for IEEE 1149.1 JTAG | N | 0. | PARAMETER | | MIN | TYP | MAX | UNIT | |---|----|---------------------------|----------------------------------|-----|-----|-----|------| | 2 | 2 | t <sub>d(TCKL-TDOV)</sub> | Delay time, TCK low to TDO valid | 0 | | 15 | ns | Figure 7-18. JTAG Timing # 8 Detailed Description # 8.1 Overview The IWRL684x device is a complete SOC which includes mmWave front end, customer programmable MCU, C66x DSP for advanced signal processing and analog baseband signal chain with four transmitters(3 transmitters for IWRL6843) and four receivers. This device is applicable as a radar-on-a-chip in use-cases with quality provision for memory, processing capacity and application code size. Use-cases include cost-effective industrial radar sensing applications. Examples are: - Industrial-level sensing - · Industrial robots - Drones - · Industrial automation sensor fusion with radar - · Traffic intersection monitoring with radar - · Industrial radar-proximity monitoring - Occupancy detection / People Tracking / People counting - · Gesture detection In terms of scalability, the IWRL684x device can be paired with a low-end external MCU to address more complex applications that can require additional memory for a larger application software footprint and faster interfaces. Product Folder Links: IWRL6843,IWRL6844 # 8.2 Functional Block Diagram Figure 8-1. Functional Block Diagram - 1. 512KB of DSS L3 Native RAM available only in IWRL6844 - 2. 896KB of DSS L3 Shared RAM Memory location is listed in Table 8-1 - 3. Only 3 TXs are available in IWRL6843 **Table 8-1. Shared Memory Allocation** | Memory | Allocation | |--------|--------------------| | 512KB | DSS L3, APPSS TCMA | | 256KB | DSS L3, APPSS TCMB | | 128KB | DSS L3, FECSS | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated 54 # 8.3 Subsystems #### 8.3.1 RF and Analog Subsystem The RF and analog subsystem includes the RF and analog circuitry – namely, the synthesizer, PA, LNA, mixer, IF, and ADC. This subsystem also includes the crystal oscillator and temperature sensors. TXs can be operated simultaneously for beam forming in BPM mode or individually in TDM mode. Similarly, the device allows configuring the number of receive channels based on application and power requirements. For system power saving, RF and analog subsystems can be put into low power mode configuration. # 8.3.2 Clock Subsystem The IWRL684x clock subsystem generates 57 to 63.9GHz from an input reference from a crystal. It has a built in oscillator circuit followed by a clean-up PLL and a RF synthesizer circuit. The output of the RF synthesizer is then processed by an X3 multiplier to create the required frequency in the 57 to 63.9 spectrum. The RF synthesizer output is modulated by the timing engine block to create the required waveforms for effective sensor operation. The clean-up PLL also provides a reference clock for the host processor after system wakeup. The clock subsystem also has built-in mechanisms for detecting the presence of a crystal and monitoring the quality of the generated clock. The clean-up PLL also provides a reference clock for the host processor after system wakeup. The clock subsystem also has built-in mechanisms for detecting the presence of a crystal and monitoring the quality of the generated clock. Figure 8-2 describes the clock subsystem. Figure 8-2. Clock Subsystem # 8.3.3 Transmit Subsystem The IWRL6844 transmit subsystem consists of four parallel transmit chains and IWRL6843 transmit subsystem consists of three parallel transmit chains, each with independent phase and amplitude control. The device supports binary phase modulation for MIMO radar. The transmit chains also support programmable backoff for system optimization. Figure 8-3 describes the transmit subsystem. Figure 8-3. Transmit Subsystem (Per Channel) #### 8.3.4 Receive Subsystem The IWRL684x receive subsystem consists of four parallel channels. A single receive channel consists of an LNA, mixer, IF filtering, ADC conversion, and decimation. All four receive channels can either operate simultaneously or can be powered down individually based on system power needs and application design. The IWRL684x device supports a real baseband architecture, which uses real mixer, single IF and ADC chains to provide output for each receiver channel. The device is targeted for fast chirp systems. The band-pass IF chain has configurable lower cutoff frequencies above 175kHz and can support bandwidths up to 10MHz Figure 8-4 describes the receive subsystem. Figure 8-4. Receive Subsystem (Per Channel) Product Folder Links: IWRL6843, IWRL6844 #### 8.3.5 Processor Subsystem Figure 8-5. Processor Subsystem - 1. 512KB of DSS L3 Native RAM available only in IWRL6844 - 2. 896KB of DSS L3 Shared RAM Memory location is listed in Table 4-1 Figure 8-5 shows the block diagram for customer programmable processor subsystems in the IWRL684x device. At a high level there are two customer programmable subsystems, as shown separated by a dotted line in the diagram. The left hand side shows the DSP Subsystem which contains Tl's high-performance C66x DSP, HWA, a high-bandwidth interconnect for high performance (128-bit, 200MHz), and associated peripherals data transfer. LVDS interface for Measurement data output, L3 Radar data cube memory, the ADC buffers, the CRC engine, and data handshake memory (additional memory provided on interconnect). The right side of the diagram shows the Application Subsystem. The Application Subsystem is the brain of the device and controls all the device peripherals and house-keeping activities of the device. The Application Subsystem contains Cortex-R5F processor and associated peripherals and house-keeping components such as DMAs, CRC and Peripherals (I<sup>2</sup>C, UART, SPI, CAN, PMIC clocking module, PWM, and others) connected to Main Interconnect through Peripheral Central Resource (PCR interconnect). #### 8.3.6 Host Interface The host interface can be provided through a SPI, UART, or CAN-FD interface. In some cases the serial interface for industrial applications is transcoded to a different serial standard. The IWRL684x device communicates with the host radar processor over the following main interfaces: - Reference Clock Reference clock available for host processor after device wakeup - Control 4-port standard SPI (peripheral) for host control. All radio control commands (and response) flow through this interface. - Reset Active-low reset for device wakeup from host. - Host Interrupt an indication that the mmWave sensor needs host interface - Error Used for notifying the host in case the radio controller detects a fault ## 8.3.7 Application Subsystem Cortex-R5F The Application Sub-System includes an ARM Cortex -R5F processor clocked with a maximum operating frequency of 200 MHz. User applications executing on this processor control the overall operation of the device, including radar control through well-defined API messages, radar signal processing (assisted by C66x DSP and radar hardware accelerator), and peripherals for external interfaces. See the Technical Reference Manual for a complete description and memory map. # 8.3.8 DSP Subsystem The DSP subsystem includes TI's standard TMS320C66x megamodule and several blocks of internal memory (L1, and L2). For complete information including memory map, please refer to Technical Reference Manual. # 8.3.9 Hardware Accelerator (HWA1.2) Features - Fast FFT computation, with programmable 2<sup>N</sup> sizes, up to 1024-point complex FFT - Internal FFT bit-width of 24 bits (each for I and Q) for good Signal-to-Quantization-Noise Ratio (SQNR) performance - Fully programmable butterfly scaling at every radix-2 stage for user flexibility - Built-in capabilities for pre-FFT processing Ex: DC estimation and subtraction - DC estimation & subtraction, Interference estimation & zero-out, Real window, Complex pre-multiplication - Magnitude (absolute value) and Log-magnitude computation - Flexible data flow and data sample arrangement to support efficient multi-dimensional FFT operations and transpose accesses - Chaining and looping mechanism to sequence a set of operations one after another with minimal intervention from the main processor - Peak detection CFAR (CFAR-CA, CFAR-OS) detector - Basic statistics, including Sum and 1D Max - Compression engine for radar cube memory optimization Submit Document Feedback Figure 8-6. HWA 1.2 Functional Block Diagram # 8.3.9.1 Hardware Accelerator Feature Differences Between HWA1.1 in xWRx843, HWA1.2 in xWRLx432 and HWA1.2 in xWRL684x | Feature | | HWA1.0, HWA1.1<br>(xWR1843, xWR6843) | HWA1.2<br>(xWRL6432, xWRL1432) | HWA1.2<br>(xWRL684x) | |----------------------------|-----------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------|-----------------------------------------------------------------| | | FFT sizes | 1024, 512, 256, | 1024, 512, 256, | 1024, 512, 256, | | | Internal bit-width | 24-bit I, 24-bit Q | 24-bit I, 24-bit Q | 24-bit I, 24-bit Q | | FFT features | | Configurable butterfly scaling at each stage | Configurable butterfly scaling at each stage | Configurable butterfly scaling at each stage | | | FFT stitching | up to 4096 point | up to 4096 point | up to 4096 point | | FFT benchmark | for <u>four</u> 256-pt FFTs | 1312 clock cycles<br>(6.56µs at 200MHz) | 1320 clock cycles<br>(16.5 µs at 80MHz) | 1320 clock cycles<br>(6.6µs at 200MHz) | | No. of parameter | r-sets | 16 | 32 | 32 | | Local memory | | 64KB | 64KB | 64KB | | Input and Output formatter | | A and B-dim addressing of local memory Programmable scaling | A and B-dim addressing of local memory Programmable scaling | A and B-dim addressing of local memory Programmable scaling | | Feature | HWA1.0, HWA1.1<br>(xWR1843, xWR6843) | HWA1.2<br>(xWRL6432, xWRL1432) | HWA1.2<br>(xWRL684x) | |----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Pre-FFT processing | Interference zero out with fixed threshold, based on magnitude Complex multiplication (7 modes) Real window coefficients | <ul> <li>DC estimation and subtraction</li> <li>Interference zero out with adaptive statistics, based on mag, magdiff. Interference count indication.</li> <li>Complex multiplication (7 modes)</li> <li>Real window coefficients</li> </ul> | DC estimation and subtraction Interference zero out with adaptive statistics, based on mag, magdiff. Interference count indication. Complex multiplication (7 modes) Real window coefficients | | Post-FFT processing | Log-magnitude (0.3dB accuracy) | Log-magnitude (0.06dB accuracy) | Log-magnitude (0.06dB accuracy) | | Compression and De-compression support | Not available in HWA1.0<br>(xWR1843), Available in<br>HWA1.1 (xWR6843) | Available | Available | | Detection | CFAR-CA (linear and log modes) | <ul> <li>CFAR-CA (linear and log modes)</li> <li>CFAR-OS (window size up to 32 on each side)</li> </ul> | <ul> <li>CFAR-CA (linear and log modes)</li> <li>CFAR-OS (window size up to 32 on each side)</li> </ul> | | Statistics | 1D Sum, 1D Max | 1D Sum, 1D Max | 1D Sum, 1D Max | # 8.4 Other Subsystems # 8.4.1 Security - Hardware Security Module A Hardware Security Module (HSM), which performs a secure zone operation, is provisioned in the device (operational only in select part variants). A programmable Arm Cortex-M4 core is available to implement the crypto-agility requirements. The cryptographic algorithms can be accelerated using the hardware modules in the HSM. Functions include acceleration of AES, SHA, Chinese crypto algorithms (SM2, SM3 and SM4) and public key accelerator (PKA) to perform math operations for asymmetric key cryptographic requirements and true random number generation. The APP subsystem (APPSS) Cortex-R5F processor interfaces with the HSM subsystem to perform the cryptographic operations required for the secure boot and secure runtime communications. Further details on Security can be found in the concerned collaterals. Please reach out to your local TI sales representative for more information. ## 8.4.2 GPADC Channels (Service) for User Application The IWRL684x device includes provision for an ADC service for user application, where the GPADC engine present inside the device can be used to measure up to four external voltages. The GPADC1, GPADC2, GPADC3 and GPADC4 pins are used for this purpose. - GPADC itself is controlled by TI firmware running inside the FEC subsystem and access to it for customer's external voltage monitoring purpose is via 'APPSS' calls routed to the FEC subsystem. This API could be linked with the user application running on APPSS Cortex R5F. - Device Firmware package (DFP) provides APIs to configure and measure these signals. The API allows configuring the settling time (number of ADC samples to skip) and number of consecutive samples to take. At the end of a frame, the minimum, maximum and average of the readings will be reported for each of the monitored voltages. Product Folder Links: /WRL6843,/WRL6844 Figure 8-7. GPADC Path GPADC structures are used for measuring the output of internal temperature sensors. The accuracy of these measurements is ±7°C. #### 8.4.3 GPADC Parameters | PARAMETER | TYP | UNIT | |-------------------------------------------------|-----------|------| | ADC supply | 1.8 | V | | ADC unbuffered input voltage range | 0 – 1.8 | V | | ADC buffered input voltage range <sup>(1)</sup> | 0.4 – 1.3 | V | | ADC resolution | 8 | bits | | ADC offset error | ±5 | LSB | | ADC gain error | ±5 | LSB | | ADC DNL | -1/+2.5 | LSB | | ADC INL | ±2.5 | LSB | | ADC sample rate <sup>(2)</sup> | 831 | Ksps | | ADC sampling time <sup>(2)</sup> | 300 | ns | | ADC internal cap | 10 | pF | | ADC buffer input capacitance | 2 | pF | | ADC input leakage current | 3 | uA | - (1) Outside of given range, the buffer output will become nonlinear. - (2) GPADC itself is controlled by TI firmware running inside the BIST subsystem. For more details please refer to the API calls. # 8.5 Memory Partitioning Options IWRL6844 devices will have a total memory of 2.5MB. IWRL6843 devices will have a total memory of 2MB. Table 8-2 lists some of the available memory partition options. Memory partition options are not limited to Table 8-2 Memory partition options are not limited to **Table 8-2. Memory Partition Options** | Memory | IWRL6844 | IWRL6844 | | | |-------------------------------|----------|-------------|---------|-------------| | | Default | Alternative | Default | Alternative | | DSS L2 | 384KB | 384KB | 384KB | 384KB | | DSPSS L3 Native | 512KB | 512KB | 0KB | 0KB | | L3 Memory (Shared with TCMA) | 512KB | 0KB | 512KB | 0KB | | L3 Memory (Shared with TCMB) | 256KB | 0KB | 256KB | 0KB | | L3 Memory (Shared with FECSS) | 128KB | 0KB | 128KB | 0KB | | DSPSS L3 Total | 1408KB | 512KB | 1408KB | 512KB | | APPSS Native - TCMA | 512KB | 512KB | 512KB | 512KB | **Table 8-2. Memory Partition Options (continued)** | radio o zi momory radiation optiono (continuou) | | | | | | | | |-------------------------------------------------|----------|-------------|---------|-------------|--|--|--| | Memory | IWRL6844 | IWRL6844 | | | | | | | | Default | Alternative | Default | Alternative | | | | | APPSS Native - TCMB | 256KB | 256KB | 256KB | 256KB | | | | | APPSS Shared - TCMA | 0KB | 512KB | 0KB | 512KB | | | | | APPSS Shared - TCMB | 0KB | 256KB | 0KB | 256KB | | | | | APPSS Total | 768KB | 1536KB | 768KB | 1536KB | | | | | FECSS | 0KB | 128KB | 0KB | 128KB | | | | | Total Device Memory | 2560KB | 2560KB | 2560KB | 2560KB | | | | The entire RAM is retainable. Additionally, each memory cluster can be independently turned off (if needed). The clusters are defined as below # **Memory Retention Options** Table 8-3. APPSS | Un-Switcha | ble memory | S | witchable memo | ry | Switchable memory - Shared with DS Bank 1) | | | |------------|------------|------------|----------------|------------------|--------------------------------------------|------------|------------------| | | | | Group1 | | Group2 | | Group3 | | 256 | 256KB | | 512KB | | 512KB | | 256KB | | Cluster #1 | Cluster #2 | Cluster #5 | Cluster #6 | Cluster #7 | Cluster #8 | Cluster #9 | Cluster #10 | | TCMA | TCMA | TCMA | TCMA | TCMB0 +<br>TCMB1 | TCMA Bank0 | TCMA Bank1 | TCMB0 +<br>TCMB1 | | 128KB | 128KB | 128KB | 128KB | 128KB + 128KB | 256KB | 256KB | 128KB + 128KB | Table 8-4. DSS | 14510 0 41 500 | | | | | | | | |-------------------|-----------|-----------|-----------|-----------------------|-----------------------|-----------------------|--| | Switchable Memory | | | | | | | | | Gro | oup 4 | Group 5 | | Group 6 | | Group 4 | | | 144KB | | 304KB | | 512KB | | 128KB | | | Cluster#2 | Cluster#3 | Cluster#4 | Cluster#5 | Cluster#6 | Cluster#7 | Cluster#1 | | | DSP L2 | HWA | DSP L2 | DSP L1 | DSS L3 (DSS<br>Bank0) | DSS L3 (DSS<br>Bank0) | DSS L3 (DSS<br>Bank0) | | | 144KB | | 240KB | 64KB | 256KB | 256KB | 128KB | | # 8.6 Boot Modes As soon as device reset is de-asserted, the processor of the APPSS starts executing its bootloader from an on-chip ROM memory. The bootloader operates in three basic modes and these are specified on the user hardware (Printed Circuit Board) by configuring what are termed as "Sense on power" (SOP) pins. These pins on the device boundary are scanned by the bootloader firmware and choice of mode for bootloader operation is made. Table 8-5 enumerates the relevant SOP combinations and how these map to bootloader operation. **Table 8-5. SOP Combinations** | SOP1 | SOP0 | BOOTLOADER MODE AND OPERATION | | | |------|------|----------------------------------------------------------------------------------|--|--| | 0 | 0 | Flashing Mode / Device Management Mode | | | | | | Device Bootloader spins in loop to allow flashing of user application (or device | | | | | | firmware patch - Supplied by TI) to the serial flash. | | | Product Folder Links: IWRL6843, IWRL6844 # **Table 8-5. SOP Combinations (continued)** | SOP1 | SOP0 | BOOTLOADER MODE AND OPERATION | |------|------|-----------------------------------------------------------------------------| | 0 | 1 | Functional Mode / Application Mode | | | | Device Bootloader loads user application from QSPI Serial Flash to internal | | | | RAM and switches the control to it. | | 1 | 1 | Debug Mode / Development Mode | | | | Bootloader is bypassed and R5F processor is halted. This allows user to | | | | connect emulator at a known point. | Product Folder Links: IWRL6843, IWRL6844 # 9 Monitoring and Diagnostics For details on monitioring and functional safety implementation, refer to the Technical Reference Manual. Refer to the *Device Safety Manual* or other relevant collaterals for more details on applicability of all diagnostics mechanisms. Submit Document Feedback # 10 Applications, Implementation, and Layout #### **Note** Information in the following Applications section is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. # **10.1 Application Information** Application information can be found on IWR Application web page. #### 10.2 Reference Schematic Please check the device product page for latest Hardware design information under Design Kits - typically, at Design and Development Listed for convenience are: Design Files, Schematics, Layouts, and Stack up for PCB - Altium IWRL6844 EVM Design Files - IWRL6844 EVM Schematic Drawing, Assembly Drawing, and Bill of Materials # 11 Device and Documentation Support TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device. generate code, and develop solutions follow. #### 11.1 Device Nomenclature To designate the stages in the product development cycle, TI assigns prefixes to the part numbers of all microprocessors (MPUs) and support tools. Each device has one of three prefixes: X, P, or null (no prefix) (for example, IWRL6844). Texas Instruments recommends two of three possible prefix designators for its support tools: TMDX and TMDS. These prefixes represent evolutionary stages of product development from engineering prototypes (TMDX) through fully qualified production devices and tools (TMDS). Device development evolutionary flow: - X Experimental device that is not necessarily representative of the final device's electrical specifications and may not use production assembly flow. - Ρ Prototype device that is not necessarily the final silicon die and may not necessarily meet final electrical specifications. null Production version of the silicon die that is fully qualified. Support tool development evolutionary flow: **TMDX** Development-support product that has not yet completed Texas Instruments internal qualification testing. **TMDS** Fully-qualified development-support product. X and P devices and TMDX development-support tools are shipped against the following disclaimer: "Developmental product is intended for internal evaluation purposes." Production devices and TMDS development-support tools have been characterized fully, and the quality and reliability of the device have been demonstrated fully. TI's standard warranty applies. Predictions show that prototype devices (X or P) have a greater failure rate than the standard production devices. Texas Instruments recommends that these devices not be used in any production system because their expected end-use failure rate still is undefined. Only qualified production devices are to be used. TI device nomenclature also includes a suffix with the device family name. This suffix indicates the package type (for example, ABL), the temperature range (for example, blank is the default commercial temperature range). Device Nomenclature, provides a legend for reading the complete device name for any *IWRL684x* device. For orderable part numbers of IWRL684x devices in the ANC package types, see the Package Option Addendum of this document (when available), the TI website (www.ti.com), or contact your TI sales representative. Product Folder Links: IWRL6843, IWRL6844 For additional description of the device nomenclature markings on the die, see the IWRL684x Device Errata. Figure 11-1. Device Nomenclature #### 11.2 Tools and Software The contents in this section will be updated in subsequent versions. # 11.3 Documentation Support To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. The current documentation that describes the peripherals, and other technical collateral follows. # **Errata** IWRL6843/44 Device Errata . Describes known advisories, limitations, and cautions on silicon and provides workarounds. # 11.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help—straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 11.5 Trademarks E2E<sup>™</sup> is a trademark of Texas Instruments. Arm® and R5F® are registered trademarks of Arm Limited. R4F® and M4F® are registered trademarks of Texas Instruments. All trademarks are the property of their respective owners. # 11.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. # 11.7 Glossary | TI Glossary | |-------------| |-------------| # 12 Revision History | DATE | REVISION | NOTES | | | |---------------|----------|-----------------|--|--| | December 2024 | * | Initial Release | | | Product Folder Links: IWRL6843,IWRL6844 # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, see the left-hand navigation. Product Folder Links: IWRL6843, IWRL6844 # **ANC0207A** # **PACKAGE OUTLINE** # FCCSP - 1.044 mm max height PLASTIC BALL GRID ARRAY #### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. Submit Document Feedback #### **EXAMPLE BOARD LAYOUT** # ANC0207A ## FCCSP - 1.044 mm max height PLASTIC BALL GRID ARRAY NOTES: (continued) Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SPRAA99 (www.ti.com/lit/spraa99). # **EXAMPLE STENCIL DESIGN** # **ANC0207A** ## FCCSP - 1.044 mm max height PLASTIC BALL GRID ARRAY NOTES: (continued) 4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. Submit Document Feedback www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-------------------|--------------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | XI6844DBGANC | Active | Preproduction | FCCSP (ANC) 207 | 1 JEDEC<br>TRAY (10+1) | - | Call TI | Call TI | -40 to 105 | | | XI6844DBGANC.B | Active | Preproduction | FCCSP (ANC) 207 | 1 JEDEC<br>TRAY (10+1) | - | Call TI | Call TI | -40 to 105 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated