# ISO654x General Purpose Quad-Channel Functional Isolators #### 1 Features - Up to 50Mbps data rate - Robust SiO<sub>2</sub> isolation barrier - Functional Isolation (DBQ-16): - 400V<sub>RMS</sub>, 566V<sub>DC</sub> working voltage - 707V<sub>RMS</sub>, 1000V<sub>DC</sub> transient voltage (60s) - Wide temperature range: -40°C to 125°C - ±150kV/µs typical CMTI - Supply range: 1.71V to 5.5V - Default output high (ISO654x) and low (ISO654xF) options - 1.5mA per channel typical at 1Mbps and 3.3V (ISO6540) - Low propagation delay: 11ns typical at 3.3V - Robust electromagnetic compatibility (EMC) - System-level ESD, EFT, and surge immunity - Low emissions - SSOP (DBQ-16) Package ### 2 Applications - Power supplies - Grid, electricity meter - Motor drives - **Factory automation** - **Building automation** - Lighting - **Appliances** ### 3 Description The ISO654x devices are general purpose functional isolators for cost sensitive, space constrained applications that require isolation for non-safety applications. The isolation barrier supports a working voltage of 400V<sub>RMS</sub> / 566V<sub>DC</sub> and transient over voltages of $707V_{RMS}$ / $1000V_{DC}$ . The ISO654x devices provide high EMC performance while isolating CMOS or LVCMOS digital I/Os. ISO654x uses SiO<sub>2</sub> as the isolation barrier. Each isolation channel has a logic input and output buffer separated by the insulation barrier. These devices come with enable pins that can be used to put the respective outputs in high impedance. The ISO6540 and ISO6540F devices have all channels in the forward direction. The ISO6541 and ISO6541F devices have one reverse-direction channel. The ISO6542 and ISO6542F devices have two reverse-direction channels. In the event of input power or signal loss, the default output is high for devices without the suffix F and low for devices with the suffix F. See Section 7.4 for further details. These devices help prevent noise currents on GPIOs or data buses such as SPI, UART RS-485, RS-232, and CAN from causing data corruption or damaging sensitive circuitry. Through chip design and layout techniques, the electromagnetic compatibility of the devices have been significantly enhanced to ease system-level design. #### **Package Information** | PART NUMBER <sup>(1)</sup> | PACKAGE | PACKAGE SIZE <sup>(2)</sup> | |----------------------------|---------------|-----------------------------| | ISO6540 , ISO6540F | SSOP (DBQ-16) | 6mm × 4.9mm | | ISO6541 , ISO6541F | | | | ISO6542 , ISO6542F | | | - (1) For more information, see Section 11. - (2)The package size (length × width) is a nominal value and includes pins, where applicable. V<sub>CCI</sub>=Input supply, V<sub>CCO</sub>=Output supply GNDI=Input ground, GNDO=Output ground #### Simplified Schematic # **Table of Contents** | 1 Features1 | 6 Paramet | |-----------------------------------------------------|------------| | 2 Applications1 | 7 Detailed | | 3 Description1 | 7.1 Over | | 4 Pin Configuration and Functions3 | 7.2 Func | | 5 Specifications5 | 7.3 Feat | | 5.1 Absolute Maximum Ratings5 | 7.4 Devi | | 5.2 ESD Ratings5 | 7.5 Devi | | 5.3 Recommended Operating Conditions6 | 8 Applicat | | 5.4 Thermal Information7 | 8.1 Appli | | 5.5 Package Characteristics8 | 8.2 Typic | | 5.6 Electrical Characteristics—5-V Supply9 | 8.3 Powe | | 5.7 Supply Current Characteristics—5-V Supply10 | 8.4 Layo | | 5.8 Electrical Characteristics—3.3-V Supply11 | 9 Device a | | 5.9 Supply Current Characteristics—3.3-V Supply12 | 9.1 Docu | | 5.10 Electrical Characteristics—2.5-V Supply13 | 9.2 Rece | | 5.11 Supply Current Characteristics—2.5-V Supply 14 | 9.3 Supp | | 5.12 Electrical Characteristics—1.8-V Supply15 | 9.4 Trade | | 5.13 Supply Current Characteristics—1.8-V Supply 16 | 9.5 Elect | | 5.14 Switching Characteristics—5-V Supply17 | 9.6 Gloss | | 5.15 Switching Characteristics—3.3-V Supply18 | 10 Revisio | | 5.16 Switching Characteristics—2.5-V Supply19 | 11 Mechan | | 5.17 Switching Characteristics—1.8-V Supply20 | Informat | | 5.18 Typical Characteristics 21 | | | 6 Parameter Measurement Information | 23 | |----------------------------------------------------|----| | 7 Detailed Description | 24 | | 7.1 Overview | 24 | | 7.2 Functional Block Diagram | 24 | | 7.3 Feature Description | | | 7.4 Device Functional Modes | 25 | | 7.5 Device I/O Schematics | 26 | | 8 Application and Implementation | 27 | | 8.1 Application Information | 27 | | 8.2 Typical Application | | | 8.3 Power Supply Recommendations | | | 8.4 Layout | 30 | | 9 Device and Documentation Support | | | 9.1 Documentation Support | | | 9.2 Receiving Notification of Documentation Update | | | 9.3 Support Resources | 32 | | 9.4 Trademarks | 32 | | 9.5 Electrostatic Discharge Caution | 32 | | 9.6 Glossary | 32 | | 10 Revision History | 32 | | 11 Mechanical, Packaging, and Orderable | | | Information | 32 | # **4 Pin Configuration and Functions** Figure 4-1. ISO6540 and ISO6540F Top View Figure 4-2. ISO6541 and ISO6541F Top View Figure 4-3. ISO6542 and ISO6542F Top View ### **Table 4-1. Pin Functions** | | I | PIN | | | | |------------------|-----------------------|-----------------------|-----------------------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | ISO6540 ,<br>ISO6540F | ISO6541 ,<br>ISO6541F | ISO6542 ,<br>ISO6542F | Type <sup>(1)</sup> | Output enable 1. Output pins on side 1 are enabled when EN1 is high or open and in high-impedance state when EN1 is low. Output enable 2. Output pins on side 2 are enabled when EN2 is high or open and in high-impedance state when EN2 is low. Ground connection for V <sub>CC1</sub> Ground connection for V <sub>CC2</sub> I Input, channel A I Input, channel B I Input, channel C I Input, channel D Not connected O Output, channel A O Output, channel B O Output, channel B | | EN1 | - | 7 | 7 | 1 | Output enable 1. Output pins on side 1 are enabled when EN1 is high or open and in high-impedance state when EN1 is low. | | EN2 | 10 | 10 | 10 | I | Output enable 2. Output pins on side 2 are enabled when EN2 is high or open and in high-impedance state when EN2 is low. | | GND1 | 2, 8 | 2,8 | 2,8 | _ | Ground connection for V <sub>CC1</sub> | | GND2 | 9, 15 | 9,15 | 9,15 | _ | Ground connection for V <sub>CC2</sub> | | INA | 3 | 3 | 3 | I | Input, channel A | | INB | 4 | 4 | 4 | I | Input, channel B | | INC | 5 | 5 | 12 | ı | Input, channel C | | IND | 6 | 11 | 11 | I | Input, channel D | | NC | 7 | - | - | | Not connected | | OUTA | 14 | 14 | 14 | 0 | Output, channel A | | OUTB | 13 | 13 | 13 | 0 | Output, channel B | | OUTC | 12 | 12 | 5 | 0 | Output, channel C | | OUTD | 11 | 6 | 6 | 0 | Output, channel D | | V <sub>CC1</sub> | 1 | 1 | 1 | _ | Power supply, side 1 | | V <sub>CC2</sub> | 16 | 16 | 16 | _ | Power supply, side 2 | <sup>(1)</sup> I = Input, O = Output ## 5 Specifications ### 5.1 Absolute Maximum Ratings See<sup>(1)</sup> | | | MIN | MAX | UNIT | |-----------------------------|------------------------------------------------|------|---------------------------------------|------------------| | Supply voltage (2) | V <sub>CC1</sub> to GND1 | -0.5 | 6 | V | | Supply voltage (-/ | V <sub>CC2</sub> to GND2 | -0.5 | 6 | V | | Input/Output | INx to GNDx | -0.5 | V <sub>CCX</sub> + 0.5 <sup>(3)</sup> | V | | Voltage | OUTx to GNDx | -0.5 | V <sub>CCX</sub> + 0.5 <sup>(3)</sup> | V | | Output current | lo | -15 | 15 | mA | | Tomporatura | Operating junction temperature, T <sub>J</sub> | | 150 | °C | | Temperature | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | | Transient | AC Voltage, t=60s | | 707 | V <sub>RMS</sub> | | Isolation Voltage (SSOP-16) | DC Voltage, t=60s | | 1000 | V <sub>DC</sub> | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values - (3) Maximum voltage must not exceed 6V. ### 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±6000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per<br>JEDEC specification JESD22-C101, all<br>pins <sup>(2)</sup> | ±1500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | |-------------------------------------------------------------------------------------------------------------|--------------------------------|---------------------------------------------|------------------------|------------------------------------------------------------------------------------------------|------------------------|------------------| | V <sub>CC1</sub> (1) | Supply Voltage Side 1 | V <sub>CC</sub> = 1.8V <sup>(3)</sup> | 1.71 | | 1.89 | V | | V <sub>CC1</sub> (1) | Supply Voltage Side 1 | V <sub>CC</sub> = 2.5V to 5V <sup>(3)</sup> | 2.25 | | 5.5 | V | | V <sub>CC2</sub> (1) | Supply Voltage Side 2 | V <sub>CC</sub> = 1.8V <sup>(3)</sup> | 1.71 | | 1.89 | V | | V <sub>CC2</sub> (1) | Supply Voltage Side 2 | $V_{CC} = 2.5V \text{ to } 5V^{(3)}$ | 2.25 | | 5.5 | V | | | UVLO threshold when supply vo | oltage is rising | | 1.53 | 1.71 | V | | | UVLO threshold when supply vo | oltage is falling | 1.1 | 1.41 | | V | | | Supply voltage UVLO hysteresis | s | 0.08 | 0.13 | | V | | / <sub>IH</sub> | High level Input voltage | | 0.7 × V <sub>CCI</sub> | | V <sub>CCI</sub> | V | | / <sub>IL</sub> | Low level Input voltage | | 0 | ( | 0.3 × V <sub>CCI</sub> | V | | (UVLO+) Vcc (UVLO-) Vhys (UVLO) VIH VIL | | V <sub>CCO</sub> = 5V <sup>(2)</sup> | -4 | | | mA | | | High lavel autout august | V <sub>CCO</sub> = 3.3V | -2 | | | mA | | ОН | High level output current | V <sub>CCO</sub> = 2.5V | -1 | | | mA | | | | V <sub>CCO</sub> = 1.8V | -1 | | | mA | | | | V <sub>CCO</sub> = 5V | | 5.5 1.53 1.71 1.41 0.13 V <sub>CCI</sub> 0.3 × V <sub>CCI</sub> 4 2 1 50 25 125 400 | 4 | mA | | Vcc<br>(UVLO+)<br>Vcc<br>(UVLO-)<br>Vhys<br>(UVLO)<br>V <sub>IH</sub><br>V <sub>IL</sub><br>I <sub>OH</sub> | Lauria val autout aumant | V <sub>CCO</sub> = 3.3V | | | 2 | mA | | | Low level output current | V <sub>CCO</sub> = 2.5V | | | 1 | mA | | | | V <sub>CCO</sub> = 1.8V | | | 1 | mA | | DR | Data Rate | <del>.</del> | 0 | | 50 | Mbps | | ΓΑ | Ambient temperature | | -40 | 25 | 125 | °C | | V <sub>IH</sub> V <sub>IL</sub> I <sub>OH</sub> I <sub>OL</sub> DR T <sub>A</sub> | Functional Isolation Working | AC Voltage (sine wave) | | | 400 | V <sub>RMS</sub> | | ΙA | Voltage (SSOP-16) | DC Voltage | | | 566 | $V_{DC}$ | <sup>(1)</sup> V<sub>CC1</sub> and V<sub>CC2</sub> can be set independent of one another (2) V<sub>CC1</sub> = Input-side V<sub>CC</sub>; V<sub>CCO</sub> = Output-side V<sub>CC</sub> (3) The channel outputs are in undetermined state when 1.89V < V<sub>CC1</sub>, V<sub>CC2</sub> < 2.25V and 1.05V < V<sub>CC1</sub>, V<sub>CC2</sub> < 1.71V</li> ### **5.4 Thermal Information** | | | ISO654x | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC(1) | DBQ (SSOP) | UNIT | | | | 16 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 73 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 36.1 | °C/W | | R <sub>0JB</sub> | Junction-to-board thermal resistance | 40.4 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 17 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 39.9 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | °C/W | For more information about traditional and new thermal metrics, see the no. ### **5.5 Package Characteristics** | | PARAMETER | TEST CONDITIONS | VALUE<br>DBQ-16 | UNIT | |-----------------|-----------------------------------------------------|-----------------------------------------------------------------|-------------------|------| | CLR | External clearance <sup>(1)</sup> | Side 1 to side 2 distance through air | >3.7 | mm | | CPG | External creepage <sup>(1)</sup> | Side 1 to side 2 distance across package surface | >3.7 | mm | | СТІ | Comparative tracking index | IEC 60112; UL 746A | >600 | V | | | Material group | According to IEC 60664-1 | I | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(2)</sup> | $V_{IO} = 0.4 \text{ x sin } (2\pi \text{ft}), f = 1\text{MHz}$ | ≅1 | pF | | R <sub>IO</sub> | Isolation resistance <sup>(2)</sup> | T <sub>A</sub> = 25°C | >10 <sup>12</sup> | Ω | - (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed-circuit board are used to help increase these specifications. - (2) All pins on each side of the barrier tied together creating a two-terminal device. # 5.6 Electrical Characteristics—5-V Supply $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$ (over recommended operating conditions unless otherwise noted) | 001 0 | 02 | 1 0 | , | | | |----------------------|------------------------------------|-------------------------------------------------------------------------------------|----------------------------|----------------------------|-------| | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -4mA; See Section 6 | V <sub>CCO</sub> - 0.4 (1) | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OH</sub> = 4mA; See Section 6 | | 0.4 | V | | V <sub>IT+(IN)</sub> | Rising input switching threshold | | | 0.7 × V <sub>CCI</sub> (1) | V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | 0.3 × V <sub>CCI</sub> | | V | | V <sub>I(HYS)</sub> | Input threshold voltage hysteresis | | 0.1 × V <sub>CCI</sub> | | V | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx | | 10 | μA | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0 V at INx | -10 | | μA | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at ENx | | 28 | μA | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0 V at ENx | -28 | | μA | | CMTI | Common mode transient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200 V;<br>See Section 6 | 100 | 150 | kV/μA | | Ci | Input Capacitance (2) | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 5 \text{ V}$ | | 2.8 | pF | $<sup>\</sup>begin{array}{ll} \hbox{(1)} & V_{CCI} = Input\text{-side } V_{CC}; \, V_{CCO} = Output\text{-side } V_{CC} \\ \hbox{(2)} & Measured from input pin to same side ground. \\ \end{array}$ # 5.7 Supply Current Characteristics—5-V Supply $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$ (over recommended operating conditions unless otherwise noted) | PARAMETER | TEST CONDITIONS | | SUPPLY<br>CURRENT | MIN | TYP | MAX | UNIT | |-------------------------------------------|-------------------------------------------------------------------------------------------|---------------------|-------------------------------------|-----|------|------|------| | ISO6540 | | | | | | | | | | $V_I = V_{CC1}$ (1)(ISO6540); $V_I = 0 \text{ V (ISO}$ | 06540 with F | I <sub>CC1</sub> | | 1.6 | 2.4 | | | Supply current - DC signal | suffix) | | I <sub>CC2</sub> | | 2.1 | 3.7 | | | (2) | $ V_1 = 0 V $ (ISO6540); $ V_1 = V_{CC1} $ (ISO6540 with F suffix) | | I <sub>CC1</sub> | | 5.8 | 8 | | | | | | I <sub>CC2</sub> | | 2.3 | 4.0 | | | | | 1 Mbps | I <sub>CC1</sub> | | 3.7 | 5.1 | mA | | | | 1 Mbps | I <sub>CC2</sub> | | 2.4 | 4.1 | ША | | Supply current - AC signal | All channels switching with square | 10 Mbps | I <sub>CC1</sub> | | 3.8 | 5.3 | | | (3) | wave clock input; C <sub>L</sub> = 15 pF | TO Mibbs | I <sub>CC2</sub> | | 4.8 | 6.6 | | | | | 50 Mbps | I <sub>CC1</sub> | | 4.4 | 6 | | | | | 50 Mbps | I <sub>CC2</sub> | , | 15 | 18.1 | | | ISO6541 | | | | | | | | | Supply current - DC signal | $V_I = V_{CCI}$ (1)(ISO6541); $V_I = 0 \text{ V}$ (ISO6541 with F suffix) | | I <sub>CC1</sub> | | 1.9 | 2.9 | | | | | | I <sub>CC2</sub> | | 2.2 | 3.8 | | | | V <sub>I</sub> = 0 V (ISO6541); V <sub>I</sub> = V <sub>CCI</sub> (ISO6541 with F suffix) | | I <sub>CC1</sub> | | 5.1 | 7.2 | | | | | | I <sub>CC2</sub> | | 3.4 | 5.2 | | | | | 1 Mbps | I <sub>CC1</sub> | | 3.6 | 5.1 | mA | | | | | I <sub>CC2</sub> | | 3 | 4.7 | IIIA | | Supply current - AC signal | All channels switching with square | 10 Mbps | I <sub>CC1</sub> | | 4.2 | 5.8 | | | (3) | wave clock input; C <sub>L</sub> = 15 pF | | I <sub>CC2</sub> | | 4.8 | 6.5 | | | | | FO Mbno | I <sub>CC1</sub> | | 7.3 | 9.3 | | | | | 50 Mbps | I <sub>CC2</sub> | | 12.6 | 15.3 | | | ISO6542 | | | | | | | | | Supply current - DC | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO6542); V <sub>I</sub> = 0 V (ISO | 6542 with F suffix) | I <sub>CC1</sub> , I <sub>CC2</sub> | | 2.2 | 3.5 | | | signal (2) | V <sub>I</sub> = 0 V (ISO6542); V <sub>I</sub> = V <sub>CCI</sub> (ISO6542 with F suffix) | | I <sub>CC1</sub> , I <sub>CC2</sub> | | 4.4 | 6.3 | | | | | 1 Mbps | I <sub>CC1,</sub> I <sub>CC2</sub> | | 3.4 | 5 | mA | | Supply current - AC signal <sup>(3)</sup> | All channels switching with square wave clock input; C <sub>1</sub> = 15 pF | 10 Mbps | I <sub>CC1</sub> , I <sub>CC2</sub> | | 4.7 | 6.4 | | | , <del>.g.</del> | | 50 Mbps | I <sub>CC1</sub> , I <sub>CC2</sub> | | 10.2 | 12.5 | | <sup>(1)</sup> V<sub>CCI</sub> = Input-side V<sub>CC</sub> (2) Supply current valid for ENx = V<sub>CCx</sub> and ENx = 0V (3) Supply current valid for ENx = V<sub>CCx</sub> # 5.8 Electrical Characteristics—3.3-V Supply $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$ (over recommended operating conditions unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | High-level output voltage | I <sub>OH</sub> = -2mA; See Section 6 | V <sub>CCO</sub> - 0.2 (1) | | V | | Low-level output voltage | I <sub>OH</sub> = 2mA; See Section 6 | | 0.2 | 2 V | | Rising input switching threshold | | | 0.7 × V <sub>CCI</sub> <sup>(1</sup> | ) V | | Falling input switching threshold | | 0.3 × V <sub>CCI</sub> | | V | | Input threshold voltage hysteresis | | 0.1 × V <sub>CCI</sub> | | V | | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx | | 10 | ) μΑ | | Low-level input current | V <sub>IL</sub> = 0 V at INx | -10 | | μA | | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at ENx | | 30 | μΑ | | Low-level input current | V <sub>IL</sub> = 0 V at ENx | -30 | | μA | | Common mode transient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200<br>V; See Section 6 | 100 | 150 | kV/μA | | Input Capacitance (2) | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 3.3 \text{ V}$ | | 2.8 | pF | | | High-level output voltage Low-level output voltage Rising input switching threshold Falling input switching threshold Input threshold voltage hysteresis High-level input current Low-level input current High-level input current Common mode transient immunity | High-level output voltage $I_{OH}$ = -2mA; See Section 6 Low-level output voltage $I_{OH}$ = 2mA; See Section 6 Rising input switching threshold Falling input switching threshold Input threshold voltage hysteresis High-level input current $V_{IH} = V_{CCI}$ (1) at INx Low-level input current $V_{IL}$ = 0 V at INx High-level input current $V_{IH} = V_{CCI}$ (1) at ENx Low-level input current $V_{IL}$ = 0 V at ENx Common mode transient immunity $V_I = V_{CC}$ or 0 V, $V_{CM}$ = 1200 $V_I = V_{CCI}$ (2 + 0.4×sin(2πft), f = 2 | High-level output voltage $I_{OH}$ = -2mA; See Section 6 $V_{CCO}$ - 0.2 (1) Low-level output voltage $I_{OH}$ = 2mA; See Section 6 Rising input switching threshold 0.3 × $V_{CCI}$ Input threshold voltage hysteresis 0.1 × $V_{CCI}$ High-level input current $V_{IH}$ = $V_{CCI}$ (1) at INx Low-level input current $V_{IL}$ = 0 V at INx High-level input current $V_{IL}$ = 0 V at ENx Low-level input current $V_{IL}$ = 0 V at ENx Common mode transient immunity $V_I$ = $V_{CC}$ or 0 V, $V_{CM}$ = 1200 V; See Section 6 Input Canacitance (2) $V_I$ = $V_{CC}$ / 2 + 0.4×sin(2πft), f = 2 | High-level output voltage $I_{OH}$ = -2mA; See Section 6 $V_{CCO}$ - 0.2 (1) Low-level output voltage $I_{OH}$ = 2mA; See Section 6 0.2 Rising input switching threshold 0.7 × $V_{CCI}$ (1) Falling input switching threshold 0.3 × $V_{CCI}$ 0.1 $V_{C$ | $V_{CCI}$ = Input-side $V_{CC}$ ; $V_{CCO}$ = Output-side $V_{CC}$ Measured from input pin to same side ground. # 5.9 Supply Current Characteristics—3.3-V Supply $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$ (over recommended operating conditions unless otherwise noted) | PARAMETER | TEST CONDITIONS | | SUPPLY<br>CURRENT | MIN TY | P MAX | UNIT | |-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------|--------|--------|------| | ISO6540 | | | | | | | | | V <sub>I</sub> = V <sub>CC1</sub> <sup>(1)</sup> (ISO6540); V <sub>I</sub> = 0 V (ISO6540 with F | | I <sub>CC1</sub> | 1. | 6 2.3 | | | Supply current - DC | suffix) | | | 2. | 1 3.7 | | | signal <sup>(2)</sup> | V <sub>I</sub> = 0 V (ISO6540); V <sub>I</sub> = V <sub>CC1</sub> (ISO6 | 540 with E ouffix) | I <sub>CC1</sub> | 5. | 7 8 | | | | V <sub>1</sub> = 0 V (1300340), V <sub>1</sub> = V <sub>CC1</sub> (1300 | 540 Willi F Sullix) | I <sub>CC2</sub> | 2. | 3 4.0 | | | | 1 | 1 Mbps | I <sub>CC1</sub> | 3. | 7 5.1 | mA | | | | 1 Mbps | I <sub>CC2</sub> | 2. | 4 4.0 | IIIA | | Supply current - AC | t - AC All channels switching with square wave clock input; C <sub>L</sub> = 15 pF | 10 Mbps | I <sub>CC1</sub> | 3. | 8 5.2 | | | signal (3) | | TO Mbps | I <sub>CC2</sub> | | 4 5.8 | | | | | EO Mbno | I <sub>CC1</sub> | 4. | 2 5.7 | | | | | 50 Mbps | I <sub>CC2</sub> | 11. | 2 13.8 | | | ISO6541 | | | | | | | | | $V_{I} = V_{CCI}$ (1)(ISO6541); $V_{I} = 0$ V (ISO6541 with F suffix)<br>$V_{I} = 0$ V (ISO6541); $V_{I} = V_{CCI}$ (ISO6541 with F suffix) | | I <sub>CC1</sub> | 1. | 9 2.9 | | | Supply current - DC signal | | | I <sub>CC2</sub> | 2. | 2 3.7 | | | (2) | | | I <sub>CC1</sub> | | 5 7.1 | | | | | | I <sub>CC2</sub> | 3. | 4 5.1 | | | | | 4 Milese | I <sub>CC1</sub> | 3. | 5 5 | A | | | | 1 Mbps | I <sub>CC2</sub> | 2. | 9 4.6 | mA | | Supply current - AC signal | All channels switching with square | 10 Mbno | I <sub>CC1</sub> | | 4 5.5 | | | (3) | wave clock input; C <sub>L</sub> = 15 pF | 10 Mbps | I <sub>CC2</sub> | 4. | 2 5.9 | | | | | EO Mbno | I <sub>CC1</sub> | 6. | 1 8 | | | | | 50 Mbps | I <sub>CC2</sub> | 9. | 7 12.1 | | | ISO6542 | | • | | | | | | Supply current - DC | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO6542); V <sub>I</sub> = 0 V (ISO | 6542 with F suffix) | I <sub>CC1</sub> , I <sub>CC2</sub> | 2. | 2 3.4 | | | signal (2) | V <sub>I</sub> = 0 V (ISO6542); V <sub>I</sub> = V <sub>CCI</sub> (ISO65 | V <sub>I</sub> = 0 V (ISO6542); V <sub>I</sub> = V <sub>CCI</sub> (ISO6542 with F suffix) | | 4. | 4 6.3 | | | | | 1 Mbps | I <sub>CC1,</sub> I <sub>CC2</sub> | 3. | 4 4.9 | mA | | Supply current - AC signal <sup>(3)</sup> | All channels switching with square wave clock input; $C_1 = 15 \text{ pF}$ | 10 Mbps | I <sub>CC1</sub> , I <sub>CC2</sub> | 4. | 2 5.9 | | | oignai · · | wave clock input; $C_L = 15 \text{ pF}$ 50 Mbps | | I <sub>CC1</sub> , I <sub>CC2</sub> | 8. | 2 10.3 | | <sup>(1)</sup> V<sub>CCI</sub> = Input-side V<sub>CC</sub> (2) Supply current valid for ENx = V<sub>CCx</sub> and ENx = 0V (3) Supply current valid for ENx = V<sub>CCx</sub> # 5.10 Electrical Characteristics—2.5-V Supply $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$ (over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------|-----|----------------------------|-------| | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -1mA; See Section 6 | V <sub>CCO</sub> - 0.1 <sup>(1)</sup> | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 1mA; See Section 6 | | | 0.1 | V | | V <sub>IT+(IN)</sub> | Rising input switching threshold | | | | 0.7 × V <sub>CCI</sub> (1) | V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | 0.3 × V <sub>CCI</sub> | | | V | | V <sub>I(HYS)</sub> | Input threshold voltage hysteresis | | 0.1 × V <sub>CCI</sub> | | | V | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx | | | 10 | μA | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0 V at INx | -10 | | | μA | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at ENx | | | 30 | μA | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0 V at ENx | -30 | | | μA | | CMTI | Common mode transient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200<br>V; See Section 6 | 100 | 150 | | kV/µA | | Ci | Input Capacitance (2) | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 2.5 \text{ V}$ | | 2.8 | | pF | <sup>(1)</sup> $V_{CCI}$ = Input-side $V_{CC}$ ; $V_{CCO}$ = Output-side $V_{CC}$ (2) Measured from input pin to same side ground. # 5.11 Supply Current Characteristics—2.5-V Supply $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$ (over recommended operating conditions unless otherwise noted) | PARAMETER | TEST CONDITIONS | | SUPPLY<br>CURRENT | MIN | TYP | MAX | UNIT | |--------------------------------|----------------------------------------------------------------------------------------------------------------------------------|---------------------|-------------------------------------|-----|-----|------|------| | ISO6540 | | | | | | · | | | | V <sub>I</sub> = V <sub>CC1</sub> <sup>(1)</sup> (ISO6540); V <sub>I</sub> = 0 V (ISO6540 with F | | I <sub>CC1</sub> | | 1.6 | 2.3 | | | Supply current - DC signal | suffix) | | I <sub>CC2</sub> | | 2.1 | 3.7 | | | (2) | $V_{I} = 0 \text{ V (ISO6540)}; V_{I} = V_{CC1} \text{ (ISO6}$ | 540 with E suffix) | I <sub>CC1</sub> | | 5.7 | 7.9 | | | | V = 0 V (1880340), V = V881 (1880 | | I <sub>CC2</sub> | | 2.3 | 4.0 | | | | 1 Mbps | 1 Mhns | I <sub>CC1</sub> | | 3.7 | 5.1 | mA | | | | 1 Wibps | I <sub>CC2</sub> | | 2.3 | 4.0 | ША | | Supply current - AC | All channels switching with square wave clock input; C <sub>L</sub> = 15 pF | 10 Mbps | I <sub>CC1</sub> | | 3.7 | 5.1 | | | signal (3) | | TO WIDPS | I <sub>CC2</sub> | | 3.5 | 5.3 | | | | | 50 Mbps | I <sub>CC1</sub> | | 4.1 | 5.6 | | | | | 30 Minhs | I <sub>CC2</sub> | | 9 | 11.5 | | | ISO6541 | | | | | | | | | | $V_I = V_{CCI}$ (1)(ISO6541); $V_I = 0$ V (ISO6541 with F suffix) $V_I = 0$ V (ISO6541); $V_I = V_{CCI}$ (ISO6541 with F suffix) | | I <sub>CC1</sub> | | 1.9 | 2.9 | | | Supply current - DC signal | | | I <sub>CC2</sub> | | 2.2 | 3.7 | | | (2) | | | I <sub>CC1</sub> | | 5 | 7.1 | | | | | | I <sub>CC2</sub> | | 3.4 | 5.1 | | | | | 1 Mbps | I <sub>CC1</sub> | | 3.5 | 5 | mA | | | | 1 Mbps | I <sub>CC2</sub> | | 2.9 | 4.5 | ША | | Supply current - AC signal | All channels switching with square | 10 Mbps | I <sub>CC1</sub> | | 3.9 | 5.4 | | | (3) | wave clock input; C <sub>L</sub> = 15 pF | TO MDPS | I <sub>CC2</sub> | | 3.8 | 5.5 | | | | | 50 Mbps | I <sub>CC1</sub> | | 5.5 | 7.2 | | | | | 30 Mbps | I <sub>CC2</sub> | | 8.1 | 10.2 | | | ISO6542 | | | | | | | | | Supply current - DC signal | V <sub>I</sub> = V <sub>CCI</sub> <sup>(1)</sup> (ISO6542); V <sub>I</sub> = 0 V (ISC | 6542 with F suffix) | I <sub>CC1</sub> , I <sub>CC2</sub> | | 2.2 | 3.4 | | | (2) | V <sub>I</sub> = 0 V (ISO6542); V <sub>I</sub> = V <sub>CCI</sub> (ISO65 | 542 with F suffix) | I <sub>CC1</sub> , I <sub>CC2</sub> | | 4.3 | 6.3 | | | | | 1 Mbps | I <sub>CC1,</sub> I <sub>CC2</sub> | | 3.3 | 4.8 | mA | | Supply current - AC signal (3) | All channels switching with square wave clock input; C <sub>I</sub> = 15 pF | 10 Mbps | I <sub>CC1,</sub> I <sub>CC2</sub> | | 4 | 5.6 | | | 3 | inate state input, of | 50 Mbps | I <sub>CC1</sub> , I <sub>CC2</sub> | | 7 | 9 | | <sup>(1)</sup> V<sub>CCI</sub> = Input-side V<sub>CC</sub> (2) Supply current valid for ENx = V<sub>CCx</sub> and ENx = 0V (3) Supply current valid for ENx = V<sub>CCx</sub> # 5.12 Electrical Characteristics—1.8-V Supply $V_{CC1} = V_{CC2} = 1.8 \text{ V} \pm 5\%$ (over recommended operating conditions unless otherwise noted) | 001 0 | O2 ( | 1 0 | , | | | |----------------------|------------------------------------|-------------------------------------------------------------------------------------|---------------------------------------|----------------------------|-------| | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = -1mA; See Section 6 | V <sub>CCO</sub> - 0.1 <sup>(1)</sup> | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 1mA; See Section 6 | | 0.1 | V | | V <sub>IT+(IN)</sub> | Rising input switching threshold | | | 0.7 × V <sub>CCI</sub> (1) | V | | V <sub>IT-(IN)</sub> | Falling input switching threshold | | 0.3 × V <sub>CCI</sub> | | V | | V <sub>I(HYS)</sub> | Input threshold voltage hysteresis | | 0.1 × V <sub>CCI</sub> | | V | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx | | 10 | μA | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0 V at INx | -10 | | μA | | I <sub>IH</sub> | High-level input current | V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at ENx | | 30 | μA | | I <sub>IL</sub> | Low-level input current | V <sub>IL</sub> = 0 V at ENx | -30 | | μA | | CMTI | Common mode transient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0 V, V <sub>CM</sub> = 1200 V;<br>See Section 6 | 100 | 150 | kV/μA | | C <sub>i</sub> | Input Capacitance (2) | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2$<br>MHz, $V_{CC} = 1.8 \text{ V}$ | | 2.8 | pF | | | | | | | | $<sup>\</sup>begin{array}{ll} \hbox{(1)} & V_{CCI} = Input\text{-side } V_{CC}; \, V_{CCO} = Output\text{-side } V_{CC} \\ \hbox{(2)} & Measured from input pin to same side ground. \\ \end{array}$ # 5.13 Supply Current Characteristics—1.8-V Supply $V_{CC1} = V_{CC2} = 1.8 \text{ V} \pm 5\%$ (over recommended operating conditions unless otherwise noted) | PARAMETER | TEST CONDITIONS | | SUPPLY<br>CURRENT | MIN | TYP | MAX | UNIT | |-------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------------------------------|-----|-----|-----|------| | ISO6540 | | | | | | ' | | | | V <sub>I</sub> = V <sub>CC1</sub> <sup>(1)</sup> (ISO6540); V <sub>I</sub> = 0 V (ISO6540 with F | | I <sub>CC1</sub> | | 1.2 | 1.8 | | | Supply current - DC | suffix) | | I <sub>CC2</sub> | | 2 | 3.7 | | | signal (2) | V <sub>I</sub> = 0 V (ISO6540); V <sub>I</sub> = V <sub>CC1</sub> (ISO6 | 540 with E ouffix) | I <sub>CC1</sub> | | 5.1 | 7.6 | | | | V <sub>1</sub> = 0 V (1300340), V <sub>1</sub> = V <sub>CC1</sub> (1300 | 1540 WILLI F SUIIIX) | I <sub>CC2</sub> | | 2.2 | 4.0 | | | | 1 Mbps | 1 Mbps | I <sub>CC1</sub> | | 3.1 | 4.7 | mA | | | | 1 Mbps | I <sub>CC2</sub> | | 2.2 | 4.0 | ША | | Supply current - AC | All channels switching with square wave clock input; C <sub>L</sub> = 15 pF | 10 Mbps | I <sub>CC1</sub> | | 3.2 | 4.8 | | | signal (3) | | 10 Mbps | I <sub>CC2</sub> | | 3.1 | 4.9 | | | | | 50 Mbps | I <sub>CC1</sub> | | 3.4 | 5.1 | | | | | 30 Mbbs | I <sub>CC2</sub> | | 7 | 9.7 | | | ISO6541 | | | | | | | | | | $V_I = V_{CCI}$ (1)(ISO6541); $V_I = 0$ V (ISO6541 with F suffix)<br>$V_I = 0$ V (ISO6541); $V_I = V_{CCI}$ (ISO6541 with F suffix) | | I <sub>CC1</sub> | | 1.5 | 2.5 | | | Supply current - DC signal | | | I <sub>CC2</sub> | | 2 | 3.6 | | | (2) | | | I <sub>CC1</sub> | | 4.5 | 6.9 | | | | | | I <sub>CC2</sub> | | 3.2 | 5 | | | | | 1 Mbps | I <sub>CC1</sub> | | 3.1 | 4.7 | mA | | | | Тибра | I <sub>CC2</sub> | | 2.7 | 4.4 | ША | | Supply current - AC signal | All channels switching with square | 10 Mbps | I <sub>CC1</sub> | | 3.3 | 5 | | | (3) | wave clock input; C <sub>L</sub> = 15 pF | 10 Mbps | I <sub>CC2</sub> | | 3.4 | 5.1 | | | | | 50 Mbps | I <sub>CC1</sub> | | 4.5 | 6.3 | | | | | 30 Mbps | I <sub>CC2</sub> | | 6.4 | 8.7 | | | ISO6542 | | | | | | | | | Supply current - DC | $V_I = V_{CCI}$ (1)(ISO6542); $V_I = 0$ V (ISO | 06542 with F suffix) | I <sub>CC1</sub> , I <sub>CC2</sub> | | 1.9 | 3.2 | | | signal <sup>(2)</sup> | V <sub>I</sub> = 0 V (ISO6542); V <sub>I</sub> = V <sub>CCI</sub> (ISO65 | 542 with F suffix) | I <sub>CC1</sub> , I <sub>CC2</sub> | | 4 | 6.1 | | | | | 1 Mbps | I <sub>CC1,</sub> I <sub>CC2</sub> | | 3 | 4.7 | mA | | Supply current - AC signal <sup>(3)</sup> | All channels switching with square wave clock input; $C_1 = 15 \text{ pF}$ | 10 Mbps | I <sub>CC1,</sub> I <sub>CC2</sub> | | 3.5 | 5.2 | | | <b>5</b> | | 50 Mbps | I <sub>CC1</sub> , I <sub>CC2</sub> | | 5.6 | 7.6 | 1 | <sup>(1)</sup> V<sub>CCI</sub> = Input-side V<sub>CC</sub> (2) Supply current valid for ENx = V<sub>CCx</sub> and ENx = 0V (3) Supply current valid for ENx = V<sub>CCx</sub> ### 5.14 Switching Characteristics—5-V Supply $V_{CC1} = V_{CC2} = 5 \text{ V} \pm 10\%$ (over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------|-----|------|------|------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | at 100kbps | | 11 | 18 | ns | | PWD | Pulse width distortion <sup>(1)</sup> t <sub>PHL</sub> - t <sub>PLH</sub> | See Section 6 | | 0.2 | 7 | ns | | t <sub>sk(o)</sub> | Channel-to-channel output skew time(2) | Same-direction channels | | | 6 | ns | | t <sub>sk(pp)</sub> | Part-to-part skew time <sup>(3)</sup> | | | | 6 | ns | | t <sub>r</sub> | Output signal rise time | See Section 6 | | 2.6 | 4.5 | ns | | t <sub>f</sub> | Output signal fall time | See Section 6 | | 2.6 | 4.5 | ns | | t <sub>PHZ</sub> | Disable propagation delay, high-to-high impedance output | | | 18.6 | 25.8 | ns | | t <sub>PLZ</sub> | Disable propagation delay, low-to-high impedance output | | | 18.6 | 25.8 | ns | | t <sub>PZH</sub> | Enable propagation delay, high impedance-to-high output for ISO654x | See Section 6 | | 14.2 | 21.1 | ns | | t <sub>PZL</sub> | Enable propagation delay, high impedance-to-low output for ISO654x | | | 14.2 | 21.1 | ns | | t <sub>PU</sub> | Time from UVLO to valid output data | | | | 300 | μs | | t <sub>DO</sub> | Default output delay time from input power loss | Measured from the time VCC goes below 1.2V. See Section 6 | | 0.1 | 0.3 | μs | | t <sub>ie</sub> | Time interval error | 2 <sup>16</sup> – 1 PRBS data at 50 Mbps | | 1 | | ns | <sup>(1)</sup> Also known as pulse skew. <sup>(2)</sup> $t_{sk(o)}$ is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. <sup>(3)</sup> $t_{sk(pp)}$ is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. ### 5.15 Switching Characteristics—3.3-V Supply $V_{CC1} = V_{CC2} = 3.3 \text{ V} \pm 10\%$ (over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------|-----|------|------|------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | at 100kbps | | 11 | 18 | ns | | PWD | Pulse width distortion <sup>(1)</sup> t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 1-1 | | 0.5 | 7 | ns | | t <sub>sk(o)</sub> | Channel-to-channel output skew time(2) | Same-direction channels | | | 6 | ns | | t <sub>sk(pp)</sub> | Part-to-part skew time <sup>(3)</sup> | | | | 7 | ns | | t <sub>r</sub> | Output signal rise time | See Section 6 | | 1.6 | 3.2 | ns | | t <sub>f</sub> | Output signal fall time | See Section 6 | | 1.6 | 3.2 | ns | | t <sub>PHZ</sub> | Disable propagation delay, high-to-high impedance output | | | 23.2 | 34.4 | ns | | t <sub>PLZ</sub> | Disable propagation delay, low-to-high impedance output | | | 23.2 | 34.4 | ns | | t <sub>PZH</sub> | Enable propagation delay, high impedance-to-high output for ISO654x | See Section 6 | | 16.6 | 23 | ns | | t <sub>PZL</sub> | Enable propagation delay, high impedance-to-low output for ISO654x | | | 16.6 | 23 | ns | | t <sub>PU</sub> | Time from UVLO to valid output data | | | | 300 | μs | | t <sub>DO</sub> | Default output delay time from input power loss | Measured from the time VCC goes below 1.2V. See Section 6 | | 0.1 | 0.3 | μs | | t <sub>ie</sub> | Time interval error | 2 <sup>16</sup> – 1 PRBS data at 50 Mbps | | 1 | | ns | <sup>(1)</sup> Also known as pulse skew. Submit Document Feedback <sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. <sup>(3)</sup> $t_{sk(pp)}$ is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. ### 5.16 Switching Characteristics—2.5-V Supply $V_{CC1} = V_{CC2} = 2.5 \text{ V} \pm 10\%$ (over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------|-----|------|------|------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | at 100kbps | | 12 | 20.5 | ns | | PWD | Pulse width distortion <sup>(1)</sup> t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 1-1 | | 0.6 | 7.1 | ns | | t <sub>sk(o)</sub> | Channel-to-channel output skew time <sup>(2)</sup> | Same-direction channels | | | 6 | ns | | t <sub>sk(pp)</sub> | Part-to-part skew time <sup>(3)</sup> | | | | 7 | ns | | t <sub>r</sub> | Output signal rise time | See Section 6 | | 2 | 4 | ns | | t <sub>f</sub> | Output signal fall time | See Section 6 | | 2 | 4 | ns | | t <sub>PHZ</sub> | Disable propagation delay, high-to-high impedance output | | | 28.1 | 43 | ns | | t <sub>PLZ</sub> | Disable propagation delay, low-to-high impedance output | | | 28.1 | 43 | ns | | t <sub>PZH</sub> | Enable propagation delay, high impedance-to-high output for ISO654x | See Section 6 | | 20.4 | 36.3 | ns | | t <sub>PZL</sub> | Enable propagation delay, high impedance-to-low output for ISO654x | | | 20.4 | 36.3 | ns | | t <sub>PU</sub> | Time from UVLO to valid output data | | | | 300 | μs | | t <sub>DO</sub> | Default output delay time from input power loss | Measured from the time VCC goes below 1.2V. See Section 6 | | 0.1 | 0.3 | μs | | t <sub>ie</sub> | Time interval error | 2 <sup>16</sup> – 1 PRBS data at 50 Mbps | | 1 | | ns | <sup>(1)</sup> Also known as pulse skew. <sup>(2)</sup> $t_{sk(o)}$ is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. <sup>(3)</sup> $t_{sk(pp)}$ is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. ### 5.17 Switching Characteristics—1.8-V Supply $V_{CC1} = V_{CC2} = 1.8 \text{ V} \pm 5\%$ (over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|----------------------------------------------------------------------------|-----------------------------------------------------------|-----|------|------|------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | at 100kbps | | 15 | 24 | ns | | PWD | Pulse width distortion <sup>(1)</sup> t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 1-1 | | 0.7 | 8.2 | ns | | t <sub>sk(o)</sub> | Channel-to-channel output skew time(2) | Same-direction channels | | | 6 | ns | | t <sub>sk(pp)</sub> | Part-to-part skew time <sup>(3)</sup> | | | | 8.8 | ns | | t <sub>r</sub> | Output signal rise time | See Section 6 | | 2.7 | 5.3 | ns | | t <sub>f</sub> | Output signal fall time | See Section 6 | | 2.7 | 5.3 | ns | | t <sub>PHZ</sub> | Disable propagation delay, high-to-high impedance output | | | 40.3 | 63 | ns | | t <sub>PLZ</sub> | Disable propagation delay, low-to-high impedance output | | | 40.3 | 63 | ns | | t <sub>PZH</sub> | Enable propagation delay, high impedance-to-high output for ISO654x | See Section 6 | | 30 | 51.4 | ns | | t <sub>PZL</sub> | Enable propagation delay, high impedance-to-low output for ISO654x | | | 30 | 51.4 | ns | | t <sub>PU</sub> | Time from UVLO to valid output data | | | | 300 | μs | | t <sub>DO</sub> | Default output delay time from input power loss | Measured from the time VCC goes below 1.2V. See Section 6 | | 0.1 | 0.3 | μs | | t <sub>ie</sub> | Time interval error | 2 <sup>16</sup> – 1 PRBS data at 50 Mbps | | 1 | | ns | <sup>(1)</sup> Also known as pulse skew. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated <sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. <sup>(3)</sup> $t_{sk(pp)}$ is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. ### 5.18 Typical Characteristics Current Current # **5.18 Typical Characteristics (continued)** Figure 5-9. Power Supply Undervoltage Threshold vs Free-Air Temperature Figure 5-10. Propagation Delay Time vs Free-Air Temperature ### **6 Parameter Measurement Information** - A. The input pulse is supplied by a generator having the following characteristics: PRR $\leq$ 50kHz, 50% duty cycle, $t_r \leq$ 3ns, $t_f \leq$ 3ns, $Z_O = 50\Omega$ . At the input, $50\Omega$ resistor is required to terminate INx (input) generator signal. The $50\Omega$ resistor is not needed in the actual application. - B. C<sub>L</sub> = 15pF and includes instrumentation and fixture capacitance within ±20%. Figure 6-1. Switching Characteristics Test Circuit and Voltage Waveforms - A. $C_L = 15$ pF and includes instrumentation and fixture capacitance within ±20%. - B. Power Supply Ramp Rate = 10mV/ns Figure 6-2. Default Output Delay Time Test Circuit and Voltage Waveforms - A. C<sub>L</sub> = 15pF and includes instrumentation and fixture capacitance within ±20%. - B. $ENx = V_{CC}$ , channels are enabled during CMTI test. Figure 6-3. Common-Mode Transient Immunity Test Circuit ### 7 Detailed Description #### 7.1 Overview The ISO654x family of devices have an ON-OFF keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide based isolation barrier. The transmitter sends a high frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. The ISO654x devices also incorporate advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions due to the high frequency carrier and IO buffer switching. ### 7.2 Functional Block Diagram Figure 7-1. Conceptual Block Diagram of an OOK Based Digital Isolator Figure 7-2 shows a conceptual detail of how the ON-OFF keying scheme works. Figure 7-2. On-Off Keying (OOK) Based Modulation Scheme Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ### 7.3 Feature Description Table 7-1 provides an overview of the device features. **Table 7-1. Device Features** | PART NUMBER | CHANNEL DIRECTION | MAXIMUM DATA<br>RATE | DEFAULT OUTPUT | PACKAGE | |-------------|------------------------|----------------------|----------------|---------| | ISO6540 | 4 Forward<br>0 Reverse | 50Mbps | High | DBQ-16 | | ISO6540F | 4 Forward<br>0 Reverse | 50Mbps | Low | DBQ-16 | | ISO6541 | 3 Forward<br>1 Reverse | 50Mbps | High | DBQ-16 | | ISO6541F | 3 Forward<br>1 Reverse | 50Mbps | Low | DBQ-16 | | ISO6542 | 2 Forward<br>2 Reverse | 50Mbps | High | DBQ-16 | | ISO6542F | 2 Forward<br>2 Reverse | 50Mbps | Low | DBQ-16 | #### 7.3.1 Electromagnetic Compatibility (EMC) Considerations Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are defined and tested by international standards such as IEC 61000-4-x and CISPR 32. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO654x family of devices incorporates many chip-level design techniques to help overall system robustness. #### 7.4 Device Functional Modes Table 7-2 lists the functional modes for the ISO654x devices. Table 7-2. Function Table | Table 1 all allocation table | | | | | | | |------------------------------|----------------|-------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | V <sub>cco</sub> | INPUT<br>(INx) | OUTPUT<br>ENABLE<br>(ENx) | OUTPUT<br>(OUTx) | COMMENTS | | | | | Н | H or open | Н | Normal Operation: A channel output assumes the logic state of the | | | | | L | H or open | L | input. | | | | PU | Open | H or open | Default | Default mode: When INx is open, the corresponding channel output goes to the default logic state. Default is <i>High</i> for ISO654x and <i>Low</i> for ISO654xF (with F suffix). | | | | PU | Х | L | Z | A low value of output enable causes the outputs to be high-impedance. | | | | PU | х | H or open | Default | Default mode: When $V_{\text{CCI}}$ is unpowered, a channel output assumes the logic state based on the selected default option. Default is $\textit{High}$ for ISO654x and $\textit{Low}$ for ISO654xF (with F suffix). When $V_{\text{CCI}}$ transitions from unpowered to powered-up, a channel output assumes the logic state of the input. When $V_{\text{CCI}}$ transitions from powered-up to unpowered, channel output assumes the selected default state. | | | | PD | Х | Х | Undetermined | When $V_{\rm CCO}$ is unpowered, a channel output is undetermined <sup>(2)</sup> . When $V_{\rm CCO}$ transitions from unpowered to powered-up, a channel output assumes the logic state of the input. | | | | | PU<br>PU | Vcco (INx) H L Open X | Vcco INPUT (INx) ENABLE (ENx) H H or open L H or open Open H or open PU X L H or open H or open H or open | Vcco INPUT (INx) ENABLE (ENx) OUTPUT (OUTx) H H or open H L H or open L PU X L Z PU X H or open Default | | | <sup>(1)</sup> V<sub>CCI</sub> = Input-side V<sub>CC</sub>; V<sub>CCO</sub> = Output-side V<sub>CC</sub>; PU = Powered up (V<sub>CC</sub> ≥ V<sub>CC\_RO(MIN)</sub>); PD = Powered down (V<sub>CC</sub> ≤ V<sub>CC\_UVLO</sub>-); X = Irrelevant; H = High level; L = Low level; Z = High Impedance <sup>(2)</sup> The outputs are in undetermined state when $V_{CC\ UVLO-} \le V_{CCI}$ or $V_{CCO} < V_{CC} \ge V_{CC\ RO(MIN)}$ ### 7.5 Device I/O Schematics ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 8.1 Application Information The ISO654x devices are high-performance, low power, quad-channel digital isolators. These devices come with enable pins on each side which can be used to put the respective outputs in high impedance for parallel (multiple) driver applications. The ISO654x devices use single-ended CMOS-logic switching technology. The supply voltage range is from 1.71V to 5.5V for both supplies, $V_{CC1}$ and $V_{CC2}$ . Since an isolation barrier separates the two sides, each side can be sourced independently with any voltage within recommended operating conditions. As an example, supplying ISO654x $V_{CC1}$ with 3.3V (which is within1.71V to 5.5V) and $V_{CC2}$ with 5V (which is also within 1.71V to 5.5V) is possible. You can use the digital isolator as a logic-level translator in addition to providing isolation. When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is, MCU or FPGA), and a data converter or a line transceiver, regardless of the interface type or standard. #### **Note** ISO654x is a functional isolator, and is not certified for isolation by standard bodies. For applications that require certified isolation by standard bodies, customers must choose ISO644x, ISO674x, ISO774x or ISO784x families of digital isolators. ### 8.2 Typical Application Figure 8-1 shows the isolated serial peripheral interface (SPI). Figure 8-1. Isolated SPI for an Analog Input Module With 4 Inputs ### 8.2.1 Design Requirements To design with these devices, use the parameters listed in Table 8-1. Table 8-1. Design Parameters | PARAMETER | VALUE | |--------------------------------------------------------|---------------| | Supply voltage, V <sub>CC1</sub> and V <sub>CC2</sub> | 1.71V to 5.5V | | Decoupling capacitor between V <sub>CC1</sub> and GND1 | 0.1µF | | Decoupling capacitor from V <sub>CC2</sub> and GND2 | 0.1μF | ### 8.2.2 Detailed Design Procedure Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO654x family of devices only require two external bypass capacitors to operate. Figure 8-2. Typical ISO654x Circuit Submit Document Feedback ### 8.2.3 Application Curve The following typical eye diagrams of the ISO654x family of devices indicates low jitter and wide open eye at the maximum data rate of 50Mbps. Horizontal 5ns / division, Vertical 1V / division. Horizontal 5ns / division, Vertical 750mV / division. Figure 8-3. ISO654x Eye Diagram at 50Mbps PRBS F 2<sup>16</sup> – 1, 5V and 25°C Figure 8-4. ISO654x Eye Diagram at 50Mbps PRBS 2<sup>16</sup> – 1, 3.3V and 25°C Horizontal 5ns / division, Vertical 500mV / division. Figure 8-5. ISO654x Eye Diagram at 50Mbps PRBS 2<sup>16</sup> - 1, 2.5V and 25°C ### 8.3 Power Supply Recommendations To provide reliable operation at data rates and supply voltages, a $0.1\mu F$ bypass capacitor is recommended at the input and output supply pins ( $V_{CC1}$ and $V_{CC2}$ ). The capacitors must be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver. For industrial applications, please use Texas Instruments' SN6501 or SN6505B. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 Transformer Driver for Isolated Power Supplies or SN6505B Low-noise, 1-A Transformer Drivers for Isolated Power Supplies . ### 8.4 Layout #### 8.4.1 Layout Guidelines A minimum of two layers is required to accomplish a cost optimized and low EMI PCB design. To further improve EMI, a four layer board can be used (see Layout Example Schematic). Layer stacking for a four layer board must be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer. - Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of the inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link. - Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow. - Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100pF/inch<sup>2</sup>. - Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links typically have margin to tolerate discontinuities such as vias. If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep the planes symmetrical. This design makes the stack mechanically stable and prevents warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly. For detailed layout recommendations, refer to the *Digital Isolator Design Guide* application note. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ### 8.4.2 Layout Example Figure 8-6. Layout Example Figure 8-7. Layout Example PCB cross section ### 9 Device and Documentation Support ### 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, ISO6540 Technical Documents - Texas Instruments, ISO6541 Technical Documents - Texas Instruments, ISO6542 Technical Documents - Texas Instruments, Digital Isolator Design Guide, application note - Texas Instruments, Digital Isolator Design Guide, application note - · Texas Instruments, Isolation Glossary, application note - Texas Instruments, How to use isolation to improve ESD, EFT, and Surge immunity in industrial systems, application note - Texas Instruments, SN6501 Transformer Driver for Isolated Power Supplies, data sheet ### 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | | | | | |------------|----------|-----------------|--|--|--|--| | April 2025 | * | Initial release | | | | | ### 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated www.ti.com 30-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|------------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | ISO6540DBQR | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 6540 | | ISO6540FDBQR | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 6540F | | ISO6540FDBQR.A | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | See ISO6540FDBQR | 6540F | | ISO6541DBQR | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 6541 | | ISO6541DBQR.A | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | See ISO6541DBQR | 6541 | | ISO6541FDBQR | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 6541F | | ISO6541FDBQR.A | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | See ISO6541FDBQR | 6541F | | ISO6542DBQR | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 6542 | | ISO6542DBQR.A | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | See ISO6542DBQR | 6542 | | ISO6542FDBQR | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | 6542F | | ISO6542FDBQR.A | Active | Production | SSOP (DBQ) 16 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | See ISO6542FDBQR | 6542F | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 30-Jun-2025 Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF ISO6540, ISO6541, ISO6542: Automotive: ISO6540-Q1, ISO6541-Q1, ISO6542-Q1 NOTE: Qualified Version Definitions: Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Jul-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ISO6540DBQR | SSOP | DBQ | 16 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | ISO6540FDBQR | SSOP | DBQ | 16 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | ISO6541DBQR | SSOP | DBQ | 16 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | ISO6541FDBQR | SSOP | DBQ | 16 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | ISO6542DBQR | SSOP | DBQ | 16 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | ISO6542FDBQR | SSOP | DBQ | 16 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 24-Jul-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|------|-------------|------------|-------------| | ISO6540DBQR | SSOP | DBQ | 16 | 2500 | 353.0 | 353.0 | 32.0 | | ISO6540FDBQR | SSOP | DBQ | 16 | 2500 | 353.0 | 353.0 | 32.0 | | ISO6541DBQR | SSOP | DBQ | 16 | 2500 | 353.0 | 353.0 | 32.0 | | ISO6541FDBQR | SSOP | DBQ | 16 | 2500 | 353.0 | 353.0 | 32.0 | | ISO6542DBQR | SSOP | DBQ | 16 | 2500 | 353.0 | 353.0 | 32.0 | | ISO6542FDBQR | SSOP | DBQ | 16 | 2500 | 353.0 | 353.0 | 32.0 | SHRINK SMALL-OUTLINE PACKAGE ### NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side. - 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB. SHRINK SMALL-OUTLINE PACKAGE NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SHRINK SMALL-OUTLINE PACKAGE NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated