# ISO644x General-Purpose, Basic and Reinforced, Quad-Channel Digital Isolators ### 1 Features - Up to 150Mbps data rate - Robust SiO<sub>2</sub> isolation barrier: - High lifetime at up to 1061V<sub>RMS</sub> and 1500V<sub>DC</sub> working voltage - Wide temperature range: –40°C to 125°C ambient operating - Up to 5000V<sub>RMS</sub> isolation rating - Up to 10.4kV surge capability - Up to ±200kV/µs minimum CMTI - Supply range: 2.25V to 5.5V - Overvoltage Tolerant Inputs - Default output high (ISO644x) and low (ISO644xF) options - Low propagation delay: 10ns maximum at 5V, 12ns maximum at 3.3V - Supports SPI up to: 25MHz at 5V, 20.8MHz at - Low pulse width distortion: 1.8ns maximum at 5V, 2.2ns maximum at 3.3V - Robust electromagnetic compatibility (EMC) - System-level ESD, EFT, and surge immunity - Low emissions - Wide-SOIC (DW-16) Package - Safety-Related Certifications (Planned): - DIN EN IEC 60747-17 (VDE 0884-17) - UL 1577 component recognition program - IEC 62368-1, IEC 61010-1, IEC 60601-1 and GB 4943.1 certifications ## 2 Applications - Power supplies - Grid, Electricity meter - Motor drives - Factory automation - **Building automation** - Lighting - **Appliances** ## 3 Description The ISO644x devices are general purpose digital isolators designed for applications requiring up to 5000V<sub>RMS</sub> isolation rating per UL 1577. The devices are also certified by VDE, TUV, CSA, and CQC. The ISO644x devices provide high EMC performance while isolating CMOS or LVCMOS digital I/Os. ISO644x uses SiO<sub>2</sub> as the isolation barrier. Each isolation channel has a logic input and output buffer separated by the insulation barrier. These devices come with enable pins that can be used to put the respective outputs in high impedance. The ISO6441 and ISO6441F devices have one reverse-direction channel. In the event of input power or signal loss, the default output is high for devices without the suffix F and low for devices with the suffix F. See the Device Functional Modes section for further details. #### **Package Information** | PART NUMBER <sup>(1)</sup> | PACKAGE | PACKAGE SIZE(2) | |----------------------------|----------------------|-----------------| | ISO6441 , ISO6441F | Wide-SOIC<br>(DW-16) | 10.3mm × 10.3mm | - For more information, see Section 11. - The package size (length × width) is a nominal value and includes pins, where applicable. V<sub>CCI</sub>=Input supply, V<sub>CCO</sub>=Output supply GNDI=Input ground, GNDO=Output ground #### Simplified Schematic # **Table of Contents** | 1 Features1 | 6 Paramete | |----------------------------------------------------|---------------| | 2 Applications1 | 7 Detailed D | | 3 Description1 | 7.1 Overv | | 4 Pin Configuration and Functions3 | 7.2 Functi | | 5 Specifications4 | 7.3 Featu | | 5.1 Absolute Maximum Ratings4 | 7.4 Device | | 5.2 ESD Ratings4 | 7.5 Device | | 5.3 Recommended Operating Conditions5 | 7.6 Overv | | 5.4 Thermal Information5 | 8 Application | | 5.5 Power Ratings6 | 8.1 Applic | | 5.6 Insulation Specifications7 | 8.2 Typica | | 5.7 Safety-Related Certifications8 | 8.3 Power | | 5.8 Safety Limiting Values8 | 8.4 Layou | | 5.9 Electrical Characteristics—5V Supply9 | 9 Device an | | 5.10 Supply Current Characteristics—5V Supply 10 | 9.1 Docur | | 5.11 Electrical Characteristics—3.3V Supply11 | 9.2 Recei | | 5.12 Supply Current Characteristics—3.3V Supply 12 | 9.3 Suppo | | 5.13 Electrical Characteristics—2.5V Supply13 | 9.4 Device | | 5.14 Supply Current Characteristics—2.5V Supply 14 | 9.5 Trade | | 5.15 Switching Characteristics—5V Supply15 | 9.6 Electro | | 5.16 Switching Characteristics—3.3V Supply16 | 9.7 Gloss | | 5.17 Switching Characteristics—2.5V Supply17 | 10 Revision | | 5.18 Insulation Characteristics Curves | 11 Mechani | | 5.19 Typical Characteristics | Informati | | Farameter Measurement Information | 20 | |------------------------------------------------------|----| | 7 Detailed Description | 21 | | 7.1 Overview | 21 | | 7.2 Functional Block Diagram | 21 | | 7.3 Feature Description | 22 | | 7.4 Device Functional Modes | 22 | | 7.5 Device I/O Schematics | 23 | | 7.6 Overvoltage Tolerant Input | 23 | | B Application and Implementation | | | 8.1 Application Information | | | 8.2 Typical Application | 24 | | 8.3 Power Supply Recommendations | | | 8.4 Layout | | | Device and Documentation Support | | | 9.1 Documentation Support | | | 9.2 Receiving Notification of Documentation Updates. | 29 | | 9.3 Support Resources | | | 9.4 Device Nomenclature | | | 9.5 Trademarks | | | 9.6 Electrostatic Discharge Caution | | | 9.7 Glossary | | | 10 Revision History | 30 | | I1 Mechanical, Packaging, and Orderable | | | Information | 30 | # 4 Pin Configuration and Functions Figure 4-1. ISO6441 and ISO6441F Top View **Table 4-1. Pin Functions** | | PIN | | | |------------------|-----------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------| | NAME | ISO6441 ,<br>ISO6441F | Type <sup>(1)</sup> | DESCRIPTION | | EN1 | 7 | I | Output enable 1. Output pins on side 1 are enabled when EN1 is high or open and in high-impedance state when EN1 is low. | | EN2 | 10 | 1 | Output enable 2. Output pins on side 2 are enabled when EN2 is high or open and in high-impedance state when EN2 is low. | | GND1 | 2,8 | _ | Ground connection for V <sub>CC1</sub> | | GND2 | 9,15 | _ | Ground connection for V <sub>CC2</sub> | | INA | 3 | I | Input, channel A | | INB | 4 | I | Input, channel B | | INC | 5 | I | Input, channel C | | IND | 11 | I | Input, channel D | | OUTA | 14 | 0 | Output, channel A | | OUTB | 13 | 0 | Output, channel B | | OUTC | 12 | 0 | Output, channel C | | OUTD | 6 | 0 | Output, channel D | | V <sub>CC1</sub> | 1 | _ | Power supply, side 1 | | V <sub>CC2</sub> | 16 | _ | Power supply, side 2 | (1) I = Input, O = Output ## **5 Specifications** ## 5.1 Absolute Maximum Ratings See<sup>(1)</sup> | | | MIN | MAX | UNIT | |---------------------------|------------------------------------------------|------|---------------------------------------|------| | Supply voltage (2) | V <sub>CC1</sub> to GND1 | -0.5 | 6 | V | | Supply voltage V | V <sub>CC2</sub> to GND2 | -0.5 | 6 | V | | Digital Input<br>Voltage | INx to GNDx | -0.5 | 6 | V | | Digital Input<br>Voltage | ENx to GNDx | -0.5 | 6 | V | | Digital Output<br>Voltage | OUTx to GNDx | -0.5 | V <sub>CCX</sub> + 0.5 <sup>(3)</sup> | V | | Digital Output current | Io | -15 | 15 | mA | | Tomporaturo | Operating junction temperature, T <sub>J</sub> | | 150 | °C | | Temperature | Storage temperature, T <sub>stg</sub> | -65 | 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) All voltage values except differential I/O bus voltages are with respect to the local ground terminal (GND1 or GND2) and are peak voltage values - (3) Maximum voltage must not exceed 6V. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | | | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1500 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |-----------------------------------|---------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------|------------------------|------| | V (1) | Supply Voltage Side 1<br>(Recommended Operating<br>Range) | V <sub>CC1</sub> = 2.5V to 5V <sup>(3)</sup> | 2.25 | 5.5 | V | | V <sub>CC_RO</sub> <sup>(1)</sup> | Supply Voltage Side<br>2 (Recommended Operating<br>Range) | V <sub>CC2</sub> = 2.5V to 5V <sup>(3)</sup> | 2.25 | 5.5 | V | | V <sub>CC_UVLO+</sub> | V <sub>CC</sub> UVLO threshold when supply | voltage is rising | | 2.24 | V | | V <sub>CC_UVLO</sub> _ | V <sub>CC</sub> UVLO threshold when supply voltage is falling | | 1.6 | | V | | V <sub>CC_UVLO_HYS</sub> | V <sub>CC</sub> Supply voltage UVLO hystere | esis | 0.1 | | V | | V <sub>IH(ENx)</sub> | Enable: High level Input voltage | Enable: High level Input voltage | 0.7 x V <sub>CCI</sub> | V <sub>CCI</sub> | V | | V <sub>IL(ENx)</sub> | Enable: Low level Input voltage | Enable: Low level Input voltage | 0 | 0.3 x V <sub>CCI</sub> | V | | V <sub>IH(INx)</sub> | Input: High level Input voltage | | 0.7 x V <sub>CCI</sub> (2) | V <sub>CCI</sub> | V | | V <sub>IL(INx)</sub> | Input: Low level Input voltage | | 0 | 0.3 x V <sub>CCI</sub> | V | | | | V <sub>CCO</sub> = 5V <sup>(2)</sup> | -4 | | mA | | I <sub>OH</sub> | Output: High level output current | V <sub>CCO</sub> = 3.3V <sup>(2)</sup> | -2 | | mA | | | | V <sub>CCO</sub> = 2.5V <sup>(2)</sup> | -1 | | mA | | | | V <sub>CCO</sub> = 5V <sup>(2)</sup> | | 4 | mA | | I <sub>OL</sub> | Output: Low level output current | V <sub>CCO</sub> = 3.3V <sup>(2)</sup> | | 2 | mA | | | | V <sub>CCO</sub> = 2.5V <sup>(2)</sup> | | 1 | mA | | | | $3.0V \le V_{CCx} \le 5.5V$ and $C_L \le 15$ pF <sup>(4)</sup> | 0 | 150 | Mbps | | DR | Data Rate | $2.25V \le V_{CCx} < 3V \text{ and } C_L \le 10$<br>pF <sup>(4)</sup> | 0 | 150 | Mbps | | | | $2.25V \le V_{CCx} < 3V \text{ and } 10pF < C_{L} \le 15 \text{ pF}^{(4)}$ | 0 | 100 | Mbps | | T <sub>A</sub> | Ambient temperature | | -40 | 25 125 | °C | - $V_{CC1}$ and $V_{CC2}$ can be set independent of one another $V_{CC1}$ = Input-side $V_{CC}$ ; $V_{CCO}$ = Output-side $V_{CC}$ The channel outputs are in undetermined state when $V_{CC\_UVLO\_} \le V_{CC1}$ , $V_{CC2} < V_{CC\_RO(MIN)}$ . - See Section 6. ### **5.4 Thermal Information** | | | | THERMAL METRIC <sup>(1)</sup> | | | | | UNIT | |----------------|------|-----------------|-------------------------------|------------------|-----|------|-----------------------|------| | PACKAGE | PINS | $R_{\theta JA}$ | R <sub>0JC(top)</sub> | R <sub>0JB</sub> | Ψлτ | ΨЈВ | R <sub>0JC(bot)</sub> | ONII | | DW (Wide-SOIC) | 16 | 83 | 48.5 | 49 | 28 | 48.4 | NA | °C/W | (1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. # **5.5 Power Ratings** | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----|-----|-------|------| | ISO6441 (default high) and ISO6441F (default low, with F suffix) | | | | | | | | $P_D$ | Maximum power dissipation (both sides) | V <sub>CC1</sub> = V <sub>CC2</sub> = 5.5V, T <sub>J</sub> = 150°C, C <sub>L</sub><br>=15pF, Input a 75MHz 50% duty cycle | | | 262.2 | mW | | P <sub>D1</sub> | Maximum power dissipation (side-1) | | | | 94.1 | mW | | P <sub>D2</sub> | Maximum power dissipation (side-2) | square wave | | | 168.1 | mW | ## 5.6 Insulation Specifications | | PARAMETER | TEST CONDITIONS | PACKAGE | UNIT | | |-------------------|-------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------|--| | | | | 16-DW | | | | IEC 6066 | | | | | | | CLR | External clearance <sup>(1)</sup> | Side 1 to side 2 distance through air | >8.15 | mm | | | CPG | External creepage <sup>(1)</sup> | Side 1 to side 2 distance across package surface | >8.15 | mm | | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | >17 | μm | | | СТІ | Comparative tracking index | IEC 60112 | > 600 | V | | | | Material Group | According to IEC 60664-1 | I | | | | | | Rated mains voltage ≤ 150V <sub>RMS</sub> | I-IV | | | | | Overveltage estagery | Rated mains voltage ≤ 300V <sub>RMS</sub> | I-IV | | | | | Overvoltage category | Rated mains voltage ≤ 600V <sub>RMS</sub> | I-IV | | | | | | Rated mains voltage ≤ 1000V <sub>RMS</sub> | 1-111 | | | | DIN EN II | EC 60747-17 (VDE 0884-17) <sup>(2)</sup> | | | | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 1500 | V <sub>PK</sub> | | | $V_{IOWM}$ | Maximum isolation working voltage | AC voltage (sine wave); time-dependent dielectric breakdown (TDDB) test. | nt dielectric 1061 | | | | | | DC voltage | 1500 | V <sub>DC</sub> | | | V <sub>IOTM</sub> | Maximum transient isolation voltage | V <sub>TEST</sub> = V <sub>IOTM</sub> , t = 60s (qualification);<br>V <sub>TEST</sub> = 1.2 x V <sub>IOTM</sub> , t= 1s (100% production) | 7071 | V <sub>PK</sub> | | | V <sub>IMP</sub> | Maximum impulse voltage <sup>(3)</sup> | Tested in air, 1.2/50µs waveform per IEC 62368-1 | 8000 | V <sub>PK</sub> | | | V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(4)</sup> | V <sub>IOSM</sub> ≥ 1.3 x V <sub>IMP</sub> ; Tested in oil (qualification test), 1.2/50µs waveform per IEC 62368-1 | 10400 | V <sub>PK</sub> | | | | | Method a, After Input-output safety test subgroup 2/3, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60s$ ; $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10s$ | ≤ 5 | · | | | $q_{pd}$ | Apparent charge <sup>(5)</sup> | Method a, After environmental tests subgroup 1, $V_{ini} = V_{IOTM}$ , $t_{ini} = 60s$ ; $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10s$ | ≤ 5 | рС | | | | | Method b: At routine test (100% production); $V_{ini} = 1.2 \text{ x V}_{IOTM}, t_{ini} = 1\text{ s}; V_{pd(m)} = 1.875 \text{ x V}_{IORM}, t_{m} = 1\text{ s}$ (method b1) or $V_{pd(m)} = V_{ini}, t_{m} = t_{ini}$ (method b2) | ≤ 5 | | | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(6)</sup> | V <sub>IO</sub> = 0.4 × sin (2 πft), f = 1MHz | ≅1.6 | pF | | | | | V <sub>IO</sub> = 500V, T <sub>A</sub> = 25°C | > 10 <sup>12</sup> | | | | R <sub>IO</sub> | Insulation resistance, input to output <sup>(6)</sup> | V <sub>IO</sub> = 500V, 100°C ≤ T <sub>A</sub> ≤ 125°C | > 10 <sup>11</sup> | Ω | | | | | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C | > 10 <sup>9</sup> | | | | | Pollution degree | | 2 | | | | | Climatic category | | 40/125/21 | | | | UL 1577 | | | | | | | V <sub>ISO</sub> | Withstand isolation voltage | $V_{TEST} = V_{ISO}$ , t = 60s (qualification); $V_{TEST} = 1.2 \times V_{ISO}$ , t = 1s (100% production) | 5000 | V <sub>RM</sub> | | - (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a printed circuit board are used to help increase these specifications. - (2) This digital isolator is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - (3) Testing is carried out in air to determine the surge immunity of the package. - (4) Testing is carried out in oil to determine the intrinsic surge immunity of the isolation barrier. - (5) Apparent charge is electrical discharge caused by a partial discharge (pd). - (6) All pins on each side of the barrier tied together creating a two-pin device. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ## 5.7 Safety-Related Certifications | VDE | CSA | UL | CQC | TUV | |---------------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------|---------------------|--------------------------------------------------------------| | | Plan to certify according<br>to IEC 62368-1, IEC<br>61010-1 and IEC 60601 | Plan to certify according<br>to UL 1577 Component<br>Recognition Program | CR4943 1 | Plan to certify according<br>to EN 61010-1 and EN<br>62368-1 | | Certificate planned | Certificate planned | Certificate planned | Certificate planned | Certificate planned | ### 5.8 Safety Limiting Values Safety limiting(1) intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | |----------------------------------------|-----------------------------------------|------------------------------------------------------------------------------|-----|-----|-------|------|--|--|--| | DW-16 Package | | | | | | | | | | | | | $R_{\theta JA} = 83$ °C/W, $V_I = 5.5$ V, $T_J = 150$ °C, $T_A = 25$ °C | | | 273.8 | mA | | | | | I <sub>S</sub> Safety input, output, o | Safety input, output, or supply current | $R_{\theta JA} = 83$ °C/W, $V_I = 3.6$ V, $T_J = 150$ °C, $T_A = 25$ °C | | | 418.3 | mA | | | | | | | $R_{\theta JA} = 83$ °C/W, $V_I = 2.75$ V, $T_J = 150$ °C, $T_A = 25$ °C | | | 547.6 | ША | | | | | Ps | Safety input, output, or total power | $R_{\theta JA} = 83^{\circ}C/W$ , $T_J = 150^{\circ}C$ , $T_A = 25^{\circ}C$ | | | 1506 | mW | | | | | T <sub>S</sub> | Maximum safety temperature | | | | 150 | °C | | | | The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>. Product Folder Links: ISO6441 The junction-to-air thermal resistance, $R_{\theta JA}$ , in the table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum allowed junction temperature. $P_S = I_S \times V_I$ , where $V_I$ is the maximum input voltage. ## 5.9 Electrical Characteristics—5V Supply $V_{CC1} = V_{CC2} = 5V \pm 10\%$ (over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-------------------------|------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------------------|-------| | V <sub>OH(OUTx)</sub> | OUTx (output) high-level output voltage | I <sub>OH</sub> = -4mA; See Section 6 | V <sub>CCO</sub> - 0.4 (1) | | | | V <sub>OL(OUTx)</sub> | OUTx (output) low-level output voltage | I <sub>OL</sub> = 4mA; See Section 6 | | 0.4 | | | V <sub>IT+(INx)</sub> | INx (input) switching threshold voltage, rising | | | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V | | V <sub>IT-(INx)</sub> | INx (input) switching threshold voltage, falling | | 0.3 x V <sub>CCI</sub> | | | | V <sub>I_HYS(INx)</sub> | INx (input) switching threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | | | | | HIGH Input Current: V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx (leakage current) | | 1 | | | 1 | INx (input) input current (default high device) | LOW Input Current: V <sub>IL</sub> = 0V<br>at INx (leakage and current<br>through default high pull-up<br>resistance) | -10 | | μΑ | | I <sub>I</sub> (INx) | INx (input) input current (default low device, with F suffix) | HIGH Input Current: $V_{IH} = V_{CCI}$ (1) at INx (leakage and current through default low pulldown resistance) | | 10 | μΑ | | | , | LOW Input Current: V <sub>IL</sub> = 0V at INx (leakage current) | -1 | | | | V <sub>IH(ENx)</sub> | ENx (enable) threshold voltage, rising | | | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | | | V <sub>IL(ENx)</sub> | ENx (enable) threshold voltage, falling | | 0.3 x V <sub>CCI</sub> | | V | | V <sub>I_HYS(ENx)</sub> | ENx (enable) threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | | | | FNW (anghla) input augrent | HIGH Input Current: $V_{IH} = V_{CCI}$ (1) at ENx (leakage current) | | 1 | | | I <sub>I(ENx)</sub> | ENx (enable) input current (integrated pull-up) | LOW Input Current: V <sub>IL</sub> = 0V<br>at ENx (leakage and current<br>through default high pull-up<br>resistance) | -10 | | μА | | CMTI_R | Common mode transient immunity, device rated for reinforced isolation (DW Package) | V <sub>1</sub> = V <sub>CC</sub> or 0V, V <sub>CM</sub> = 1200V,<br>V <sub>ENx</sub> = V <sub>CC</sub> ; See Section 6 | 200 | 250 | kV/μs | | C <sub>i</sub> | Input Capacitance (2) | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2MHz, V_{CC} = 5V$ | | 1.5 | pF | $<sup>\</sup>begin{array}{ll} \hbox{(1)} & V_{CCI} = Input\text{-side } V_{CC}; \, V_{CCO} = Output\text{-side } V_{CC} \\ \hbox{(2)} & Measured from input pin to same side ground. \\ \end{array}$ # 5.10 Supply Current Characteristics—5V Supply $V_{CC1} = V_{CC2} = 5V \pm 10\%$ (over recommended operating conditions unless otherwise noted) | PARAMETER | TEST CONDITION | SUPPLY<br>CURRENT | MIN | TYP | MAX | UNIT | | |---------------------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------|------------------|-----|------|------|-----| | ISO6441 (default high) and | I ISO6441F (default low, with F suff | ix) | | | | | | | $V_1 = V_{CC1}$ (1)(default high); $V_1 = 0$ V (default low, with F | | I <sub>CC1</sub> | | 3.2 | 4.6 | | | | Supply current - DC signal | suffix) | | I <sub>CC2</sub> | | 2.2 | 3 | | | (2) | V <sub>I</sub> = 0 V (default high); V <sub>I</sub> = V <sub>CC1</sub> (de | I = 0 V (default high); V <sub>I</sub> = V <sub>CC1</sub> (default low, with F | | | 8.5 | 10.5 | | | | suffix) | | I <sub>CC2</sub> | | 3.9 | 4.8 | | | | | 1Mbpo | I <sub>CC1</sub> | | 5.9 | 7.5 | m A | | | | 1Mbps | I <sub>CC2</sub> | | 3.2 | 4 | mA | | Supply current - AC signal | All channels switching with square | 40141 | I <sub>CC1</sub> | | 6.5 | 8.1 | | | (3) | wave clock input; C <sub>L</sub> = 15 pF | 10Mbps | I <sub>CC2</sub> | | 4.7 | 5.6 | | | | (221) | | I <sub>CC1</sub> | | 11.5 | 13.9 | | | | | 100Mbps | I <sub>CC2</sub> | | 18.4 | 21.7 | | Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated $V_{CCI}$ = Input-side $V_{CC}$ Supply current valid for ENx = $V_{CCx}$ Supply current valid for ENx = $V_{CCx}$ (2) (3) # 5.11 Electrical Characteristics—3.3V Supply $V_{CC1} = V_{CC2} = 3.3V \pm 10\%$ (over recommended operating conditions unless otherwise noted) | | <u> </u> | | | | | |-------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|-------| | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | | V <sub>OH(OUTx)</sub> | OUTx (output) high-level output voltage | I <sub>OH</sub> = -2mA; See Section 6 | V <sub>CCO</sub> - 0.2 <sup>(1)</sup> | | | | V <sub>OL(OUTx)</sub> | OUTx (output) low-level output voltage | I <sub>OL</sub> = 2mA; See Section 6 | | 0.2 | | | $V_{\text{IT+(INx)}}$ | INx (input) switching threshold voltage, rising | | | $0.7 \times V_{CCI}^{(1)}$ | V | | $V_{\text{IT-(INx)}}$ | INx (input) switching threshold voltage, falling | | 0.3 x V <sub>CCI</sub> | | | | V <sub>I_HYS(INx)</sub> | INx (input) switching threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | | | | | HIGH Input Current: V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx (leakage current) | | 1 | | | 1 | INx (input) input current (default high device) | LOW Input Current: V <sub>IL</sub> = 0V<br>at INx (leakage and current<br>through default high pull-up<br>resistance) | -10 | | | | I <sub>I(INx)</sub> | INx (input) input current (default low device, with F suffix) | HIGH Input Current: V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx (leakage and current through default low pulldown resistance) | | 10 | μΑ | | | | LOW Input Current: V <sub>IL</sub> = 0V at INx (leakage current) | -1 | | | | V <sub>IH(ENx)</sub> | ENx (enable) threshold voltage, rising | | | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | | | V <sub>IL(ENx)</sub> | ENx (enable) threshold voltage, falling | | 0.3 x V <sub>CCI</sub> | | V | | V <sub>I_HYS(ENx)</sub> | ENx (enable) threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | | | | | HIGH Input Current: V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at ENx (leakage current) | | 1 | | | I <sub>I(ENx)</sub> | ENx (enable) input current (integrated pull-up) | LOW Input Current: V <sub>IL</sub> = 0V<br>at ENx (leakage and current<br>through default high pull-up<br>resistance) | -10 | | μА | | CMTI_R | Common mode transient immunity, device rated for reinforced isolation (DW Package) | V <sub>1</sub> = V <sub>CC</sub> or 0V, V <sub>CM</sub> = 1200V,<br>V <sub>ENx</sub> = V <sub>CC</sub> ; See Section 6 | 200 | 250 | kV/μs | | C <sub>i</sub> | Input Capacitance (2) | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2MHz, V_{CC} = 3.3V$ | | 1.5 | pF | | | • | • | | | | <sup>(1)</sup> V<sub>CCI</sub> = Input-side V<sub>CC</sub>; V<sub>CCO</sub> = Output-side V<sub>CC</sub> (2) Measured from input pin to same side ground. ## 5.12 Supply Current Characteristics—3.3V Supply $V_{CC1} = V_{CC2} = 3.3V \pm 10\%$ (over recommended operating conditions unless otherwise noted) | PARAMETER | TEST CONDITION | SUPPLY<br>CURRENT | MIN | TYP | MAX | UNIT | | |----------------------------|----------------------------------------------------------------|---------------------|------------------|-----|------|------|-----| | ISO6441 (default high) and | d ISO6441F (default low, with F suff | ix) | | | | | | | | $V_I = V_{CC1}$ (1)(default high); $V_I = 0 \text{ V}$ (0 | default low, with F | I <sub>CC1</sub> | | 3.2 | 4.5 | | | Supply current - DC signal | suffix) | | I <sub>CC2</sub> | | 2.2 | 2.9 | | | (2) | $V_I = 0 \text{ V (default high); } V_I = V_{CC1} \text{ (de}$ | fault low, with F | I <sub>CC1</sub> | | 8.5 | 10.4 | | | | suffix) | | I <sub>CC2</sub> | | 3.8 | 4.8 | | | | | 11.4hpa | I <sub>CC1</sub> | | 5.9 | 7.4 | m 1 | | | | 1Mbps | I <sub>CC2</sub> | | 3.1 | 3.9 | mA | | Supply current - AC signal | All channels switching with square | 40046 | I <sub>CC1</sub> | | 6.2 | 7.8 | | | (3) | wave clock input; C <sub>L</sub> = 15pF | 10Mbps | I <sub>CC2</sub> | | 4.1 | 5 | | | | | 400041 | I <sub>CC1</sub> | | 9.5 | 11.6 | | | | | 100Mbps | I <sub>CC2</sub> | | 13.2 | 15.5 | | Product Folder Links: ISO6441 Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated $V_{CCI}$ = Input-side $V_{CC}$ Supply current valid for ENx = $V_{CCx}$ Supply current valid for ENx = $V_{CCx}$ (2) (3) # 5.13 Electrical Characteristics—2.5V Supply $V_{CC1} = V_{CC2} = 2.5V \pm 10\%$ (over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|---------------------------------------|-------| | V <sub>OH(OUTx)</sub> | OUTx (output) high-level output voltage | I <sub>OH</sub> = -1mA; See Section 6 | V <sub>CCO</sub> - 0.1 <sup>(1)</sup> | | | | V <sub>OL(OUTx)</sub> | OUTx (output) low-level output voltage | I <sub>OL</sub> = 1mA; See Section 6 | | 0.1 | | | V <sub>IT+(INx)</sub> | INx (input) switching threshold voltage, rising | | | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | V | | V <sub>IT-(INx)</sub> | INx (input) switching threshold voltage, falling | | 0.3 x V <sub>CCI</sub> | | | | V <sub>I_HYS(INx)</sub> | INx (input) switching threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | | | | | HIGH Input Current: V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx (leakage current) | | 1 | | | | INx (input) input current (default high device) | LOW Input Current: V <sub>IL</sub> = 0V<br>at INx (leakage and current<br>through default high pull-up<br>resistance) | -10 | | | | I <sub>I(INx)</sub> | INx (input) input current (default low device, with F suffix) | HIGH Input Current: V <sub>IH</sub> = V <sub>CCI</sub> <sup>(1)</sup> at INx (leakage and current through default low pulldown resistance) | | 10 | μΑ | | | | LOW Input Current: V <sub>IL</sub> = 0V at INx (leakage current) | -1 | | | | V <sub>IH(ENx)</sub> | ENx (enable) threshold voltage, rising | | | 0.7 x V <sub>CCI</sub> <sup>(1)</sup> | | | V <sub>IL(ENx)</sub> | ENx (enable) threshold voltage, falling | | 0.3 x V <sub>CCI</sub> | | V | | V <sub>I_HYS(ENx)</sub> | ENx (enable) threshold voltage hysteresis | | 0.1 x V <sub>CCI</sub> | | | | | | HIGH Input Current: V <sub>IH</sub> = V <sub>CCI</sub> (1) at ENx (leakage current) | | 1 | | | I <sub>I(ENx)</sub> | ENx (enable) input current (integrated pull-up) | LOW Input Current: V <sub>IL</sub> = 0V<br>at ENx (leakage and current<br>through default high pull-up<br>resistance) | -10 | | μA | | CMTI_R | Common mode transient immunity, device rated for reinforced isolation (DW Package) | V <sub>I</sub> = V <sub>CC</sub> or 0V, V <sub>CM</sub> = 1200V,<br>V <sub>ENx</sub> = V <sub>CC</sub> ; See Section 6 | 200 | 250 | kV/µs | | C <sub>i</sub> | Input Capacitance (2) | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 2MHz, V_{CC} = 2.5V$ | | 1.5 | pF | $<sup>\</sup>begin{array}{ll} \hbox{(1)} & V_{CCI} = Input\text{-side } V_{CC}; \, V_{CCO} = Output\text{-side } V_{CC} \\ \hbox{(2)} & Measured from input pin to same side ground. \\ \end{array}$ ## 5.14 Supply Current Characteristics—2.5V Supply $V_{CC1} = V_{CC2} = 2.5V \pm 10\%$ (over recommended operating conditions unless otherwise noted) | PARAMETER | TEST CONDITION | SUPPLY<br>CURRENT | MIN | TYP | MAX | UNIT | | |----------------------------|----------------------------------------------------------------|---------------------|------------------|-----|------|------|-----| | ISO6441 (default high) and | d ISO6441F (default low, with F suff | ix) | | | | | | | | $V_I = V_{CC1}$ (1)(default high); $V_I = 0 \text{ V}$ (0 | default low, with F | I <sub>CC1</sub> | | 3.1 | 4.5 | | | Supply current - DC signal | suffix) | | I <sub>CC2</sub> | | 2.1 | 2.9 | | | (2) | $V_I = 0 \text{ V (default high); } V_I = V_{CC1} \text{ (de}$ | fault low, with F | I <sub>CC1</sub> | | 8.5 | 10.4 | | | | suffix) | | I <sub>CC2</sub> | | 3.8 | 4.7 | | | | | 1Mbpc | I <sub>CC1</sub> | | 5.8 | 7.4 | m 1 | | | | 1Mbps | I <sub>CC2</sub> | | 3.1 | 3.9 | mA | | Supply current - AC signal | All channels switching with square | 40Mh = - | I <sub>CC1</sub> | | 6.1 | 7.7 | | | (3) | wave clock input; C <sub>L</sub> = 15pF | 10Mbps | I <sub>CC2</sub> | | 3.8 | 4.7 | | | | | 400046 | I <sub>CC1</sub> | | 8.6 | 10.6 | | | | | 100Mbps | I <sub>CC2</sub> | | 10.7 | 12.7 | | Product Folder Links: ISO6441 Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated $V_{CCI}$ = Input-side $V_{CC}$ Supply current valid for ENx = $V_{CCx}$ Supply current valid for ENx = $V_{CCx}$ (2) (3) ## 5.15 Switching Characteristics—5V Supply $V_{CC1} = V_{CC2} = 5V \pm 10\%$ (over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----|-------|-----|------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | at 100kbps | 4 | 6.2 | 10 | | | PWD | Pulse width distortion <sup>(1)</sup> t <sub>PHL</sub> – t <sub>PLH</sub> | See Section 6 | | 0.07 | 1.8 | ns | | t <sub>sk(o)</sub> | Channel-to-channel output skew time <sup>(2)</sup> | Same-direction channels | | | 1.5 | | | t <sub>sk(pp)</sub> | Part-to-part skew time <sup>(3)</sup> | | | | 3 | ns | | t <sub>r</sub> | Output signal rise time | Con Continue C | | | 3 | | | t <sub>f</sub> | Output signal fall time | See Section 6 | | | 3 | ns | | t <sub>PHZ</sub> | Disable propagation delay, high-to-high impedance output | See Section 6 | | | 9 | | | t <sub>PLZ</sub> | Disable propagation delay, low-to-high impedance output | See Section 6 | | | 8 | ns | | t <sub>PZH</sub> | Enable propagation delay, high impedance-to-high output for device with EN | See Section 6 | | | 7 | | | t <sub>PZL</sub> | Enable propagation delay, high impedance-to-low output for device with EN | See Section 6 | | | 8 | ns | | t <sub>PU</sub> | Time from V <sub>CC</sub> UVLO to valid output data | V <sub>CC</sub> ramp < 1µs | | | 90 | μs | | t <sub>DO</sub> | Default output delay time from input power loss | Measured from the time VCC goes below V <sub>CC_UVLO-(MIN)</sub> . See Section 6 | | 0.045 | 0.1 | μs | | t <sub>ie</sub> | Time interval error | 2 <sup>16</sup> – 1 PRBS data at 100Mbps | | 0.23 | | ns | <sup>(1)</sup> Also known as pulse skew. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback <sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. <sup>(3)</sup> $t_{sk(pp)}$ is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. ## 5.16 Switching Characteristics—3.3V Supply V<sub>CC1</sub> = V<sub>CC2</sub> = 3.3V ±10% (over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----|-------|-----|------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | at 100kbps | 4 | 7 | 12 | | | PWD | Pulse width distortion <sup>(1)</sup> t <sub>PHL</sub> - t <sub>PLH</sub> | See Section 6 | | 0.35 | 2.2 | ns | | t <sub>sk(o)</sub> | Channel-to-channel output skew time <sup>(2)</sup> | Same-direction channels | | | 1.5 | | | t <sub>sk(pp)</sub> | Part-to-part skew time <sup>(3)</sup> | | | | 3 | ns | | t <sub>r</sub> | Output signal rise time | See Section 6 | | | 4 | | | t <sub>f</sub> | Output signal fall time | See Section 6 | | | 4 | ns | | t <sub>PHZ</sub> | Disable propagation delay, high-to-high impedance output | See Section 6 | | | 14 | | | t <sub>PLZ</sub> | Disable propagation delay, low-to-high impedance output | See Section 6 | | | 12 | ns | | t <sub>PZH</sub> | Enable propagation delay, high impedance-to-high output for device with EN | See Section 6 | | | 11 | | | t <sub>PZL</sub> | Enable propagation delay, high impedance-to-low output for device with EN | See Section 6 | | | 10 | ns | | t <sub>PU</sub> | Time from V <sub>CC</sub> UVLO to valid output data | V <sub>CC</sub> ramp < 1µs | | | 70 | μs | | t <sub>DO</sub> | Default output delay time from input power loss | Measured from the time VCC goes below V <sub>CC_UVLO-(MIN)</sub> . See Section 6 | | 0.045 | 0.1 | μs | | t <sub>ie</sub> | Time interval error | 2 <sup>16</sup> – 1 PRBS data at 100Mbps | | 0.2 | | ns | <sup>(1)</sup> Also known as pulse skew. Copyright © 2025 Texas Instruments Incorporated Product Folder Links: *ISO*6441 <sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. <sup>(3)</sup> $t_{sk(pp)}$ is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. ## 5.17 Switching Characteristics—2.5V Supply V<sub>CC1</sub> = V<sub>CC2</sub> = 2.5V ±10% (over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----|-------|------|------| | t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation delay time | at 100kbps | 5 | 8.4 | 14.5 | | | PWD | Pulse width distortion <sup>(1)</sup> t <sub>PHL</sub> - t <sub>PLH</sub> | See Section 6 | | 0.55 | 2.6 | ns | | t <sub>sk(o)</sub> | Channel-to-channel output skew time <sup>(2)</sup> | Same-direction channels | | | 1.5 | | | t <sub>sk(pp)</sub> | Part-to-part skew time <sup>(3)</sup> | | | | 3 | ns | | t <sub>r</sub> | Output signal rise time | See Section 6 | | | 5 | | | t <sub>f</sub> | Output signal fall time | See Section 6 | | | 5 | ns | | t <sub>PHZ</sub> | Disable propagation delay, high-to-high impedance output | Con Continuo | | | 19 | | | t <sub>PLZ</sub> | Disable propagation delay, low-to-high impedance output | See Section 6 | | | 17 | ns | | t <sub>PZH</sub> | Enable propagation delay, high impedance-to-high output for device with EN | Con Continuo | | | 17 | | | t <sub>PZL</sub> | Enable propagation delay, high impedance-to-low output for device with EN | See Section 6 | | | 12 | ns | | t <sub>PU</sub> | Time from V <sub>CC</sub> UVLO to valid output data | V <sub>CC</sub> ramp < 1µs | | | 80 | μs | | t <sub>DO</sub> | Default output delay time from input power loss | Measured from the time VCC goes below V <sub>CC_UVLO-(MIN)</sub> . See Section 6 | | 0.047 | 0.1 | μs | | t <sub>ie</sub> | Time interval error | 2 <sup>16</sup> – 1 PRBS data at 100Mbps | | 0.22 | | ns | <sup>(1)</sup> Also known as pulse skew. <sup>(2)</sup> t<sub>sk(o)</sub> is the skew between outputs of a single device with all driving inputs connected together and the outputs switching in the same direction while driving identical loads. <sup>(3)</sup> $t_{sk(pp)}$ is the magnitude of the difference in propagation delay times between any terminals of different devices switching in the same direction while operating at identical supply voltages, temperature, input signals and loads. ### **5.18 Insulation Characteristics Curves** ## Insulation Characteristics Curves for Wide-SOIC (DW-16) Package Figure 5-1. Thermal Derating Curve for Safety Limiting Current for Wide-SOIC (DW-16) Package Figure 5-2. Thermal Derating Curve for Safety Limiting Power for Wide-SOIC (DW-16) Package Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## **5.19 Typical Characteristics** Copyright © 2025 Texas Instruments Incorporated -15 -40 10 35 60 Free-Air Temperature (°C) Figure 5-7. Power Supply Undervoltage Threshold vs Free-Air Temperature 85 110 125 10 35 60 Free-Air Temperature (°C) Figure 5-8. Propagation Delay Time vs Free-Air **Temperature** -40 -15 110 125 ## **6 Parameter Measurement Information** - A. The input pulse is supplied by a generator having the following characteristics: PRR $\leq$ 50kHz, 50% duty cycle, $t_r \leq$ 1ns, $t_f \leq$ 1ns, $Z_O = 50\Omega$ . At the input, $50\Omega$ resistor is required to terminate INx (input) generator signal. The $50\Omega$ resistor is not needed in the actual application. - B. $C_L = 15$ pF and includes instrumentation and fixture capacitance within ±20%. Figure 6-1. Switching Characteristics Test Circuit and Voltage Waveforms - A. $C_L = 15$ pF and includes instrumentation and fixture capacitance within ±20%. - B. Power Supply Ramp Rate = 10mV/ns Figure 6-2. Default Output Delay Time Test Circuit and Voltage Waveforms - A. C<sub>L</sub> = 15pF and includes instrumentation and fixture capacitance within ±20%. - B. $ENx = V_{CC}$ , channels are enabled during CMTI test. Figure 6-3. Common-Mode Transient Immunity Test Circuit Copyright © 2025 Texas Instruments Incorporated Product Folder Links: ISO6441 ## 7 Detailed Description ### 7.1 Overview The ISO644x family of devices have an ON-OFF keying (OOK) modulation scheme to transmit the digital data across a silicon dioxide based isolation barrier. The transmitter sends a high frequency carrier across the barrier to represent one digital state and sends no signal to represent the other digital state. The receiver demodulates the signal after advanced signal conditioning and produces the output through a buffer stage. The ISO644x devices also incorporate advanced circuit techniques to maximize the CMTI performance and minimize the radiated emissions due to the high frequency carrier and IO buffer switching. ## 7.2 Functional Block Diagram Figure 7-1. Conceptual Block Diagram of an OOK Based Digital Isolator Figure 7-2 shows a conceptual detail of how the ON-OFF keying scheme works. Figure 7-2. On-Off Keying (OOK) Based Modulation Scheme ## 7.3 Feature Description Table 7-1 provides an overview of the device features. Table 7-1. Device Features | PART NUMBER | CHANNEL DIRECTION | MAXIMUM DATA<br>RATE | DEFAULT OUTPUT | PACKAGE | |-------------|------------------------|----------------------|----------------|---------| | ISO6441 | 3 Forward<br>1 Reverse | 150Mbps | High | DW-16 | | ISO6441F | 3 Forward<br>1 Reverse | 150Mbps | Low | DW-16 | ### 7.3.1 Electromagnetic Compatibility (EMC) Considerations Many applications in harsh industrial environment are sensitive to disturbances such as electrostatic discharge (ESD), electrical fast transient (EFT), surge and electromagnetic emissions. These electromagnetic disturbances are defined and tested by international standards such as IEC 61000-4-x and CISPR 32. Although system-level performance and reliability depends, to a large extent, on the application board design and layout, the ISO644x family of devices incorporates many chip-level design techniques to help overall system robustness. #### 7.4 Device Functional Modes Table 7-2 lists the functional modes for the ISO644x devices. **Table 7-2. Function Table** | V <sub>CCI<sup>(1)</sup></sub> | V <sub>cco</sub> | INPUT<br>(INx) | OUTPUT<br>ENABLE<br>(ENx) | OUTPUT<br>(OUTx) | COMMENTS | |--------------------------------|------------------|----------------|---------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Н | H or open | Н | Normal Operation: A channel output assumes the logic state of the | | 5 | 5 | L | H or open | L | input. | | PU | PU | Open | H or open | Default | Default mode: When INx is open, the corresponding channel output goes to the default logic state. Default is <i>High</i> for ISO644x and <i>Low</i> for ISO644xF (with F suffix). | | Х | PU | х | L | Z | A low value of output enable causes the outputs to be high-impedance. | | PD | PU | X | H or open | Default | Default mode: When $V_{CCl}$ is unpowered, a channel output assumes the logic state based on the selected default option. Default is $\mathit{High}$ for ISO644x and $\mathit{Low}$ for ISO644xF (with F suffix). When $V_{CCl}$ transitions from unpowered to powered-up, a channel output assumes the logic state of the input. When $V_{CCl}$ transitions from powered-up to unpowered, channel output assumes the selected default state. | | Х | PD | Х | Х | Undetermined | When $V_{CCO}$ is unpowered, a channel output is undetermined <sup>(2)</sup> . When $V_{CCO}$ transitions from unpowered to powered-up, a channel output assumes the logic state of the input. | <sup>(1)</sup> V<sub>CCI</sub> = Input-side V<sub>CC</sub>; V<sub>CCO</sub> = Output-side V<sub>CC</sub>; PU = Powered up (V<sub>CC</sub> ≥ V<sub>CC\_RO(MIN)</sub>); PD = Powered down (V<sub>CC</sub> ≤ V<sub>CC\_UVLO</sub>-); X = Irrelevant; H = High level; L = Low level; Z = High Impedance Product Folder Links: ISO6441 <sup>(2)</sup> The outputs are in undetermined state when $V_{CC\ UVLO-} \le V_{CC|}$ or $V_{CCO} < V_{CC} \ge V_{CC\ RO(MIN)}$ . #### 7.5 Device I/O Schematics Figure 7-3. Input (INx) Default High (Device Without F Suffix Device) Schematics Figure 7-4. Input (INx) Default Low (Device With F Suffix Device) Schematics Figure 7-5. Enable (ENx) Schematics Figure 7-6. Output (OUTx) Schematics ### 7.6 Overvoltage Tolerant Input The input pins of this device, INx and ENx, support input signal voltage in excess of the supply voltage ( $V_{CCI}$ ) on the input side of the device as long as the voltage on the inputs remains below the voltages listed in the Recommended Operating Conditions , and Absolute Maximum Ratings . This allows the device to support input signal voltages on the inputs when the input supply, $V_{CCI}$ , is unpowered. In this use case, the outputs transition to the default output state when the input side no longer has a valid supply. These inputs also provide the capability of the inputs to down translate input signal voltages up to the $V_{IMAX}$ in the Recommended Operating Conditions . For example, an input signal 5V high-level can be used while $V_{CCI}$ is operating a 3.3V. ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ### 8.1 Application Information The ISO644x devices are high-performance, low power, quad-channel digital isolators. These devices come with enable pins on each side which can be used to put the respective outputs in high impedance for parallel (multiple) driver applications. The ISO644x devices use single-ended CMOS-logic switching technology. The supply voltage range is from 2.25V to 5.5V for both supplies, $V_{CC1}$ and $V_{CC2}$ . Since an isolation barrier separates the two sides, each side can be sourced independently with any voltage within the Recommended Operating Conditions . As an example, supplying ISO644x $V_{CC1}$ with 3.3V (which is within 2.25V to 5.5V) and $V_{CC2}$ with 5V (which is also within 2.25V to 5.5V) is possible. You can use the digital isolator as a logic-level translator in addition to providing isolation. When designing with digital isolators, keep in mind that because of the single-ended design structure, digital isolators do not conform to any specific interface standard and are only intended for isolating single-ended CMOS or TTL digital signal lines. The isolator is typically placed between the data controller (that is, MCU or FPGA), and a data converter or a line transceiver, regardless of the interface type or standard. ## 8.2 Typical Application Figure 8-1 shows the isolated serial peripheral interface (SPI). Figure 8-1. Isolated SPI for an Analog Input Module With 16 Inputs Product Folder Links: ISO6441 ## 8.2.1 Design Requirements To design with these devices, use the parameters listed in Table 8-1. Table 8-1. Design Parameters | PARAMETER | VALUE | |--------------------------------------------------------|---------------| | Supply voltage, V <sub>CC1</sub> and V <sub>CC2</sub> | 2.25V to 5.5V | | Decoupling capacitor between V <sub>CC1</sub> and GND1 | 0.1µF | | Decoupling capacitor from V <sub>CC2</sub> and GND2 | 0.1µF | ## 8.2.2 Detailed Design Procedure Unlike optocouplers, which require external components to improve performance, provide bias, or limit current, the ISO644x family of devices only require two external bypass capacitors to operate. Figure 8-2. Typical ISO644x Circuit ## 8.2.3 Application Curve The following typical eye diagrams of the ISO644x family of devices indicates low jitter and wide open eye at 100Mbps. Horizontal 2ns / division, Vertical 1V / division. Horizontal 2ns / division, Vertical 500mV / division. Figure 8-3. ISO644x Eye Diagram at 100Mbps PRBS 2<sup>16</sup> – 1, 5V and 25°C Figure 8-4. ISO644x Eye Diagram at 100Mbps PRBS 2<sup>16</sup> – 1, 3.3V and 25°C Horizontal 2ns / division, Vertical 500mV / division. Figure 8-5. ISO644x Eye Diagram at 100Mbps PRBS 2<sup>16</sup> - 1, 2.5V and 25°C Submit Document Feedback ## 8.3 Power Supply Recommendations To provide reliable operation at data rates and supply voltages, a $0.1\mu F$ bypass capacitor is recommended at the input and output supply pins ( $V_{CC1}$ and $V_{CC2}$ ). The capacitors must be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver. For industrial applications, please use Texas Instruments' SN6501 or SN6505B. For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 Transformer Driver for Isolated Power Supplies or SN6505B Low-noise, 1A Transformer Drivers for Isolated Power Supplies . ## 8.4 Layout ### 8.4.1 Layout Guidelines A minimum of two layers is required to accomplish a cost optimized and low EMI PCB design. To further improve EMI, a four layer board can be used (see Layout Example Schematic). Layer stacking for a four layer board must be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane and low-frequency signal layer. - Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of the inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link. - Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow. - Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100pF/inch<sup>2</sup>. - Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links typically have margin to tolerate discontinuities such as vias. If an additional supply voltage plane or signal layer is needed, add a second power or ground plane system to the stack to keep the planes symmetrical. This design makes the stack mechanically stable and prevents warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly. For detailed layout recommendations, refer to the *Digital Isolator Design Guide* application note. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ## 8.4.2 Layout Example Figure 8-6. Layout Example Figure 8-7. Layout Example PCB cross section Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## 9 Device and Documentation Support ## 9.1 Documentation Support #### 9.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, ISO6441 Technical Documents - Texas Instruments, *Digital Isolator Design Guide*, application note - Texas Instruments, *Digital Isolator Design Guide*, application note - Texas Instruments, Isolation Glossary, application note - Texas Instruments, *How to use isolation to improve ESD, EFT, and Surge immunity in industrial systems,* application note - Texas Instruments, SN6501 Transformer Driver for Isolated Power Supplies, data sheet ## 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Device Nomenclature Figure 9-1. Device Nomenclature ### 9.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 9.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 9.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | hanges from Revision * (September 2024) to Revision A (October 2024) | Page | |---|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------| | • | Production Data sheet release version for ISO6441 from Advanced Information version | 1 | | • | Updated the maximum data rate from 100Mbps to 150Mbps in the Features section and rest of docum | ent 1 | | • | Updated the CMTI to ±200kV/µs minimum in the Features section and rest of document | 1 | | • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1 | | • | Split input current for the INPUT pins and EN pin with respect to default high or default low device type leakage specification and input current through the integrated pull up or pull down resistor for the default in the Electrical Characteristics sub-sections of the Specifications section | ult state | | • | Added minimum value to Propagation delay time (t <sub>PLH</sub> , t <sub>PHL</sub> ) for 5V Supply, 3.3V Supply and 2.5V Suply Switching Characteristics sub-sections of the Specifications section | ply | | • | Updated the maximum Pulse width distortion (PWD) at $V_{CC}$ of 5V from 2.5ns to 1.8ns, $V_{CC}$ of 3.3V from to 2.2ns and at 2.5V from 2.5ns to 2.6ns and updated the associated typical values in the Specification | | | | section | 4 | | • | Updated the default output delay time from input power loss (t <sub>DO</sub> ) typical values in the 5V Supply, 3.3V | | | | Supply and 2.5V Supply Switching Characteristics sub-sections of the Specifications section | | | • | Updated the Time interval error (t <sub>ie</sub> ) typical values in the 5V Suppl Supply Switching Characteristics su sections of the Specifications section | D-<br>4 | | | | | ## 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: ISO6441 www.ti.com 2-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | ISO6441DWR | Active | Production | SOIC (DW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ISO6441 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. # SOIC - 2.55 mm max height SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: - 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing - per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side. - 5. Reference JEDEC registration MS-013. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT #### NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. www.ti.com 2-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | ISO6441DWR | Active | Production | SOIC (DW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 125 | ISO6441 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated