









ISO15, ISO35, ISO15M, ISO35M SLOS580H - MAY 2008 - REVISED AUGUST 2023

# ISOx5 Isolated 3.3-V Half- and Full-Duplex RS-485 Transceivers

### 1 Features

- Meets or exceeds TIA/EIA RS-485 requirements
- 1/8 unit load Up to 256 nodes on a bus
- Signaling rates up to 1 Mbps
- Thermal shutdown protection
- Low bus capacitance 16 pF (typical)
- 50 kV/µs typical transient immunity
- Fail-safe receiver for bus open, short, idle
- 3.3-V inputs are 5-V tolerant
- Safety and regulatory approvals
  - 4000-V<sub>PK</sub> V<sub>IOTM</sub>, 560-V<sub>PK</sub> V<sub>IORM</sub> per DIN EN IEC 60747-17 (VDE 0884-17)
  - 2500 V<sub>RMS</sub> isolation rating per UL 1577
  - 2500 V<sub>RMS</sub> isolation rating per CSA 62368-1.

## 2 Applications

- Security systems
- Chemical production
- Factory automation
- Motor and motion control
- HVAC and building automation networks
- Networked security stations

### 3 Description

The ISO15 is an isolated half-duplex differential line transceiver while the ISO35 is an isolated fullduplex differential line driver and receiver for TIA/EIA 485/422 applications. The ISO15M and ISO35M have extended ambient temperature ratings of -55°C to 125°C while the ISO15 and ISO35 are specified over -40°C to 85°C.

These devices are ideal for long transmission lines because the ground loop is broken to allow for a much larger common-mode voltage range. The symmetrical barrier of the device is tested to provide isolatlion of 4000  $V_{PK}$  per VDE and 2500  $V_{RMS}$  per UL and CSA between the bus-line transceiver and the logic-level interface.

Any cabled I/O can be subjected to electrical noise transients from various sources. These noise transients can cause damage to the transceiver and/or nearby sensitive circuitry if they are of sufficient magnitude and duration. These isolated devices can significantly increase protection and reduce the risk of damage to expensive control circuits.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)          |
|-------------|-----------|--------------------------|
| ISO15       | SOIC (16) | 10.30 mm × 7.50 mm       |
| ISO35       | 3010 (10) | 10.30 11111 ^ 7.30 11111 |

For all available packages, see the orderable addendum at the end of the data sheet.



**Simplified Schematic** 





## **Table of Contents**

| 1 Features                                                                                                                        | 1                                  | 7 Parameter Measurement Information                                                                | 14                       |
|-----------------------------------------------------------------------------------------------------------------------------------|------------------------------------|----------------------------------------------------------------------------------------------------|--------------------------|
| 2 Applications                                                                                                                    | 1                                  | 8 Detailed Description                                                                             | 18                       |
| 3 Description                                                                                                                     | 1                                  | 8.1 Overview                                                                                       | 18                       |
| 4 Revision History                                                                                                                | <mark>2</mark>                     | 8.2 Functional Block Diagrams                                                                      | 18                       |
| 5 Pin Configuration and Functions                                                                                                 | 4                                  | 8.3 Device Functional Modes                                                                        | 18                       |
| 6 Specifications                                                                                                                  |                                    | 9 Application and Implementation                                                                   | 22                       |
| 6.1 Absolute Maximum Ratings                                                                                                      |                                    | 9.1 Application Information                                                                        |                          |
| 6.2 ESD Ratings                                                                                                                   |                                    | 9.2 Typical Application                                                                            |                          |
| 6.3 Recommended Operating Conditions                                                                                              | 5                                  | 10 Layout                                                                                          |                          |
| 6.4 Thermal Information                                                                                                           | 7                                  | 10.1 Layout Guidelines                                                                             | 24                       |
| 6.5 Power Ratings                                                                                                                 | 7                                  | 10.2 Layout Example                                                                                | 25                       |
| 6.6 Insulation Specifications                                                                                                     | <del>7</del>                       | 11 Device and Documentation Support                                                                |                          |
| 6.7 Safety-Related Certifications                                                                                                 |                                    | 11.1 Documentation Support                                                                         |                          |
| 6.8 Safety Limiting Values                                                                                                        | 8                                  | 11.2 Receiving Notification of Documentation Upon                                                  | dates 26                 |
| 6.9 Electrical Characteristics: Driver                                                                                            | 9                                  | 11.3 Support Resources                                                                             |                          |
| 6.10 Electrical Characteristics: Receiver                                                                                         | 9                                  | 11.4 Trademarks                                                                                    |                          |
| 6.11 Supply Current                                                                                                               | 11                                 | 11.5 Electrostatic Discharge Caution                                                               | 26                       |
| 6.12 Switching Characteristics: Driver                                                                                            |                                    | 11.6 Glossary                                                                                      |                          |
| 6.13 Switching Characteristics: Receiver                                                                                          |                                    | 13 Mechanical, Packaging, and Orderable                                                            |                          |
| 6.14 Insulation Characteristics Curves                                                                                            |                                    | Information                                                                                        | 26                       |
| 6.15 Typical Characteristics                                                                                                      | 13                                 |                                                                                                    |                          |
| <b>4 Revision History</b> NOTE: Page numbers for previous revisions                                                               | mav differ f                       | rom nade numbers in the current version                                                            |                          |
|                                                                                                                                   | -                                  |                                                                                                    | _                        |
| Changes from Revision G (March 2015) to                                                                                           | Revision I                         | 1 (August 2023)                                                                                    | Page                     |
| <ul> <li>0884-17)</li> <li>Updated the numbering format for tables,</li> <li>Updated Thermal Characteristics, Safety I</li> </ul> | figures, and<br>imiting Val        | I VDE standard to DIN EN IEC 60747-17 (VDE d cross-references throughout the document              | 1<br>ore                 |
| Changes from Revision F (January 2012) t                                                                                          |                                    |                                                                                                    |                          |
|                                                                                                                                   |                                    |                                                                                                    |                          |
| Functional Modes, Application and Implen section, Device and Documentation Supposection                                           | nentation section,                 | ection, Power Supply Recommendations section, and Mechanical, Packaging, and Orderable Info        | , Layout<br>rmation<br>1 |
| Changes from Revision E (April 2010) to R                                                                                         | evision F (                        | January 2012)                                                                                      | Page                     |
| Changed the FEATURES From: 4000-V <sub>pe</sub>                                                                                   | <sub>ak</sub> 560-V <sub>pea</sub> | k V <sub>IORM</sub> per IECRev 2) To: 4000-V <sub>PK</sub> V <sub>IOTM</sub> , 56                  | 30-                      |
| <ul> <li>Changed Description From: The symmetri<br/>the device is tested to provide isolation of</li> </ul>                       | cal isolation                      | ninterface. To; The symmetrical isolation barr                                                     | ier of                   |
|                                                                                                                                   |                                    |                                                                                                    | Set Diagrams             |
|                                                                                                                                   |                                    | atch device performance                                                                            |                          |
| Changes from Revision D (March 2009) to                                                                                           |                                    | ` '                                                                                                |                          |
|                                                                                                                                   |                                    | et                                                                                                 |                          |
| ISO15M and ISO35M have extended amb                                                                                               | ient tempei                        | are qualified for use from –40°C to 85°C. To: The rature ratings of –55°C to 125°C while the ISO15 | and                      |
| 15U35 are specified over –40°C to 85°C                                                                                            |                                    |                                                                                                    | 1                        |
| <ul> <li>Added the Driver output pins Note for Figure</li> </ul>                                                                  | ire 7-1 thro                       | ugh Figure 7-4                                                                                     | 14                       |



### www.ti.com

| Changed the Driver output pins Note for Figure 7-5 through Figure 7-6                                                                                                                                           | 14   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Changes from Revision B (July 2008) to Revision C (December 2008)                                                                                                                                               | Page |
| Added added IECApproved                                                                                                                                                                                         | 1    |
| Changes from Revision A (June 2008) to Revision B (July 2008)                                                                                                                                                   | Page |
| <ul> <li>Changed From: 4000-Vpeak Isolation To: 4000-Vpeak Isolation, 560-Vpeak VIORM UL 157 (VDE 0884, Rev 2)</li> <li>Changed Figure 7-13, Full-Duplex Common-Mode Transient Immunity Test Circuit</li> </ul> | 1    |



# **5 Pin Configuration and Functions**



Figure 5-1. ISO35x DW Package 16-Pin SOIC Top View



Figure 5-2. ISO15x DW Package 16-Pin SOIC Top View

**Table 5-1. Pin Functions** 

|                  | PIN           |               |     |                                                |
|------------------|---------------|---------------|-----|------------------------------------------------|
| NAME             | ISO15x<br>NO. | ISO35x<br>NO. | I/O | DESCRIPTION                                    |
| Α                | 12            | 14            | I/O | ISO15x: Noninverting bus input or output       |
|                  | 12            | 14            | I   | ISO35x: Noninverting bus input                 |
| В                | 13            | 13            | I/O | ISO15x: Inverting bus input or output          |
| В                | 13            | 13            | I   | ISO35x: Inverting bus input                    |
| D                | 6             | 6             | I   | Driver input                                   |
| DE               | 5             | 5             | I   | Driver logic-high enable input                 |
| GND1             | 2,7,8         | 2,7,8         | _   | Logic side ground; internally connected        |
| GND2             | 9,10,15       | 9,10,15       | _   | Bus side ground; internally connected          |
| NC               | 11,14         | _             | _   | Not connected internally; may be left floating |
| R                | 3             | 3             | 0   | Receiver output                                |
| RE               | 4             | 4             | I   | Receiver logic-low enable                      |
| V <sub>CC1</sub> | 1             | 1             | _   | Logic side power supply                        |
| V <sub>CC2</sub> | 16            | 16            | _   | Bus side power supply                          |
| Y                | _             | 11            | 0   | Noninverting bus output                        |
| Z                | _             | 12            | 0   | Inverting bus output                           |



## **6 Specifications**

## **6.1 Absolute Maximum Ratings**

Over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                              | MIN  | MAX | UNIT |
|------------------|------------------------------------------------------------------------------|------|-----|------|
| V <sub>CC1</sub> | Supply voltage, side 1 <sup>(2)</sup>                                        | -0.3 | 6   | V    |
| V <sub>CC2</sub> | Supply voltage, side 2 <sup>(2)</sup>                                        | -0.3 | 6   | V    |
| VO               | Voltage at any bus I/O terminal                                              | -9   | 14  | V    |
| Vit              | Voltage input, transient pulse, A, B, Y, and Z (through 100Ω, see Figure 13) | -50  | 50  | V    |
| VI               | Voltage input at any D, DE or RE terminal                                    | -0.5 | 6   | V    |
| Io               | Receiver output current                                                      | -10  | 10  | mA   |
| TJ               | Junction temperature                                                         |      | 150 | °C   |
| T <sub>STG</sub> | Storage temperature                                                          | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|                    |                                                                                          |                   | VALUE  | UNIT |
|--------------------|------------------------------------------------------------------------------------------|-------------------|--------|------|
| V <sub>(ESD)</sub> | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001 <sup>(1)</sup>                    | Bus pins and GND1 | ±6000  | V    |
| V <sub>(ESD)</sub> | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001 <sup>(1)</sup>                    | Bus pins and GND2 | ±16000 | V    |
| V <sub>(ESD)</sub> | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001 <sup>(1)</sup>                    | All pins          | ±4000  | V    |
| V <sub>(ESD)</sub> | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> |                   | ±1000  | V    |
| V <sub>(ESD)</sub> | Machine model ANSI/ESDS5.2-1996                                                          |                   | ±200   | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## **6.3 Recommended Operating Conditions**

|                   |                                                   | MIN  | TYP | MAX              | UNIT |
|-------------------|---------------------------------------------------|------|-----|------------------|------|
| V <sub>CC1</sub>  | Supply Voltage, Side 1                            | 3.15 | 3.3 | 3.6              | V    |
| V <sub>CC2</sub>  | Supply Voltage, Side 2                            | 3.15 | 3.3 | 3.6              | V    |
| V <sub>OC</sub>   | Common Mode voltage at any bus terminal: A or B   | -7   |     | 12               | V    |
| V <sub>IH</sub>   | High-level input voltage (D, DE, RE inputs)       | 2    |     | V <sub>CC1</sub> | V    |
| V <sub>IL</sub>   | Low-level input voltage (D, DE, RE inputs)        | 0    |     | 0.8              | V    |
| V <sub>ID</sub>   | Differential input voltage, A with respect to B   | -12  |     | 12               | V    |
| R <sub>L</sub>    | Differential load resistance                      | 54   | 60  |                  | Ω    |
| Io                | Output current, Driver                            | -60  |     | 60               | mA   |
| 1/t <sub>UI</sub> | Signaling rate ISO15x and ISO35x                  |      |     | 1                | Mbps |
| _                 | Operating ambient temperature (ISO15 and ISO35)   | -40  | 25  | 85               | °C   |
| T <sub>A</sub>    | Operating ambient temperature (ISO15M and ISO35M) | -55  | 25  | 125              | °C   |

<sup>(2)</sup> All voltage values except differential I/O bus voltages are with respect to network ground terminal and are peak voltage values.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



|   |                                                 |                                                    | MIN | TYP M | ΔX | UNIT |
|---|-------------------------------------------------|----------------------------------------------------|-----|-------|----|------|
| _ | Operating juntion temperature (ISO15 and ISO35) | -40                                                |     | 50    | °C |      |
| ' | J                                               | Operating junction temperature (ISO15M and ISO35M) | -55 | ,     | 50 | °C   |



## **6.4 Thermal Information**

|                       |                                              | ISO15, ISO35 |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DW (SOIC)    | UNIT |
|                       |                                              | 16 PINS      |      |
| R <sub>0JA</sub>      | Junction-to-ambient thermal resistance       | 79.6         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 39.7         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 44.6         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 11.8         | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 44           | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _            | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **6.5 Power Ratings**

|                | PARAMETER | TEST CONDITIONS                                                                                                       | MIN | TYP | MAX | UNIT |
|----------------|-----------|-----------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| P <sub>D</sub> |           | $V_{\rm CC1}$ = $V_{\rm CC2}$ = 3.6 V, TJ = 150°C, C <sub>L</sub> = 15 pF, Input a 0.5 MHz 50% duty cycle square wave |     |     | 220 | mW   |

# **6.6 Insulation Specifications**

|                   | DADAMETED                                           | TEST COMPITIONS                                                                                                                                                       | VALUE             | UNIT            |
|-------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------|
|                   | PARAMETER                                           | TEST CONDITIONS                                                                                                                                                       | DW-16             | UNII            |
| CLR               | External clearance <sup>(1)</sup>                   | Shortest terminal-to-terminal distance through air                                                                                                                    | 8                 | mm              |
| CPG               | External creepage <sup>(1)</sup>                    | Shortest terminal-to-terminal distance across the package surface                                                                                                     | 8                 | mm              |
| DTI               | Distance through the insulation                     | Minimum internal gap (internal clearance)                                                                                                                             | 8                 | um              |
| СТІ               | Comparative tracking index                          | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                 | >400              | V               |
|                   | Material group                                      | According to IEC 60664-1                                                                                                                                              | II                |                 |
|                   | Overveltage estagen, per IEC 60664.1                | Rated mains voltage ≤ 150 V <sub>RMS</sub>                                                                                                                            | I-IV              |                 |
|                   | Overvoltage category per IEC 60664-1                | Rated mains voltage ≤ 300 V <sub>RMS</sub>                                                                                                                            | I-III             |                 |
| DIN EN            | IEC 60747-17 (VDE 0884-17) (2)                      |                                                                                                                                                                       |                   |                 |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage           | AC voltage (bipolar)                                                                                                                                                  | 560               | V <sub>PK</sub> |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                 | V <sub>TEST</sub> = V <sub>IOTM</sub> ,<br>t = 60 s (qualification);<br>V <sub>TEST</sub> = 1.2 x V <sub>IOTM</sub> ,<br>t= 1 s (100% production)                     | 4000              | V <sub>PK</sub> |
| q <sub>pd</sub>   | Apparent charge <sup>(3)</sup>                      | Method b; At routine test (100% production)<br>$V_{ini} = 1.2 \times V_{IOTM}$ , $t_{ini} = 1 \text{ s}$ ;<br>$V_{pd(m)} = 1.5 \times V_{IORM}$ , $t_m = 1 \text{ s}$ | ≤5                | pC              |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(4)</sup> | V <sub>IO</sub> = 0.4 x sin (2πft), f = 1 MHz                                                                                                                         | 2                 | pF              |
| Cı                | Input capacitance to ground                         | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft)$ , f = 1 MHz, $V_{CC} = 3.3 \text{ V}$                                                                                     | 2                 | pF              |
| _                 | Isolation resistance <sup>(4)</sup>                 | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C                                                                                                                        | >10 <sup>12</sup> | Ω               |
| R <sub>IO</sub>   | Isolation resistance (7)                            | V <sub>IO</sub> = 500 V, T <sub>S</sub> = 150°C                                                                                                                       | >10 <sup>9</sup>  |                 |
|                   | Pollution degree                                    |                                                                                                                                                                       | 2                 |                 |
|                   | Climatic Category                                   |                                                                                                                                                                       | 40/125/21         |                 |
| UL 1577           | 7                                                   |                                                                                                                                                                       |                   |                 |



|                  | PARAMETER | METER TEST CONDITIONS                                                                                           |       | UNIT             |
|------------------|-----------|-----------------------------------------------------------------------------------------------------------------|-------|------------------|
| PARAMETER        |           | TEST CONDITIONS                                                                                                 | DW-16 | UNII             |
| V <sub>ISO</sub> |           | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification),<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production) | 2500  | V <sub>RMS</sub> |

- (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed-circuit board are used to help increase these specifications.
- (2) This coupler is suitable for *basic electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.
- 3) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (4) All pins on each side of the barrier tied together creating a two-terminal device.

#### 6.7 Safety-Related Certifications

| VDE                                                                                                                                                   | CSA                                                                                                                                                                                                                                 | UL                                                           |
|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------|
| Certified according to DIN EN IEC 60747-17 (VDE 0884-17)                                                                                              | Certified according to IEC 60950-1 and IEC 62368-1                                                                                                                                                                                  | Certified according to UL 1577 Component Recognition Program |
| Basic insulation,<br>4000 V <sub>PK</sub> Maximum transient isolation<br>voltage,<br>560 V <sub>PK</sub> Maximum repetitive peak isolation<br>voltage | 2500 V <sub>RMS</sub> Isolation rating,<br>Reinforced insulation per CSA 60950-1 and<br>IEC 60950-1 148V <sub>RMS</sub> working voltage;<br>Basic insulation per CSA 62368-1 and IEC<br>62368-1 300V <sub>RMS</sub> working voltage | Single protection, 2500 V <sub>RMS</sub>                     |
| Certificate number: 40047657                                                                                                                          | Master contract number: 220991                                                                                                                                                                                                      | File number: E181974                                         |

### 6.8 Safety Limiting Values

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry.

| PARAMETER      |                                         | PARAMETER TEST CONDITIONS                                                  |  | TYP | MAX | UNIT |
|----------------|-----------------------------------------|----------------------------------------------------------------------------|--|-----|-----|------|
| DW-16 F        | PACKAGE                                 |                                                                            |  |     |     |      |
| I <sub>S</sub> | Safety input, output, or supply current | $R_{\theta JA} = 79.6$ °C/W, $V_I = 3.6$ V, $T_J = 150$ °C, $T_A = 25$ °C. |  |     | 436 | mA   |
| T <sub>S</sub> | Maximum safety temperature              |                                                                            |  |     | 150 | °C   |

(1) The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>.

The junction-to-air thermal resistance,  $R_{\theta JA}$ , in the table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where  $T_{J(max)}$  is the maximum allowed junction temperature.

 $P_S = I_S \times V_I$ , where  $V_I$  is the maximum input voltage.



## 6.9 Electrical Characteristics: Driver

All typical specs are at  $V_{CC1}$ =3.3V,  $V_{CC2}$ =5V,  $T_A$ =27°C, (Min/Max specs are over recommended operating conditions unless otherwise noted)

|                     | PARAMETER                                                            | TEST CONDITIONS                                          | MIN  | TYP | MAX              | UNIT  |
|---------------------|----------------------------------------------------------------------|----------------------------------------------------------|------|-----|------------------|-------|
|                     |                                                                      | I <sub>O</sub> = 0 mA, no load                           | 2.5  |     | V <sub>CC2</sub> | V     |
| D. (                | Driver differential-output voltage                                   | $R_L$ = 54 Ω, See Figure 3                               | 1.5  | 2   |                  | ٧     |
| V <sub>OD</sub>     | magnitude                                                            | $R_L$ = 100 $Ω$ (RS-422), See Figure 3                   | 2    | 2.3 |                  | ٧     |
|                     |                                                                      | V <sub>test</sub> from –7 V to +12 V, See Figure 4       | 1.5  |     |                  | ٧     |
| $\Delta  V_{OD} $   | Change in differential output voltage between two states             | See Figure 3 and Figure 4                                | -200 |     | 200              | mV    |
| V <sub>oc</sub>     | Common-mode output voltage                                           | See Figure 5                                             | 1    | 2.6 | 3                | V     |
| $\Delta V_{OC(SS)}$ | change in steady-state common-mode output voltage between two states | See Figure 5                                             | -100 |     | 100              | mV    |
| V <sub>OC(PP)</sub> | Peak-to-peak common-mode output voltage                              | See Figure 5                                             |      | 0.5 |                  | V     |
| l <sub>l</sub>      | Input current                                                        | D, DE, V <sub>I</sub> at 0 V or V <sub>CC1</sub>         | -10  |     | 10               | μA    |
|                     |                                                                      | ISO15 See receiver input current                         |      |     |                  |       |
|                     |                                                                      | ISO35 V <sub>Y</sub> or V <sub>Z</sub> = 12 V            |      |     | 90               | μA    |
| l <sub>OZ</sub>     | High-impedance state output current                                  | ISO35 V <sub>Y</sub> or V <sub>Z</sub> = 12 V, VCC = 0   |      |     | 90               | μA    |
|                     |                                                                      | ISO35 $V_Y$ or $V_Z = -7 V$                              | -10  |     |                  | μA    |
|                     |                                                                      | ISO35 $V_Y$ or $V_Z = -7 V$ , VCC = 0                    | -10  |     |                  | μA    |
|                     | Chart singuit autout august                                          | V <sub>A</sub> or V <sub>B</sub> at –7 V                 | -250 |     | 250              | mA    |
| l <sub>os</sub>     | Short-circuit output current                                         | V <sub>A</sub> or V <sub>B</sub> at 12 V                 | -250 |     | 250              | mA    |
| C <sub>OD</sub>     | Differential output capacitance                                      | V <sub>I</sub> = 0.4 sin (4E6πt) + 0.5 V, DE at 0 V      |      | 16  |                  | pF    |
| CMTI                | Common-mode transient immunity                                       | V <sub>I</sub> = VCC or 0 V, See Figure 14 and Figure 15 | 25   | 50  |                  | kV/μs |

## **6.10 Electrical Characteristics: Receiver**

All typical specs are at  $V_{CC1}$ =3.3V,  $V_{CC2}$ =5V,  $T_A$ =27°C, (Min/Max specs are over recommended operating conditions unless otherwise noted)

|                                  | PARAMETER                                               | TEST CONDITIONS                                                                                                                    | MIN  | TYP | MAX | UNIT |
|----------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------|------|-----|-----|------|
| V <sub>IT+</sub>                 | Positive-going input threshold voltage                  | $I_{O} = -8 \text{ mA}$                                                                                                            |      |     | -20 | mV   |
| V <sub>IT</sub>                  | Negative-going input threshold voltage                  | I <sub>O</sub> = 8 mA                                                                                                              | -200 |     |     | mV   |
| V <sub>hys</sub>                 | Input hysteresis (V <sub>IT+</sub> – V <sub>IT-</sub> ) |                                                                                                                                    |      | 50  |     | mV   |
| \/                               | Output Voltage                                          | V <sub>ID</sub> = 200mV, I <sub>O</sub> = -8mA                                                                                     | 2.4  |     |     | V    |
| Vo                               | Output voltage                                          | V <sub>ID</sub> = -200mV, I <sub>O</sub> = 8mA                                                                                     |      |     | 0.4 | V    |
| I <sub>OZ</sub>                  | Output high-impedance current on the R pin              | $V_1 = -7$ to 12 V, Other input = 0 V                                                                                              | -1   |     | 1   | μΑ   |
|                                  |                                                         | -55°C ≤ T <sub>A</sub> ≤ $85$ °C V <sub>A</sub> or V <sub>B</sub> = 12 V                                                           |      | 50  | 100 | μA   |
|                                  |                                                         | $-55$ °C $\leq$ T <sub>A</sub> $\leq$ 85°C V <sub>A</sub> or V <sub>B</sub> = 12 V, V <sub>CC</sub> = 0                            |      | 50  | 100 | μA   |
| I <sub>A</sub> or I <sub>B</sub> | Due input current                                       | 85°C ≤ T <sub>A</sub> ≤ 125°C V <sub>A</sub> or V <sub>B</sub> = 12 V                                                              |      |     | 200 | μA   |
|                                  | Bus input current                                       | $85^{\circ}\text{C} \le \text{T}_{A} \le 125^{\circ}\text{C V}_{A} \text{ or V}_{B} = 12 \text{ V, VCC} = 0$                       |      |     | 200 | μA   |
|                                  |                                                         | -55°C ≤ T <sub>A</sub> ≤ 125°C V <sub>A</sub> or V <sub>B</sub> = $-7$ V                                                           | -100 | -40 |     | μA   |
|                                  |                                                         | $-55^{\circ}\text{C} \le \text{T}_{\text{A}} \le 125^{\circ}\text{C V}_{\text{A}} \text{ or V}_{\text{B}} = -7 \text{ V, VCC} = 0$ | -100 | -30 |     | μA   |
| I <sub>IH</sub>                  | High-level input current, RE                            | V <sub>IH</sub> = 2 V                                                                                                              | -10  |     |     | μА   |



All typical specs are at  $V_{CC1}$ =3.3V,  $V_{CC2}$ =5V,  $T_A$ =27°C, (Min/Max specs are over recommended operating conditions unless otherwise noted)

| PARAMETER       |                                | TEST CONDITIONS                                    | MIN | TYP MAX | UNIT |
|-----------------|--------------------------------|----------------------------------------------------|-----|---------|------|
| I <sub>IL</sub> | Low-level input current, RE    | V <sub>IL</sub> = 0.8 V                            | -10 |         | μА   |
| R <sub>ID</sub> | Differential input resistance  | A, B                                               | 48  |         | kohm |
| C <sub>ID</sub> | Differential input capacitance | V <sub>I</sub> = 0.4 sin (4E6πt) + 0.5V, DE at 0 V |     | 16      | pF   |



## **6.11 Supply Current**

Bus loaded or unloaded (over recommended operating conditions unless otherwise noted)

| PARAMETER                         | TEST CONDITIONS                                                                                    | MIN | TYP | MAX | UNIT |  |  |  |
|-----------------------------------|----------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|
| DRIVER ENABLED, RECEIVER DISABLED |                                                                                                    |     |     |     |      |  |  |  |
| I <sub>CC1</sub>                  | ISO35x and ISO15x: RE at 0 V or V <sub>CC</sub> , DE at 0 V, No load (driver disabled)             |     |     | 8   | mA   |  |  |  |
| I <sub>CC1</sub>                  | ISO35x and ISO15x: RE at 0 V or V <sub>CC</sub> , DE at V <sub>CC</sub> , No load (driver enabled) |     |     | 8   | mA   |  |  |  |
| I <sub>CC2</sub>                  | ISO35x and ISO15x: RE at 0 V or V <sub>CC</sub> , DE at 0 V, No load (driver disabled)             |     |     | 15  | mA   |  |  |  |
| I <sub>CC2</sub>                  | ISO35x and ISO15x: RE at 0 V or V <sub>CC</sub> , DE at V <sub>CC</sub> , No Load (driver enabled) |     |     | 19  | mA   |  |  |  |



## 6.12 Switching Characteristics: Driver

All typical specs are at  $V_{CC1}$ =3.3V,  $V_{CC2}$ =3.3V,  $T_A$ =27°C, (Min/Max specs are over recommended operating conditions unless otherwise noted)

| PARAMETER                                                  | TEST CONDITIONS                                                                                                                                                                                                                                                                                                                                          | MIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | TYP                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | MAX                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | UNIT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 500-kbps DEVICES                                           |                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| Differential output rise time and fall time                | ISO15M and ISO35M                                                                                                                                                                                                                                                                                                                                        | 120                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 180                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 350                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Propagation delay, high-level-to-high-impedance output     | See Figure 7                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 205                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Propagation delay, low-level to high-impedance output      | See Figure 8                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 330                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Propagation delay, standby-to-low-level output             | See Figure 8                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 530                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Propagation delay                                          | See Figure 6                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 340                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )        | See Figure 6                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Differential output rise time and fall time                | ISO15 and ISO35                                                                                                                                                                                                                                                                                                                                          | 120                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 180                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 300                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| Propagation delay, high-impedance-to-<br>high-level output | See Figure 7                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 530                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ns                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
|                                                            | DEVICES  Differential output rise time and fall time  Propagation delay, high-level-to-high- impedance output  Propagation delay, low-level to high- impedance output  Propagation delay, standby-to-low-level output  Propagation delay  Pulse skew ( tpHL - tpLH )  Differential output rise time and fall time  Propagation delay, high-impedance-to- | DEVICES  Differential output rise time and fall time Propagation delay, high-level-to-high-impedance output  Propagation delay, low-level to high-impedance output  Propagation delay, standby-to-low-level output  Propagation delay, standby-to-low-level output  Propagation delay Propagation delay See Figure 8  Propagation delay See Figure 6  Pulse skew ( tphl - tplh )  Differential output rise time and fall time Propagation delay, high-impedance-to-See Figure 7 | DEVICES  Differential output rise time and fall time ISO15M and ISO35M 120  Propagation delay, high-level-to-high-impedance output See Figure 7  Propagation delay, low-level to high-impedance output See Figure 8  Propagation delay, standby-to-low-level output See Figure 8  Propagation delay See Figure 6  Pulse skew ( tpHL - tpLH ) See Figure 6  Differential output rise time and fall time ISO15 and ISO35 120  Propagation delay, high-impedance-to-See Figure 7 | DEVICES  Differential output rise time and fall time ISO15M and ISO35M 120 180  Propagation delay, high-level-to-high-impedance output See Figure 7  Propagation delay, low-level to high-impedance output See Figure 8  Propagation delay, standby-to-low-level output See Figure 8  Propagation delay See Figure 8  Propagation delay See Figure 6  Differential output rise time and fall time ISO15 and ISO35 120 180  Propagation delay, high-impedance-to-See Figure 7 | DEVICES  Differential output rise time and fall time ISO15M and ISO35M 120 180 350  Propagation delay, high-level-to-high-impedance output See Figure 7 205  Propagation delay, low-level to high-impedance output See Figure 8 330  Propagation delay, standby-to-low-level output See Figure 8 530  Propagation delay, standby-to-low-level output See Figure 8 530  Propagation delay See Figure 6 340  Pulse skew ( tphl - tplh ) See Figure 6 6  Differential output rise time and fall time ISO15 and ISO35 120 180 300  Propagation delay, high-impedance-to-See Figure 7 |  |

## 6.13 Switching Characteristics: Receiver

All typical specs are at  $V_{CC1}$ =3.3V,  $V_{CC2}$ =3.3V,  $T_A$ =27°C, (Min/Max specs are over recommended operating conditions unless otherwise noted)

| PARAMETER                           |                                                                                                                      | TEST CONDITIONS                        | MIN | TYP | MAX      | UNIT |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------|----------------------------------------|-----|-----|----------|------|
| 500-kbps                            | DEVICES                                                                                                              |                                        |     |     | <u>'</u> |      |
| t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay                                                                                                    | See Figure 10                          |     |     | 100      | ns   |
| tsk(p)                              | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )                                                                  | ISO15 and ISO35                        |     |     | 13       | ns   |
| tsk(p)                              | Pulse skew ( t <sub>PHL</sub> - t <sub>PLH</sub>  )                                                                  | ISO15M and ISO35M                      |     |     | 18       | ns   |
| t <sub>r</sub> , t <sub>f</sub>     | Differential output rise time and fall time                                                                          | ISO15 and ISO35                        |     | 2   | 4        | ns   |
| t <sub>r</sub> , t <sub>f</sub>     | Differential output rise time and fall time                                                                          | ISO15M and ISO35M                      |     | 2   | 6        | ns   |
| t <sub>PHZ</sub> , t <sub>PLZ</sub> | Propagation delay, high-impedance-to-<br>high-level output, Propagation delay,<br>high-impedance-to-low-level output | DE at 0 V, See Figure 11 and Figure 12 |     | 13  | 25       | ns   |
| t <sub>PZH</sub> , t <sub>PZL</sub> | Propagation delay, high-level-to-high-<br>impedance output, Propagation delay,<br>low-level to high-impedance output | DE at 0 V, See Figure 11 and Figure 12 |     | 13  | 25       | ns   |



### **6.14 Insulation Characteristics Curves**



Figure 6-1. Thermal Derating Curve for Safety Limiting Power for DW-16 Package

# **6.15 Typical Characteristics**





### 7 Parameter Measurement Information



Figure 7-1. Driver V<sub>OD</sub> Test and Current Definitions

Figure 7-2. Driver V<sub>OD</sub> With Common-Mode Loading Test Circuit



Figure 7-3. Test Circuit and Waveform Definitions for the Driver Common-Mode Output Voltage



Figure 7-4. Driver Switching Test Circuit and Voltage Waveforms

#### Note

Driver output pins are A and B for the ISO15 (see Figure 7-1 through Figure 7-4). These correspond to ISO35 pins Y and Z





Figure 7-5. Driver High-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms



Figure 7-6. Driver Low-Level Output Enable and Disable Time Test Circuit and Voltage Waveform

#### **Note**

Driver output pins are A and B for the ISO15 (see Figure 7-5 through Figure 7-6). These correspond to ISO35 pins Y and Z



Figure 7-7. Receiver Voltage and Current Definitions



Figure 7-8. Receiver Switching Test Circuit and Waveforms



Figure 7-9. Receiver Enable Test Circuit and Waveforms, Data Output High



Figure 7-10. Receiver Enable Test Circuit and Waveforms, Data Output Low



Note: This test is conducted to test survivability only. Data stability at the R output is not specified.

Figure 7-11. Transient Overvoltage Test Circuit



Figure 7-12. Half-Duplex Common-Mode Transient Immunity Test Circuit



Figure 7-13. Full-Duplex Common-Mode Transient Immunity Test Circuit

## 8 Detailed Description

### 8.1 Overview

The ISO15 and ISO15M are isolated half-duplex differential line drivers and receivers while the ISO35 and ISO35M are isolated full-duplex differential line transceivers for TIA/EIA 485/422 applications. They are rated to provide galvanic isolation of up to 2500  $V_{rms}$  for 60 sec as per the standard. They have active-high driver enables and active-low receiver enables to control the data flow.

When the driver enable pin, DE, is logic high, the differential outputs Y and Z follow the logic states at data input D. A logic high at D causes Y to turn high and Z to turn low. In this case the differential output voltage defined as  $V_{OD} = V_{(Y)} - V_{(Z)}$  is positive. When D is low, the output states reverse, Z turns high, Y becomes low, and  $V_{OD}$  is negative. When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pulldown resistor to ground, thus when left open the driver is disabled (high-impedance) by default. The D pin has an internal pullup resistor to  $V_{CC}$ , thus, when left open while the driver is enabled, output Y turns high and Z turns low.

When the receiver enable pin, RE, is logic low, the receiver is enabled. When the differential input voltage defined as  $V_{ID} = V_{(A)} - V_{(B)}$  is positive and higher than the positive input threshold,  $V_{IT+}$ , the receiver output, R, turns high. When  $V_{ID}$  is negative and less than the negative and lower than the negative input threshold,  $V_{IT-}$ , the receiver output, R, turns low. If  $V_{ID}$  is between  $V_{IT+}$  and  $V_{IT-}$  the output is indeterminate. When RE is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of  $V_{ID}$  are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus).

### 8.2 Functional Block Diagrams



#### 8.3 Device Functional Modes

Table 8-1. Driver Function Table<sup>(2)</sup>

| V <sub>CC1</sub> | V <sub>CC2</sub> | INPUT<br>(D) | ENABLE INPUT<br>(DE) | ОИТР | UTS <sup>(1)</sup> |
|------------------|------------------|--------------|----------------------|------|--------------------|
|                  |                  |              |                      | Y/A  | Z/B                |
| PU               | PU               | Н            | Н                    | Н    | L                  |
| PU               | PU               | L            | Н                    | L    | Н                  |
| PU               | PU               | X            | L                    | Hi-Z | Hi-Z               |
| PU               | PU               | X            | OPEN                 | Hi-Z | Hi-Z               |
| PU               | PU               | OPEN         | Н                    | Н    | L                  |
| PD               | PU               | X            | X                    | Hi-Z | Hi-Z               |
| PU               | PD               | X            | X                    | Hi-Z | Hi-Z               |



## Table 8-1. Driver Function Table<sup>(2)</sup> (continued)

| V <sub>CC1</sub> | V <sub>CC2</sub> | INPUT<br>(D) | ENABLE INPUT<br>(DE) | OUTP | UTS <sup>(1)</sup> |
|------------------|------------------|--------------|----------------------|------|--------------------|
|                  |                  |              |                      | Y/A  | Z/B                |
| PD               | PD               | X            | X                    | Hi-Z | Hi-Z               |

- Driver output pins are Y and Z for full-duplex devices and A & B for half-duplex devices.
- (2) PU = Powered Up; PD = Powered Down; H = Logic High; L= Logic Low; X = Irrelevant, Hi-Z = High Impedance (off)



## Table 8-2. Receiver Function Table<sup>(1)</sup>

| V <sub>CC1</sub> | V <sub>CC2</sub> | DIFFERENTIAL INPUT<br>V <sub>ID</sub> = (V <sub>A</sub> – V <sub>B</sub> ) | ENABLE<br>( RE) | OUTPUT<br>(R) |
|------------------|------------------|----------------------------------------------------------------------------|-----------------|---------------|
| PU               | PU               | -0.01 V ≤ V <sub>ID</sub>                                                  | L               | Н             |
| PU               | PU               | -0.2 V < V <sub>ID</sub> < -0.01 V                                         | L               | ?             |
| PU               | PU               | V <sub>ID</sub> ≤ -0.2 V                                                   | L               | L             |
| PU               | PU               | Х                                                                          | Н               | Hi-Z          |
| PU               | PU               | Х                                                                          | OPEN            | Hi-Z          |
| PU               | PU               | Open circuit                                                               | L               | Н             |
| PU               | PU               | Short Circuit                                                              | L               | Н             |
| PU               | PU               | Idle (terminated) bus                                                      | L               | Н             |
| PD               | PU               | Х                                                                          | X               | Hi-Z          |
| PU               | PD               | Х                                                                          | L               | Н             |

<sup>(1)</sup> PU = Powered Up; PD = Powered Down; H = Logic High; L= Logic Low; X = Irrelevant, Hi-Z = High Impedance (off), ? = Indeterminate



## 8.3.1 Device I/O Schematics



Figure 8-1. Device I/O Schematics

## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The ISO15x and ISO35x family consists of RS-485 transceivers commonly used for asynchronous data transmissions. Full-duplex implementation requires two signal pairs (four wires), and allows each node to transmit data on one pair while simultaneously receiving data on the other pair. For half-duplex transmission there is only one pair which shared for both transmission and reception of data. To eliminate line reflections, each cable end is terminated with a termination resistor, R(T), whose value matches the characteristic impedance, Z0, of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length.

## 9.2 Typical Application



a) Independent driver and receiver enable signals



b) Combined enable signals for use as directional control pin



c) Receiver always on

Copyright © 2016, Texas Instruments Incorporated

Figure 9-1. Half-Duplex Transceiver Configurations



Figure 9-2. Typical RS-485 Network With Full-Duplex Transceivers



### 9.2.1 Design Requirements

RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes.

**Table 9-1. Design Parameters** 

| PARAMETER                     | VALUE         |
|-------------------------------|---------------|
| Pullup and Pulldown Resistors | 1 kΩ to 10 kΩ |
| Decoupling Capacitors         | 100 nF        |

#### 9.2.2 Detailed Design Procedure

There is an inverse relationship between data rate and cable length, which means the higher the data rate, the shorter the cable length; and conversely, the lower the data rate, the longer the cable length. When connecting a node to the bus, the distance between the transceiver inputs and the cable trunk, known as the stub, should be as short as possible. Stubs present a nonterminated piece of bus line which can introduce reflections as the length of the stub increases. As a general guideline, the electrical length, or round-trip delay, of a stub should be less than one-tenth of the rise time of the driver. The RS-485 standard specifies that a compliant driver must be able to driver 32 unit loads (UL), where 1 unit load represents a load impedance of approximately  $12~\mathrm{k}\Omega$ . Because these devices consists of  $1/8~\mathrm{UL}$  transceivers, connecting up to  $256~\mathrm{receivers}$  to the bus is possible.

#### 9.2.3 Application Curve



Figure 9-3. Typical Input and Output Waveforms



## **Power Supply Recommendations**

To ensure reliable operation at all data rates and supply voltages, a 0.1- $\mu$ F bypass capacitor is recommended at input and output supply pins ( $V_{CC1}$  and  $V_{CC2}$ ). The capacitors should be placed as close to the supply pins as possible. If only a single primary-side power supply is available in an application, isolated power can be generated for the secondary-side with the help of a transformer driver such as Texas Instruments' SN6501 . For such applications, detailed power supply design and transformer selection recommendations are available in SN6501 data sheet (SLLSEA0).

## 10 Layout

#### 10.1 Layout Guidelines

On-chip IEC-ESD protection is good for laboratory and portable equipment but never sufficient for EFT and surge transients occurring in industrial environments. Therefore robust and reliable bus node design requires the use of external transient protection devices. Because ESD and EFT transients have a wide frequency bandwidth from approximately 3-MHz to 3-GHz, highfrequency layout techniques must be applied during PCB design. A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 10-1).

- Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power
  plane and low-frequency signal layer.
- Place the protection circuitry close to the bus connector to prevent noise transients from penetrating the board.
- Use VCC and ground planes to provide low-inductance. High-frequency currents might follow the path of least inductance and not necessarily the path of least resistance.
- Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device.
- Apply 100-nF to 220-nF bypass capacitors as close as possible to the VCC-pins of transceiver, UART, controller ICs on the board (see Figure 10-1).
- Use at least two vias for VCC and ground connections of bypass capacitors and protection devices to minimize effective via-inductance (see Figure 10-1).
- Use 1-kΩ to 10-kΩ pullup and pulldown resistors for enable lines to limit noise currents in theses lines during transient events (see Figure 10-1).
- Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the transceiver and prevent it from latching up (see Figure 10-1).
- While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA.
- Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link.
- Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow.
- Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>.
- Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias.

If an additional supply voltage plane or signal layer is needed, add a second power and ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly.

#### **Note**

For detailed layout recommendations, see Application Note SLLA284, Digital Isolator Design Guide.



# 10.2 Layout Example



Figure 10-1. Recommended Layer Stack



## 11 Device and Documentation Support

### 11.1 Documentation Support

### 11.1.1 Related Documentation

For related documentation, see the following:

- · Texas Instruments, Digital Isolator Design Guide data sheet
- Texas Instruments, Transformer Driver for Isolated Power Supplies application report
- · Texas Instruments, Isolation Gloassary application report

### 11.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## 11.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

## 11.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 11.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

18-Jul-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)      | (2)           |                |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |          |               |                |                       |      | (4)           | (5)                 |              |              |
| ISO15DW               | Obsolete | Production    | SOIC (DW)   16 | -                     | -    | Call TI       | Call TI             | -40 to 85    | ISO15        |
| ISO15DWR              | Active   | Production    | SOIC (DW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | ISO15        |
| ISO15DWR.A            | Active   | Production    | SOIC (DW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | ISO15        |
| ISO15DWR.B            | Active   | Production    | SOIC (DW)   16 | 2000   LARGE T&R      | -    | Call TI       | Call TI             | -40 to 85    |              |
| ISO15MDW              | Obsolete | Production    | SOIC (DW)   16 | -                     | -    | Call TI       | Call TI             | -55 to 125   | ISO15M       |
| ISO15MDWR             | Obsolete | Production    | SOIC (DW)   16 | -                     | -    | Call TI       | Call TI             | -55 to 125   | ISO15M       |
| ISO35DW               | Obsolete | Production    | SOIC (DW)   16 | -                     | -    | Call TI       | Call TI             | -40 to 85    | ISO35        |
| ISO35DWR              | Active   | Production    | SOIC (DW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | ISO35        |
| ISO35DWR.A            | Active   | Production    | SOIC (DW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | ISO35        |
| ISO35DWR.B            | Active   | Production    | SOIC (DW)   16 | 2000   LARGE T&R      | -    | Call TI       | Call TI             | -40 to 85    |              |
| ISO35MDW              | Obsolete | Production    | SOIC (DW)   16 | -                     | -    | Call TI       | Call TI             | -55 to 125   | ISO35M       |
| ISO35MDWR             | Obsolete | Production    | SOIC (DW)   16 | -                     | -    | Call TI       | Call TI             | -55 to 125   | ISO35M       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## PACKAGE OPTION ADDENDUM

www.ti.com 18-Jul-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

## TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device   | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|----------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| ISO15DWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| ISO35DWR | SOIC            | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |



www.ti.com 25-Sep-2024



## \*All dimensions are nominal

| Device   | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|----------|--------------|-----------------|------|------|-------------|------------|-------------|
| ISO15DWR | SOIC         | DW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |
| ISO35DWR | SOIC         | DW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |

7.5 x 10.3, 1.27 mm pitch

SMALL OUTLINE INTEGRATED CIRCUIT

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated