ISO3086T SLLSE27E - JANUARY 2011 - REVISED AUGUST 2023 # ISO3086T Isolated 5-V RS-485 Transceiver With Integrated Transformer Driver #### 1 Features - Meets or exceeds TIA/EIA-485-A - Signaling rate up to 20 Mbps - 1/8 unit load up to 256 nodes on a bus - Thermal shutdown protection - Typical efficiency > 60% (I<sub>LOAD</sub> = 100 mA) see **SLUU469** - Low bus capacitance 7 pF (typical) - 50-kV/µs typical transient immunity - Fail-safe receiver for bus open, short, idle - Logic inputs are 5 V tolerant - Bus-pin ESD protection - 11-kV HBM between bus-pins and GND2 - 6-kV HBM between bus-pins and GND1 - Safety and regulatory approvals - 4242 V<sub>PK</sub> basic insulation per DIN EN IEC 60747-17 (VDE 0884-17) - 2500 V<sub>RMS</sub> isolation for 1 minute per UL 1577 - CSA component acceptance notice 5A, IEC 60950-1 and IEC 61010-1 standards ## 2 Applications - Isolated RS-485/RS-422 Interfaces - Factory automation - Motor/motion control - HVAC and building automation networks - Networked security stations ## 3 Description The ISO3086T is an isolated differential transceiver with integrated oscillator outputs that provide the primary voltage for an isolation transformer. The device is a full-duplex differential line transceiver for RS-485 and RS-422 applications that can easily be configured for half-duplex operation by connecting pin 11 to pin 14, and pin 12 to pin 13. These devices are ideal for long transmission lines since the ground loop is broken to allow for a much larger common-mode voltage range. The symmetrical isolation barrier of the device is tested to provide 4242 V<sub>PK</sub> of isolation for 1 minute per VDE between the bus-line transceiver and the logic-level interface. Any cabled I/O can be subjected to electrical noise transients from various sources. These noise transients can cause damage to the transceiver and/or near-by sensitive circuitry if they are of sufficient magnitude and duration. These isolated devices can significantly increase protection and reduce the risk of damage to expensive control circuits. The ISO3086T is specified for use from -40°C to 85°C. #### Device Information<sup>(1)</sup> | PART NUMBER | PACKAGE | BODY SIZE (NOM) | |-------------|-----------|--------------------| | ISO3086T | SOIC (16) | 10.30 mm × 7.50 mm | For all available packages, see the orderable addendum at the end of the data sheet. Typical Application Circuit ## **Table of Contents** | 1 Features | 1 | 7 Parameter Measurement Information | | |--------------------------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------|------| | 2 Applications | 1 | 8 Detailed Description | .19 | | 3 Description | 1 | 8.1 Overview | | | 4 Revision History | | 8.2 Functional Block Diagram | . 19 | | 5 Pin Configuration and Functions | 3 | 8.3 Device Functional Modes | .20 | | 6 Specifications | 4 | 9 Application and Implementation | 23 | | 6.1 Absolute Maximum Ratings | | 9.1 Application Information | 23 | | 6.2 ESD Ratings | | 9.2 Typical Application | | | 6.3 Recommended Operating Conditions | 4 | 10 Power Supply Recommendations | .26 | | 6.4 Thermal Information | 6 | 11 Layout | | | 6.5 Power Ratings | 6 | 11.1 Layout Guidelines | | | 6.6 Insulation Specifications | 6 | 11.2 Layout Example | | | 6.7 Safety-Related Certifications | 7 | 12 Device and Documentation Support | .29 | | 6.8 Safety Limiting Values | | 12.1 Documentation Support | | | 6.9 Electrical Characteristics: Driver | | 12.2 Receiving Notification of Documentation Updates. | | | 6.10 Electrical Characteristics: Receiver | | 12.3 Support Resources | | | 6.11 Transformer Driver Characteristics | | 12.4 Trademarks | | | 6.12 Supply Current | | 12.5 Electrostatic Discharge Caution | | | 6.13 Switching Characteristics: Driver | | 12.6 Glossary | 29 | | 6.14 Switching Characteristics: Receiver | | 13 Mechanical, Packaging, and Orderable | .20 | | 6.15 Insulation Characteristics Curves | | Information | 20 | | 6.16 Typical Characteristics | | IIIOIIIauoii | . 29 | | 4 Revision History NOTE: Page numbers for previous revisions may of Changes from Revision D (October 2015) to Re | | | ae | | | | · · · | | | <ul> <li>Updated Thermal Characteristics, Safety Limitir<br/>accurate system-level thermal calculations</li> </ul> | ng Val | d cross-references throughout the documentues, and Thermal Derating Curves to provide more | 6 | | <ul> <li>Updated electrical and switching characteristics</li> </ul> | s to ma | atch device performance | 8 | | Changes from Revision C (July 2011) to Revision | on D ( | October 2015) Pa | ge | | | | " | | | | | DE V 0884-10):2006-12 | | | | | | ! | | Functional Modes, Application and Implementation | | Patings table, Feature Description section, Device ection, Power Supply Recommendations section, Layo | | | · · · · · · · · · · · · · · · · · · · | , | and Mechanical, Packaging, and Orderable Information | on | | · · · · · · · · · · · · · · · · · · · | , | | on | | · · · · · · · · · · · · · · · · · · · | | and Mechanical, Packaging, and Orderable Information | on | Submit Document Feedback # **5 Pin Configuration and Functions** Figure 5-1. DW Package 16-Pin SOIC Top View **Table 5-1. Pin Functions** | | PIN | I/O | DESCRIPTION | | |------------------|-------|-----|---------------------------------------------------------------|--| | NAME | NO. | 1/0 | DESCRIPTION | | | Α | 14 | Ι | Non-inverting Receiver Input | | | В | 13 | I | Inverting Receiver Input | | | D1 | 1 | 0 | Transformer Driver Terminal 1, Open Drain Output | | | D2 | 2 | 0 | Transformer Driver Terminal 2, Open Drain Output | | | D | 8 | I | Driver Input | | | DE | 7 | I | Driver Enable Input | | | GND1 | 3 | _ | gic-side Ground | | | GND2 | 9, 15 | _ | s-side Ground. Both pins are internally connected. | | | NC | 10 | _ | Connect. This pin is not connected to any internal circuitry. | | | R | 5 | 0 | ceiver Output | | | RE | 6 | I | Receiver Enable Input. This pin has complementary logic. | | | V <sub>CC1</sub> | 4 | _ | gic-side Power Supply | | | V <sub>CC2</sub> | 16 | _ | us-side Power Supply | | | Υ | 11 | 0 | Non-inverting Driver Output | | | Z | 12 | 0 | Inverting Driver Output | | ## **6 Specifications** ## **6.1 Absolute Maximum Ratings** Over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------------------------|------------------------------------------------------------------------------|------|-----|------| | V <sub>CC</sub> (2) | Supply voltage, V <sub>CC1</sub> , V <sub>CC2</sub> | -0.3 | 6 | V | | $V_A$ , $V_B$ , $V_Y$ , $V_Z$ | Voltage at any bus I/O terminal (A,B,Y,Z) | -9 | 14 | V | | V <sub>D1</sub> , V <sub>D2</sub> | Voltage at D1, D2 | | 14 | V | | V <sub>(TRANS)</sub> | Voltage input, transient pulse, A, B, Y, and Z (through 100Ω, see Figure 27) | -50 | 50 | V | | V <sub>I</sub> | Voltage input at any D, DE or RE terminal | -0.5 | 6 | V | | Io | Receiver output current | -10 | 10 | mA | | I <sub>D1</sub> , I <sub>D2</sub> | Transformer Driver Output Current | | 450 | mA | | TJ | Junction temperature | | 150 | °C | | T <sub>STG</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|------------------------------------------------------------------------------------------|-------------------|--------|------| | V <sub>(ESD)</sub> | | Bus pins and GND1 | ±6000 | V | | V <sub>(ESD)</sub> | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001 <sup>(1)</sup> | Bus pins and GND2 | ±11000 | V | | V <sub>(ESD)</sub> | | All pins | ±4000 | V | | V <sub>(ESD)</sub> | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | | ±1500 | V | | V <sub>(ESD)</sub> | Machine model (MM), ANSI/<br>ESDS5.2-1996 | | ±200 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. ## **6.3 Recommended Operating Conditions** | | | MIN | TYP | MAX | UNIT | |------------------|---------------------------------------------------------|---------------------|-------------|---------------------|------| | V <sub>CC1</sub> | Logic-side supply voltage - 3.3V operation | 3 | 3.3 | 3.6 | V | | V <sub>CC1</sub> | Logic-side supply voltage - 5 V operation | 4.5 | 5 | 5.5 | V | | V <sub>CC2</sub> | Bus-side supply voltage | 4.5 | 5 | 5.5 | V | | V <sub>IC</sub> | Voltage at any bus terminal (separately or common-mode) | -7 | | 12 | V | | V <sub>IH</sub> | High-level input voltage (RE inputs) | 2 | | V <sub>CC1</sub> | V | | V <sub>IH</sub> | High-level input voltage (D, DE inputs) | 0.7*V <sub>CC</sub> | | | V | | V <sub>IL</sub> | Low-level input voltage (RE inputs) | 0 | | 0.8 | V | | V <sub>IL</sub> | Low-level input voltage (D, DE inputs) | 0 | | 0.3*V <sub>CC</sub> | V | | V <sub>ID</sub> | Differential input voltage, A with respect to B | -12 | | 12 | V | | V <sub>ID</sub> | Differential input voltage, Dynamic | See | e Figure 16 | | V | | R <sub>L</sub> | Differential load resistance | 54 | 60 | | Ω | | Io | Output current, Driver | -60 | | 60 | mA | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated <sup>(2)</sup> All voltage values except differential I/O bus voltages are with respect to network ground terminal and are peak voltage values. <sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### www.ti.com | | | MIN | TYP | MAX | UNIT | |-------------------|-------------------------------|-----|-----|-----|------| | Io | Output current, Receiver | -8 | | 8 | mA | | T <sub>A</sub> | Operating ambient temperature | -40 | | 85 | °C | | 1/t <sub>UI</sub> | Signaling Rate | | | 20 | Mbps | ## **6.4 Thermal Information** | | | ISO308x | | |-----------------------|----------------------------------------------|-----------|------| | | THERMAL METRIC <sup>(1)</sup> | DW (SOIC) | UNIT | | | | 16 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 80.5 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 43.8 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 49.7 | °C/W | | Ψ <sub>JT</sub> | Junction-to-top characterization parameter | 13.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 41.4 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | _ | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. # 6.5 Power Ratings | | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----|-----------|----------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | PD | Maximum | n power dissipation (both sides) | $V_{CC1} = V_{CC2} = 5.5V$ , $T_J = 150^{\circ}C$ , $R_L = 54\Omega$ , $C_L = 50pF$ (Driver), $C_L = 15pF$ (Receiver), Input a 10 MHz 50% duty cycle square wave to Driver and Receiver | | | 490 | mW | ## 6.6 Insulation Specifications | | DADAMETED | TEST CONDITIONS | | | |-------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------| | | PARAMETER | TEST CONDITIONS | DW-16 | UNIT | | CLR | External clearance <sup>(1)</sup> | Shortest terminal-to-terminal distance through air | 8 | mm | | CPG | External creepage <sup>(1)</sup> | Shortest terminal-to-terminal distance across the package surface | 8 | mm | | DTI | Distance through the insulation | Minimum internal gap (internal clearance) | 8 | um | | СТІ | Comparative tracking index | DIN EN 60112 (VDE 0303-11); IEC 60112 | >400 | V | | | Material group | According to IEC 60664-1 | II | | | | Overvoltere esteren per IFC 60664.4 | Rated mains voltage ≤ 150 V <sub>RMS</sub> | I-IV | | | | Overvoltage category per IEC 60664-1 | Rated mains voltage ≤ 300 V <sub>RMS</sub> | 1-111 | 1 | | DIN EN | IEC 60747-17 (VDE 0884-17) (2) | | | | | V <sub>IORM</sub> | Maximum repetitive peak isolation voltage | AC voltage (bipolar) | 566 | V <sub>PK</sub> | | V <sub>IOTM</sub> | Maximum transient isolation voltage | V <sub>TEST</sub> = V <sub>IOTM</sub> ,<br>t = 60 s (qualification);<br>V <sub>TEST</sub> = 1.2 x V <sub>IOTM</sub> ,<br>t= 1 s (100% production) | 4242 | V <sub>PK</sub> | | q <sub>pd</sub> | Apparent charge <sup>(3)</sup> | Method b; At routine test (100% production)<br>$V_{ini} = 1.2 \text{ x } V_{IOTM}, t_{ini} = 1 \text{ s};$<br>$V_{pd(m)} = 1.5 \text{ x } V_{IORM}, t_{m} = 1 \text{ s}$ | ≤5 | pC | | C <sub>IO</sub> | Barrier capacitance, input to output <sup>(4)</sup> | $V_{IO} = 0.4 \text{ x sin } (2\pi \text{ft}), \text{ f} = 1 \text{ MHz}$ | 2 | pF | | Cı | Input capacitance to ground | $V_I = V_{CC}/2 + 0.4 \times \sin(2\pi ft), f = 1 \text{ MHz}, V_{CC} = 5 \text{ V}$ | 2 | pF | | В | Isolation resistance <sup>(4)</sup> | V <sub>IO</sub> = 500 V, T <sub>A</sub> = 25°C | >10 <sup>12</sup> | Ω | | R <sub>IO</sub> | Isolation resistance (7) | V <sub>IO</sub> = 500 V, T <sub>S</sub> = 150°C | >10 <sup>12</sup> | ] \(\Omega_2\) | | | Pollution degree | | 2 | | | | Climatic category | | 40/085/21 | | | UL 1577 | 7 | | | | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated #### www.ti.com | PARAMETER | | TEST CONDITIONS | VALUE | UNIT | |------------------|-----------|-----------------------------------------------------------------------------------------------------------------|-------|------------------| | | FANAMETER | TEST CONDITIONS | DW-16 | ONIT | | V <sub>ISO</sub> | | $V_{TEST} = V_{ISO}$ , t = 60 s (qualification),<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1 s (100% production) | 2500 | V <sub>RMS</sub> | - (1) Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. Creepage and clearance on a printed-circuit board become equal in certain cases. Techniques such as inserting grooves and/or ribs on a printed-circuit board are used to help increase these specifications. - (2) This coupler is suitable for *basic electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits. - (3) Apparent charge is electrical discharge caused by a partial discharge (pd). - (4) All pins on each side of the barrier tied together creating a two-terminal device. #### 6.7 Safety-Related Certifications | VDE | CSA | UL | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------| | Certified according to DIN EN IEC 60747-17 (VDE 0884-17) | Certified according to IEC 60950-1 and IEC 61010-1 | Approved under UL 1577 Component Recognition Program | | Basic insulation Maximum Transient Isolation Voltage, 4242 V <sub>PK</sub> Maximum Surge Isolation Voltage, 4000 V <sub>PK</sub> Maximum Repetitive Peak Isolation Voltage, 566 V <sub>PK</sub> | $3000~V_{RMS}$ Isolation Rating; Reinforced insulation per CSA 61010-1 and IEC 61010-1 150 $V_{RMS}$ working voltage; Basic insulation per CSA 61010-1 and IEC 61010-1 600 $V_{RMS}$ working voltage; Basic insulation per CSA 60950-1 and IEC 60950-1 760 $V_{RMS}$ working voltage | Single protection,<br>2500 V <sub>RMS</sub> | | Certificate number: 40047657 | Master contract number: 220991 | File number: E181974 | ## 6.8 Safety Limiting Values Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------|-----------------------------------------|------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | DW-16 F | PACKAGE | | | | | | | Is | Safety input, output, or supply current | $R_{\theta JA} = 80.5^{\circ}$ C/W, $V_{I} = 5.5$ V, $T_{J} = 150^{\circ}$ C, $T_{A} = 25^{\circ}$ C | | | 282 | mA | | T <sub>S</sub> | Maximum safety temperature | | | | 150 | °C | (1) The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power respectively. The maximum limits of I<sub>S</sub> and P<sub>S</sub> should not be exceeded. These limits vary with the ambient temperature, T<sub>A</sub>. The junction-to-air thermal resistance, $R_{\theta JA}$ , in the table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter: $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device. $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S$ , where $T_{J(max)}$ is the maximum allowed junction temperature. $P_S = I_S \times V_I$ , where $V_I$ is the maximum input voltage. ## **6.9 Electrical Characteristics: Driver** All typical specs are at $V_{CC1}$ =3.3V, $V_{CC2}$ =5V, $T_A$ =27°C, (Min/Max specs are over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------|------|-----|------------------|-------| | | | I <sub>O</sub> = 0 mA, no load | 3 | 4.3 | V <sub>CC2</sub> | V | | D. ( ) | Driver differential-output voltage | $R_L$ = 54 Ω, See Figure 17 | 1.5 | 2.3 | | V | | V <sub>OD</sub> | magnitude | $R_L$ = 100 $\Omega$ (RS-422), See Figure 17 | 2 | 2.3 | | V | | | | V <sub>test</sub> from –7 V to +12 V, See Figure 18 | 1.5 | | | V | | Δ V <sub>OD</sub> | Change in differential output voltage between two states | See Figure 17 and Figure 18 | -200 | | 200 | mV | | V <sub>OC(SS)</sub> | Common-mode output voltage | | 1 | 2.6 | 3 | V | | $\Delta V_{OC(SS)}$ | change in steady-state common-mode output voltage between two states | See Figure 19 | -100 | | 100 | mV | | V <sub>OC(PP)</sub> | Peak-to-peak common-mode output voltage | | | 0.5 | | V | | I <sub>I</sub> | Input current | D, DE, VI at 0 V or V <sub>CC1</sub> | -10 | | 10 | μА | | l <sub>OZ</sub> | High-impedance state output current | $V_Y$ or $V_Z$ = 12 V, $V_{CC2}$ = 0 V or 5 V, DE = 0 V, Other input at 0 V | | | 1 | μA | | I <sub>OZ</sub> | High-impedance state output current | $V_Y$ or $V_Z$ = -7 V, $V_{CC2}$ = 0 V or 5 V, DE = 0 V, Other input at 0 V | -1 | | | μΑ | | I <sub>OS</sub> | Short-circuit output current | V <sub>A</sub> or V <sub>B</sub> at –7 V, Other input at 0 V | -200 | | 200 | mA | | I <sub>OS</sub> | Short-circuit output current | V <sub>A</sub> or V <sub>B</sub> at 12 V, Other input at 0 V | -200 | | 200 | mA | | CMTI | Common-mode transient immunity | V <sub>I</sub> = V <sub>CC</sub> or 0 V, See Figure 14 and Figure 15 | 25 | 50 | | kV/μs | ## **6.10 Electrical Characteristics: Receiver** All typical specs are at $V_{CC1}$ =3.3V, $V_{CC2}$ =5V, $T_A$ =27°C, (Min/Max specs are over recommended operating conditions unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|--------------------------------------------------------|--------------------------------------------------------------------------|------------------------|-------|------|------| | V <sub>IT+</sub> | Positive-going input threshold voltage | $I_O = -8 \text{ mA}$ | | -85 | -10 | mV | | V <sub>IT</sub> _ | Negative-going input threshold voltage | I <sub>O</sub> = 8 mA | -200 | -115 | | mV | | V <sub>hys</sub> | Input hysteresis (V <sub>IT+</sub> – V <sub>IT</sub> ) | | | 30 | | mV | | \/ | High-level output voltage | $V_{\text{ID}}$ = 200 mV, $I_{\text{O}}$ = -8 mA, 3.3 V $V_{\text{CC1}}$ | V <sub>CC1</sub> - 0.4 | 3.1 | | V | | V <sub>OH</sub> | High-level output voltage | $V_{ID}$ = 200 mV, $I_{O}$ = -8 mA, 5 V $V_{CC1}$ | 4 | 4.8 | | V | | V | Low-level output voltage | $V_{ID}$ = -200 mV, $I_{O}$ = 8 mA, 3.3 V $V_{CC1}$ | | 0.15 | 0.4 | V | | $V_{OL}$ | Low-level output voltage | V <sub>ID</sub> = -200 mV, I <sub>O</sub> = 8 mA, 5 V V <sub>CC1</sub> | | 0.15 | 0.4 | V | | l <sub>OZ</sub> | Output high-impedance current on the R pin | V <sub>I</sub> = -7 to 12 V, Other input = 0 V | -1 | | 1 | μΑ | | | | V <sub>A</sub> or V <sub>B</sub> = 12 V, Other input at 0 V | | 0.04 | 0.1 | mA | | I <sub>I</sub> | Due in such assessed | V <sub>A</sub> or V <sub>B</sub> = 12 V, VCC = 0, Other input at 0 V | | 0.06 | 0.13 | mA | | | Bus input current | V <sub>A</sub> or V <sub>B</sub> = -7 V, Other input at 0 V | -0.1 | -0.04 | | mA | | | | $V_A$ or $V_B = -7$ V, $V_{CC} = 0$ , Other input at 0 V | -0.05 | -0.03 | | mA | | I <sub>IH</sub> | High-level input current, RE | V <sub>IH</sub> = 2 V | | | 10 | μA | | I <sub>IL</sub> | Low-level input current, RE | V <sub>IL</sub> = 0.8 V | -10 | | 10 | μA | Submit Document Feedback Copyright © 2023 Texas Instruments Incorporated WWW.ti.com All typical specs are at $V_{CC1}$ =3.3V, $V_{CC2}$ =5V, $T_A$ =27°C, (Min/Max specs are over recommended operating conditions unless otherwise noted) | PARAMETER | | PARAMETER TEST CONDITIONS | | MIN | TYP | MAX | UNIT | |-----------------------------------------------|------------------------------------------------|-------------------------------|------------------------------------------|-----|-----|-----|------| | R <sub>ID</sub> Differential input resistance | | Differential input resistance | A, B | 96 | | | kohm | | | C <sub>ID</sub> Differential input capacitance | | V <sub>1</sub> = 0.4 sin (4E6πt) + 0.5 V | | 7 | | pF | ## **6.11 Transformer Driver Characteristics** | PARAMETER | | PARAMETER TEST CONDITIONS | | TYP | MAX | UNIT | |---------------------------------------|------------------------------|-------------------------------------------------------------------------------------------|-----|-----|-----|------| | f <sub>OSC</sub> Oscillator frequency | | V <sub>CC1</sub> = 5 V ± 10%, D1 and D2 connected to transformer | 350 | 450 | 610 | kHz | | fosc | Oscillator frequency | V <sub>CC1</sub> = 3.3 V ± 10%, D1 and D2 connected to transformer | 300 | 400 | 550 | kHz | | R <sub>ON</sub> | Switch on resistance | D1 and D2 connected to 50Ω pullup resistors | | 1 | 2.5 | ohm | | t <sub>r_D</sub> | D1, D2 output rise time | V <sub>CC1</sub> = 5 V ± 10%, See Figure 28, D1 and D2 connected to 50-Ω pullup resistors | 80 | | | ns | | t <sub>r_D</sub> | D1, D2 output rise time | $V_{CC1}$ = 3.3 V ± 10%, See Figure 28, D1 and D2 connected to 50-Ω pullup resistors | 70 | | | ns | | t <sub>f_D</sub> | D1, D2 output fall time | V <sub>CC1</sub> = 5 V ± 10%, See Figure 28, D1 and D2 connected to 50-Ω pullup resistors | | 55 | | ns | | t <sub>f_D</sub> | D1, D2 output fall time | $V_{CC1}$ = 3.3 V ± 10%, See Figure 28, D1 and D2 connected to 50-Ω pullup resistors | | 80 | | ns | | f <sub>St</sub> | Startup frequency | V <sub>CC1</sub> = 2.4 V, D1 and D2 connected to transformer | | 350 | | kHz | | t <sub>BBM</sub> | Break before make time delay | V <sub>CC1</sub> = 5 V ± 10%, See Figure 28, D1 and D2 connected to 50-Ω pullup resistors | 38 | | ns | | | | | $V_{CC1}$ = 3.3 V ± 10%, See Figure 28, D1 and D2 connected to 50-Ω pullup resistors | | 140 | | ns | ## **6.12 Supply Current** Bus loaded or unloaded (over recommended operating conditions unless otherwise noted) | But loaded of difficultied (over recommended operating conditions difficultied fields) | | | | | | | | | | |----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|--|--|--| | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | | | DRIVER ENABLE | D, RECEIVER DISABLED | | | | | | | | | | I <sub>CC1</sub> <sup>(1)</sup> | Logic-side supply current, $\overline{\text{RE}}$ at 0 V or V <sub>CC</sub> , DE at 0 V or VC <sub>C1</sub> , 3.3-V V <sub>CC1</sub> | | 5 | 8 | mA | | | | | | I <sub>CC1</sub> <sup>(1)</sup> | Logic-side supply current, $\overline{\text{RE}}$ at 0 V or V <sub>CC</sub> , DE at 0 V or V <sub>CC1</sub> , 5-V V <sub>CC1</sub> | | 7 | 12 | mA | | | | | | I <sub>CC2</sub> (1) | Bus-side supply current, RE at 0 V or V <sub>CC</sub> , DE at 0 V, No load | | 10 | 15 | mA | | | | | | I <sub>CC2</sub> (1) | Bus-side supply current, RE at 0 V or V <sub>CC</sub> , DE at V <sub>CC1</sub> , No load | | 10 | 15 | mA | | | | | | CMTI | Common-mode transient immunity, See Figure 28, V <sub>I</sub> = V <sub>CC1</sub> or 0 V | 25 | 50 | | kV/µs | | | | | <sup>(1)</sup> I<sub>CC1</sub> and I<sub>CC2</sub> are measured when device is connected to external power supplies, V<sub>CC1</sub> and V<sub>CC2</sub>. In this case, D1 and D2 are open and disconnected from external transformer. Product Folder Links: /SO3086T 10 ## **6.13 Switching Characteristics: Driver** All typical specs are at $V_{CC1}$ =3.3V, $V_{CC2}$ =5V, $T_A$ =27°C, (Min/Max specs are over recommended operating conditions unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |-------------------------------------|---------------------------------------------------------------------------------------------------|--------------------------|-----|-----|-----|------|--|--| | 20-Mbps | 20-Mbps | | | | | | | | | t <sub>PHL</sub> , t <sub>PLH</sub> | Propagation delay | See Figure 20 | | 25 | 45 | ns | | | | PWD | Pulse width distortion <sup>(1)</sup> , t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 20 | | 1 | 7.5 | ns | | | | t <sub>R</sub> , t <sub>F</sub> | Differential output signal rise time and fall time | See Figure 20 | | 7 | 15 | ns | | | | t <sub>PZH</sub> , t <sub>PZL</sub> | Propagation delay,<br>high-impedance-tohigh-level output and<br>high-impedance-tolow-level output | See Figure 21, DE at 0 V | | 25 | 55 | ns | | | | t <sub>PHZ</sub> , t <sub>PLZ</sub> | Propagation delay,<br>high-level-to-highimpedance output<br>and low-level to highimpedance output | See Figure 22, DE at 0 V | | 25 | 55 | ns | | | <sup>(1)</sup> Also known as pulse skew. ## **6.14 Switching Characteristics: Receiver** All typical specs are at $V_{CC1}$ =3.3V, $V_{CC2}$ =5V, $T_A$ =27°C, (Min/Max specs are over recommended operating conditions unless otherwise noted) | otherwise noted) | | | | | | | | | |-------------------------------------|-------------------------------------------------------------------------------------------------------|--------------------------|-----|-----|-----|------|--|--| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | 20-Mbps | | | | | | | | | | t <sub>r</sub> , t <sub>f</sub> | Differential output rise time and fall time | See Figure 24 | | 1 | | ns | | | | $t_{PHL}, t_{PLH}$ | Propagation delay | See Figure 24 | | 103 | 125 | ns | | | | PWD | Pulse Skew, t <sub>PHL</sub> - t <sub>PLH</sub> | See Figure 24 | | 3 | 15 | ns | | | | t <sub>PHZ</sub> , t <sub>PZH</sub> | Propagation delay, high-level-tohigh-<br>impedance output and highimpedance-to-<br>high-level output | See Figure 25, DE at 0 V | | 11 | 22 | ns | | | | t <sub>PZL</sub> , t <sub>PLZ</sub> | Propagation delay, highimpedance-to-<br>low-level output<br>and low-level-to-high-impedance<br>output | See Figure 26, DE at 0 V | | 11 | 22 | ns | | | ## **6.15 Insulation Characteristics Curves** Figure 6-1. Thermal Derating Curve for Safety Limiting Power for DW-16 Package ## 6.16 Typical Characteristics Figure 6-7. Receiver Propagation vs Free-Air Temperature ## **6.16 Typical Characteristics (continued)** ### 6.16 Typical Characteristics (continued) Figure 6-13. Receiver High-Level Output Current vs High-Level **Output Voltage** Figure 6-14. Receiver Low-Level Output Current vs Low-Level **Output Voltage** Figure 6-15. Input Bias Current vs Bus Input Voltage Figure 6-16. Differential Output Voltage vs Free-Air Temperature Figure 6-17. Recommended Minimum Differential Input Voltage vs Signaling Rate ### 7 Parameter Measurement Information Figure 7-2. Driver V<sub>OD</sub> With Common-Mode Loading Test Circuit Figure 7-3. Test Circuit and Waveform Definitions For The Driver Common-Mode Output Voltage Figure 7-4. Driver Switching Test Circuit and Voltage Waveforms Figure 7-5. Driver High-Level Output Enable and Disable Time Test Circuit and Voltage Waveforms Figure 7-6. Driver Low-Level Output Enable and Disable Time Test Circuit and Voltage Waveform Figure 7-7. Receiver Voltage and Current Definitions Figure 7-8. Receiver Switching Test Circuit and Waveforms Figure 7-9. Receiver Enable Test Circuit and Waveforms, Data Output High Submit Document Feedback Figure 7-10. Receiver Enable Test Circuit and Waveforms, Data Output Low Figure 7-11. Transient Over-Voltage Test Circuit Figure 7-12. Common-Mode Transient Immunity Test Circuit Figure 7-13. Transition Times and Break-Before-Make Time Delay for D1, D2 Outputs ## 8 Detailed Description ### 8.1 Overview ISO3086T is an isolated full-duplex differential transceiver with integrated transformer driver. The integrated transformer driver supports elegant secondary power supply design. This device is rated to provide galvanic isolation up to 4242 $V_{PK}$ per VDE and 2500 $V_{RMS}$ per UL. It has active-high driver enable and active-low receiver enable to control the data flow. It is suitable for data transmission up to 20 Mbps. When the driver enable pin, DE, is logic high, the differential outputs Y and Z follow the logic states at data input D. A logic high at D causes Y to turn high and Z to turn low. In this case the differential output voltage defined as $V_{OD} = V_{(Y)} - V_{(Z)}$ is positive. When D is low, the output states reverse, Z turns high, Y becomes low, and $V_{OD}$ is negative. When DE is low, both outputs turn high-impedance. In this condition the logic state at D is irrelevant. The DE pin has an internal pulldown resistor to ground, thus when left open the driver is disabled (high-impedance) by default. The D pin has an internal pullup resistor to $V_{CC}$ , thus, when left open while the driver is enabled, output Y turns high and Z turns low. When the receiver enable pin, $\overline{RE}$ , is logic low, the receiver is enabled. When the differential input voltage defined as $V_{ID} = V_{(A)} - V_{(B)}$ is positive and higher than the positive input threshold, $V_{IT+}$ , the receiver output, R, turns high. When $V_{ID}$ is negative and lower than the negative input threshold, $V_{IT-}$ , the receiver output, R, turns low. If $V_{ID}$ is between $V_{IT+}$ and $V_{IT-}$ the output is indeterminate. When $\overline{RE}$ is logic high or left open, the receiver output is high-impedance and the magnitude and polarity of $V_{ID}$ are irrelevant. Internal biasing of the receiver inputs causes the output to go failsafe-high when the transceiver is disconnected from the bus (open-circuit), the bus lines are shorted (short-circuit), or the bus is not actively driven (idle bus). ## 8.2 Functional Block Diagram ## 8.3 Device Functional Modes Table 8-1 and Table 8-2 are the function tables for the ISO3086T driver and receiver. **Table 8-1. Driver Function Table** | INPUT | ENABLE | OUTPUTS | | | |-------|--------|---------|------|--| | (D) | (DE) | Y | Z | | | Н | Н | Н | L | | | L | Н | L | Н | | | X | L | hi-Z | hi-Z | | | X | OPEN | hi-Z | hi-Z | | | OPEN | Н | Н | L | | **Table 8-2. Receiver Function Table** | | ENABLE<br>( RE) | OUTPUT<br>(R) | | | | | | |----------------------------------|-----------------|---------------|--|--|--|--|--| | -0.01 V ≤ V <sub>ID</sub> | L | Н | | | | | | | -0.2 V < V <sub>ID</sub> -0.01 V | L | ? | | | | | | | V <sub>ID</sub> ≤ -0.2 V | L | L | | | | | | | X | Н | hi-Z | | | | | | | X | OPEN | hi-Z | | | | | | | Open circuit | L | Н | | | | | | | Short Circuit | L | Н | | | | | | | Idle (terminated) bus | L | Н | | | | | | | | | | | | | | | Submit Document Feedback ## 8.3.1 Device I/O Schematics Figure 8-1. Equivalent Circuit Schematics Figure 8-2. Equivalent Circuit Schematics ## 9 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 9.1 Application Information The ISO308T consists of an RS-485 transceiver commonly used for asynchronous data transmissions. Full-duplex implementation requires two signal pairs (four wires), and allows each node to transmit data on one pair while simultaneously receiving data on the other pair. To eliminate line reflections, each cable end is terminated with a termination resistor, R(T), whose value matches the characteristic impedance, Z0, of the cable. This method, known as parallel termination, allows for higher data rates over longer cable length. Figure 9-1. Half-Duplex Transceiver Configurations ### 9.2 Typical Application Figure 9-2. Typical Application Circuit ### 9.2.1 Design Requirements RS-485 is a robust electrical standard suitable for long-distance networking that may be used in a wide range of applications with varying requirements, such as distance, data rate, and number of nodes. Table 9-1. Design Parameters | PARAMETER | VALUE | |-------------------------------|---------------| | Pullup and Pulldown Resistors | 1 kΩ to 10 kΩ | | Decoupling Capacitors | 100 nF | #### 9.2.2 Detailed Design Procedure ### 9.2.2.1 Transient Voltages Isolation of a circuit insulates it from other circuits and earth so that noise develops across the insulation rather than circuit components. The most common noise threat to data-line circuits is voltage surges or electrical fast transients that occur after installation and the transient ratings of the ISO3086T are sufficient for all but the most severe installations. However, some equipment manufacturers use their ESD generators to test transient susceptibility of their equipment and can easily exceed insulation ratings. ESD generators simulate static discharges that may occur during device or equipment handling with low-energy but very high voltage transients. Figure 9-3 models the ISO3086T bus IO connected to a noise generator. $C_{IN}$ and $R_{IN}$ is the device and any other stray or added capacitance or resistance across the A or B pin to GND2, $C_{ISO}$ and $R_{ISO}$ is the capacitance and resistance between GND1 and GND2 of the ISO3086T plus those of any other insulation (transformer, etc.), and we assume stray inductance negligible. From this model, the voltage at the isolated bus return is shown in Equation 1 and will always be less than 16 V from $V_N$ . $$v_{GND2} = v_N \frac{Z_{ISO}}{Z_{ISO} + Z_{IN}}$$ (1) If the ISO3086T are tested as a stand-alone device, $R_{IN}$ = 6 × 10<sup>4</sup> $\Omega$ , $C_{IN}$ = 16 × 10<sup>-12</sup> F, $R_{ISO}$ = 10<sup>9</sup> $\Omega$ and $C_{ISO}$ = 10<sup>-12</sup> F. In Figure 9-3 the resistor ratio determines the voltage ratio at low frequency and it is the inverse capacitance ratio at high frequency. In the stand-alone case and for low frequency, use Equation 2, or essentially all of noise appears across the barrier. $$\frac{v_{GND2}}{v_N} = \frac{R_{ISO}}{R_{ISO} + R_{IN}} = \frac{10^9}{10^9 + 6 \times 10^4}$$ (2) At very high frequency, Equation 3 is true, and 94% of V<sub>N</sub> appears across the barrier. $$\frac{v_{GND2}}{v_N} = \frac{\frac{1}{C_{ISO}}}{\frac{1}{C_{ISO}} + \frac{1}{C_{IN}}} = \frac{1}{1 + \frac{C_{ISO}}{C_{IN}}} = \frac{1}{1 + \frac{1}{16}} = 0.94$$ (3) As long as $R_{ISO}$ is greater than $R_{IN}$ and $C_{ISO}$ is less than $C_{IN}$ , most of transient noise appears across the isolation barrier, as it should. TI recommends not testing equipment transient susceptibility with ESD generators or consider product claims of ESD ratings above the barrier transient ratings of an isolated interface. ESD is best managed through recessing or covering connector pins in a conductive connector shell and installer training. Figure 9-3. Noise Model ## 9.2.3 Application Curve At maximum working voltage, ISO3086T isolation barrier has more than 28 years of life. Figure 9-4. Time-Dependent Dielectric Breakdown Test Results ## 10 Power Supply Recommendations To ensure reliable operation at all data rates and supply voltages, TI recommends a $0.1-\mu F$ bypass capacitor at input and output supply pins ( $V_{CC1}$ and $V_{CC2}$ ). The capacitors should be placed as close to the supply pins as possible. This device is used in applications where only a single primary-side power supply is available. Isolated power can be generated for the secondary-side with the help of integrated transformer driver. ## 11 Layout ## 11.1 Layout Guidelines ON-chip IEC-ESD protection is good for laboratory and portable equipment but never sufficient for EFT and surge transients occurring in industrial environments. Therefore, robust and reliable bus node design requires the use of external transient protection devices. Because ESD and EFT transients have a wide frequency bandwidth from approximately 3-MHz to 3-GHz, high-frequency layout techniques must be applied during PCB design. A minimum of four layers is required to accomplish a low EMI PCB design (see Figure 11-1). - Layer stacking should be in the following order (top-to-bottom): high-speed signal layer, ground plane, power plane, and low-frequency signal layer. - Placing a solid ground plane next to the high-speed signal layer establishes controlled impedance for transmission line interconnects and provides an excellent low-inductance path for the return current flow. - Placing the power plane next to the ground plane creates additional high-frequency bypass capacitance of approximately 100 pF/in<sup>2</sup>. - Routing the slower speed control signals on the bottom layer allows for greater flexibility as these signal links usually have margin to tolerate discontinuities such as vias. - Place the protection circuitry close to the bus connector to prevent noise transients from penetrating your board. - Use V<sub>CC</sub> and ground planes to provide low-inductance. High-frequency currents might follow the path of least inductance and not necessarily the path of least resistance. - Design the protection components into the direction of the signal path. Do not force the transient currents to divert from the signal path to reach the protection device. - Apply 0.1-µF bypass capacitors as close as possible to the V<sub>CC</sub>-pins of transceiver, UART, and controller ICs on the board. - Use at least two vias for V<sub>CC</sub> and ground connections of bypass capacitors and protection devices to minimize effective via-inductance. - Use 1-kΩ to 10-kΩ pullup and pulldown resistors for enable lines to limit noise currents in these lines during transient events. - Insert pulse-proof resistors into the A and B bus lines if the TVS clamping voltage is higher than the specified maximum voltage of the transceiver bus pins. These resistors limit the residual clamping current into the transceiver and prevent it from latching up. - While pure TVS protection is sufficient for surge transients up to 1 kV, higher transients require metal-oxide varistors (MOVs) which reduce the transients to a few hundred volts of clamping voltage, and transient blocking units (TBUs) that limit transient current to less than 1 mA. - Routing the high-speed traces on the top layer avoids the use of vias (and the introduction of their inductances) and allows for clean interconnects between the isolator and the transmitter and receiver circuits of the data link. If an additional supply voltage plane or signal layer is needed, add a second power and ground plane system to the stack to keep it symmetrical. This makes the stack mechanically stable and prevents it from warping. Also the power and ground plane of each power system can be placed closer together, thus increasing the high-frequency bypass capacitance significantly. #### Note For detailed layout recommendations, see Application Note *Digital Isolator Design Guide*, SLLA284. # 11.2 Layout Example Figure 11-1. Recommended Layer Stack ## 12 Device and Documentation Support ## 12.1 Documentation Support ### 12.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, Isolated, Full-Duplex, 20-Mbps, 3.3-V to 5-V RS-485 Interface reference guide - Texas Instruments, Digital Isolator Design Guide application report - Texas Instruments, Isolation Glossary application report ### 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 12.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 12.4 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|----------|---------------|----------------|-----------------------|------|---------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | ISO3086TDW | Obsolete | Production | SOIC (DW) 16 | - | - | Call TI | Call TI | -40 to 85 | ISO3086T | | ISO3086TDWR | Active | Production | SOIC (DW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ISO3086T | | ISO3086TDWR.A | Active | Production | SOIC (DW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ISO3086T | | ISO3086TDWR.B | Active | Production | SOIC (DW) 16 | 2000 LARGE T&R | - | Call TI | Call TI | -40 to 85 | | | ISO3086TDWRG4 | Active | Production | SOIC (DW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ISO3086T | | ISO3086TDWRG4.A | Active | Production | SOIC (DW) 16 | 2000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | ISO3086T | | ISO3086TDWRG4.B | Active | Production | SOIC (DW) 16 | 2000 LARGE T&R | - | Call TI | Call TI | -40 to 85 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 18-Jul-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 18-Jun-2025 ## TAPE AND REEL INFORMATION | | • | |----|-----------------------------------------------------------| | A0 | Dimension designed to accommodate the component width | | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ISO3086TDWR | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | | ISO3086TDWRG4 | SOIC | DW | 16 | 2000 | 330.0 | 16.4 | 10.75 | 10.7 | 2.7 | 12.0 | 16.0 | Q1 | www.ti.com 18-Jun-2025 ## \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---------------|--------------|-----------------|------|------|-------------|------------|-------------| | ISO3086TDWR | SOIC | DW | 16 | 2000 | 353.0 | 353.0 | 32.0 | | ISO3086TDWRG4 | SOIC | DW | 16 | 2000 | 353.0 | 353.0 | 32.0 | 7.5 x 10.3, 1.27 mm pitch SMALL OUTLINE INTEGRATED CIRCUIT This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated