











INA270A-Q1, INA271A-Q1

SBOS401C -JULY 2007-REVISED APRIL 2016

# INA27xA-Q1 Automotive Grade, -16V to +80V, Low- or High-side, High-Speed, Voltage Output Current Sense Amplifier With Simplified Filter Inputs

#### 1 Features

- Qualified for Automotive Applications
- AEC-Q100 Qualified With the Following Results:
  - Device Temperature Grade 1: -40°C to +125°C Ambient Operating Temperature Range
  - Device HBM ESD Classification Level 2
  - Device CDM ESD Classification Level C6
- · Pinout Optimized for External Filtering
- Wide Common-Mode Range: –16 V to +80 V
- Accuracy:
  - CMRR: 120 dB
  - ±2.5-mV Offset (Maximum)
  - ±1% Gain Error (Maximum)
  - 20-μV/°C Offset Drift (Maximum)
  - 55-ppm/°C Gain Drift (Maximum)
- · Bandwidth: Up to 130 kHz
- Two Gain Options Available:
  - 14 V/V (INA270A-Q1)
  - 20 V/V (INA271A-Q1)
- Quiescent Current: 900 μA (Maximum)
- Power Supply: 2.7 V to 18 V
- Packages: SOIC-8

# 2 Applications

- Electric Power Steering (EPS) Systems
- Body Control Modules
- · Brake Systems
- Electronic Stability Control (ESC) Systems

# 3 Description

The INA270A-Q1 and INA271A-Q1 (INA27xA-Q1) family of current-shunt monitors with voltage output can sense voltage drops across current shunts at common-mode voltages from -16 V to +80 V, independent of the supply voltage. The INA27xA-Q1 pinouts readily enable filtering.

The INA27xA-Q1 devices are available with two output voltage scales: 14 V/V and 20 V/V. The 130-kHz bandwidth simplifies use in current-control loops.

The INA27xA-Q1 operates from a single 2.7-V to 18-V supply, drawing a maximum of 900  $\mu$ A of supply current. They are specified over the extended operating temperature range of –40°C to +125°C and are offered in an SOIC-8 package.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |  |  |
|-------------|----------|-------------------|--|--|
| INA270A-Q1  | COIC (8) | 4.00 2.04         |  |  |
| INA271A-Q1  | SOIC (8) | 4.90 mm × 3.91 mm |  |  |

For all available packages, see the orderable addendum at the end of the data sheet.

#### Simplified Schematic



Copyright © 2016, Texas Instruments Incorporated



# **Table of Contents**

| 1 | Eastures 4                           |    | 8.4 Device Functional Modes          | C   |
|---|--------------------------------------|----|--------------------------------------|-----|
| - | Features                             | •  |                                      |     |
| 2 | Applications 1                       | 9  | Application and Implementation       |     |
| 3 | Description 1                        |    | 9.1 Application Information          | 11  |
| 4 | Revision History2                    |    | 9.2 Typical Application              | 14  |
| 5 | Device Comparison Table 3            | 10 | Power Supply Recommendations         | 16  |
| 6 | Pin Configuration and Functions3     |    | 10.1 Shutdown                        | 16  |
| 7 | Specifications                       | 11 | Layout                               | 17  |
| • | 7.1 Absolute Maximum Ratings         |    | 11.1 Layout Guidelines               | 17  |
|   | 7.2 ESD Ratings                      |    | 11.2 Layout Example                  | 17  |
|   | 7.3 Recommended Operating Conditions | 12 | Device and Documentation Support     | 18  |
|   | 7.4 Thermal Information              |    | 12.1 Related Links                   |     |
|   | 7.5 Electrical Characteristics 4     |    | 12.2 Community Resources             | 18  |
|   | 7.6 Typical Characteristics 6        |    | 12.3 Trademarks                      | 18  |
| 8 | Detailed Description9                |    | 12.4 Electrostatic Discharge Caution | 18  |
| O | 8.1 Overview                         |    | 12.5 Glossary                        | 18  |
|   | 8.2 Functional Block Diagram         | 13 | Mechanical, Packaging, and Orderable | 4.0 |
|   | 8.3 Feature Description              |    | Information                          | 18  |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| <ul> <li>Updated data sheet title, Features, and Applications</li> <li>Updated device name from INA270-Q1 and INA271-Q1 to INA270A-Q1 and INA271A-Q1</li> <li>Added A-Q1 to INA270 and INA271 throughout document</li> <li>Added Device Information table, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, First- or Second-Order Filtering section Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section</li> <li>Changed V+ to V<sub>S</sub> throughout</li> <li>Added equation (V<sub>IN+</sub> + V<sub>IN-</sub>)/2 to common-mode in Absolute Maximum Ratings table</li> <li>Updated V<sub>SENSE</sub> equation</li> <li>Changed Input offset voltage temperature coefficient symbol</li> </ul> | CI | hanges from Revision B (February 2010) to Revision C                                                                                                                                                                      | Page |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| <ul> <li>Added A-Q1 to INA270 and INA271 throughout document</li> <li>Added Device Information table, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, First- or Second-Order Filtering section Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.</li> <li>Changed V+ to V<sub>S</sub> throughout</li> <li>Added equation (V<sub>IN+</sub> + V<sub>IN-</sub>)/2 to common-mode in Absolute Maximum Ratings table.</li> <li>Updated V<sub>SENSE</sub> equation.</li> </ul>                                                                                                                                                                                                                        | •  | Updated data sheet title, Features, and Applications                                                                                                                                                                      | 1    |
| <ul> <li>Added Device Information table, ESD Ratings table, Feature Description section, Device Functional Modes, Application and Implementation section, Power Supply Recommendations section, First- or Second-Order Filtering section Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.</li> <li>Changed V+ to V<sub>S</sub> throughout</li> <li>Added equation (V<sub>IN+</sub> + V<sub>IN-</sub>)/2 to common-mode in Absolute Maximum Ratings table.</li> <li>Updated V<sub>SENSE</sub> equation.</li> </ul>                                                                                                                                                                                                                                                                                     | •  | Updated device name from INA270-Q1 and INA271-Q1 to INA270A-Q1 and INA271A-Q1                                                                                                                                             | 1    |
| Application and Implementation section, Power Supply Recommendations section, First- or Second-Order Filtering section Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable Information section.  Changed V+ to V <sub>S</sub> throughout  Added equation (V <sub>IN+</sub> + V <sub>IN-</sub> )/2 to common-mode in Absolute Maximum Ratings table.                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | •  | Added A-Q1 to INA270 and INA271 throughout document                                                                                                                                                                       | 1    |
| <ul> <li>Added equation (V<sub>IN+</sub> + V<sub>IN-</sub>)/2 to common-mode in <i>Absolute Maximum Ratings</i> table.</li> <li>Updated V<sub>SENSE</sub> equation.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | •  | Application and Implementation section, Power Supply Recommendations section, First- or Second-Order Filtering section Layout section, Device and Documentation Support section, and Mechanical, Packaging, and Orderable | 1    |
| Updated V <sub>SENSE</sub> equation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | •  | Changed V+ to V <sub>S</sub> throughout                                                                                                                                                                                   | 3    |
| · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | •  | Added equation (V <sub>IN+</sub> + V <sub>IN-</sub> )/2 to common-mode in Absolute Maximum Ratings table                                                                                                                  | 3    |
| Changed Input offset voltage temperature coefficient symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | •  | Updated V <sub>SENSE</sub> equation                                                                                                                                                                                       | 4    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | •  | Changed Input offset voltage temperature coefficient symbol                                                                                                                                                               | 4    |

Product Folder Links: INA270A-Q1 INA271A-Q1

ubinit Documentation Feedback



# 5 Device Comparison Table

| DEVICE     | GAIN   |
|------------|--------|
| INA270A-Q1 | 14 V/V |
| INA271A-Q1 | 20 V/V |

# 6 Pin Configuration and Functions



(1) NC - No internal connection

#### **Pin Functions**

| PIN NAME NO.   |           | TYPE <sup>(1)</sup> | DESCRIPTION                                                 |  |  |
|----------------|-----------|---------------------|-------------------------------------------------------------|--|--|
|                |           | I TPE\"             |                                                             |  |  |
| BUF IN         | 4         | AI                  | Buffer Input. Connect to output of filter from PRE OUT      |  |  |
| GND 2 A Ground |           | Ground              |                                                             |  |  |
| IN- 1 AI       |           | AI                  | Negative input. Connect to load side of shunt resistor.     |  |  |
| IN+            | 8         | AI                  | Positive input. Connect to supply side of shunt resistor.   |  |  |
| NC             | 7         | _                   | Not internally connected. Connect to ground.                |  |  |
| PRE OUT        | PRE OUT 3 |                     | Pre Amplifier Output. Connect to input of filter to BUF IN. |  |  |
| OUT 5 AO       |           | AO                  | Output                                                      |  |  |
| Vs             | 6         | Al                  | Power supply, 2.7 V to 18 V                                 |  |  |

<sup>(1)</sup> A = Analog, AI = Analog input, AO = Analog output

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                                | MIN         | MAX           | UNIT |
|------------------|--------------------------------------------------------------------------------|-------------|---------------|------|
| Vs               | Supply voltage                                                                 |             | 18            | V    |
| $V_{SENSE}$      | Differential analog input voltage range (V <sub>IN+</sub> – V <sub>IN-</sub> ) | -18         | 18            | V    |
| $V_{CM}$         | Common-mode analog input voltage range $(V_{IN+} + V_{IN-})/2$                 | -16         | 80            | V    |
| Vo               | Analog output voltage range (OUT and PRE OUT)                                  | (GND – 0.3) | $(V_S) + 0.3$ | V    |
| I <sub>I</sub>   | Input current (any pin)                                                        |             | 5             | mA   |
| $T_J$            | Maximum junction temperature                                                   |             | 150           | °C   |
| T <sub>A</sub>   | Operating free-air temperature                                                 | -40         | 125           | °C   |
| T <sub>stg</sub> | Storage temperature                                                            | <b>–</b> 65 | 150           | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.



# 7.2 ESD Ratings

|                    |                         |                                                         | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------|-------|------|
|                    |                         | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | 2000  |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Machine Model (MM)                                      | 100   | V    |
|                    |                         | Charged-device model (CDM), per AEC Q100-011            | 1000  |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# 7.3 Recommended Operating Conditions

|          |                                | MIN | NOM | MAX | UNIT |
|----------|--------------------------------|-----|-----|-----|------|
| Vs       | Supply voltage                 | 2.7 | 5   | 18  | V    |
| $V_{CM}$ | Common mode input              | -16 | 12  | 80  | V    |
| $T_A$    | Operating free-air temperature | -40 | 25  | 125 | °C   |

#### 7.4 Thermal Information

|                      |                                              | INA27xA-Q1 |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)   | UNIT |
|                      |                                              | 8 PINS     |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 78.8       | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 71.6       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 68.2       | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 22         | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter | 67.6       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | n/a        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

# 7.5 Electrical Characteristics

T<sub>A</sub> = 25°C, V<sub>S</sub> = 5 V, V<sub>CM</sub> = 12 V, V<sub>SENSE</sub> = 100 mV, PRE OUT connected to BUF IN (unless otherwise noted)

|                      | PARAMETER                                         | TEST CONDITIONS                                                                                                     | MIN | TYP  | MAX                             | UNIT  |
|----------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|-----|------|---------------------------------|-------|
| Input                |                                                   |                                                                                                                     |     |      | <u> </u>                        |       |
| $V_{SENSE}$          | Full-scale input voltage                          | V <sub>SENSE</sub> = V <sub>IN+</sub> - V <sub>IN-</sub>                                                            |     | 0.15 | (V <sub>S</sub> – 0.2)/<br>Gain | V     |
| $V_{CM}$             | Common-mode input voltage                         | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                | -16 |      | 80                              | V     |
|                      |                                                   | $V_{IN+} = -16 \text{ V to } +80 \text{ V}$                                                                         | 80  | 120  |                                 |       |
| CMRR                 | Common-mode rejection                             | $V_{IN+} = 12 \text{ V to } 80 \text{ V},$<br>$T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                  | 100 | 120  |                                 | dB    |
| V                    | Offset voltage, RTI <sup>(1)</sup>                |                                                                                                                     |     | ±0.5 | 2.5                             | \/    |
| Vos                  | Offset voltage, RTIV                              | $T_A = -40$ °C to +125°C                                                                                            |     |      | ±3                              | mV    |
| dV <sub>OS</sub> /dT | Input offset voltage temperature coefficient      | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$                                                                |     | 2.5  | 20                              | μV/°C |
| PSR                  | Offset voltage power-supply rejection             | $V_S = 2.7 \text{ V to } 18 \text{ V}, V_{CM} = 18 \text{ V}, T_A = -40^{\circ}\text{C}$ to +125 $^{\circ}\text{C}$ |     | 5    | 100                             | μV/V  |
| I <sub>IB</sub>      | Input bias current                                | IN- pin, T <sub>A</sub> = -40°C to +125°C full range                                                                |     | ±8   | ±16                             | μА    |
| Z <sub>O</sub>       | Output impedance (2)                              | PRE OUT pin                                                                                                         |     | 96   |                                 | kΩ    |
|                      | Buffer input bias current                         |                                                                                                                     |     | -50  |                                 | nA    |
|                      | Buffer input bias current temperature coefficient |                                                                                                                     |     | ±0.3 |                                 | nA/°C |

<sup>(1)</sup> RTI = referred to input

Product Folder Links: INA270A-Q1 INA271A-Q1

<sup>(2)</sup> Initial resistor variation is ±30% with an additional –2200-ppm/°C temperature coefficient.



# **Electrical Characteristics (continued)**

 $T_A = 25$ °C,  $V_S = 5$  V,  $V_{CM} = 12$  V,  $V_{SENSE} = 100$  mV, PRE OUT connected to BUF IN (unless otherwise noted)

|                   | PARAMETER                                   | TEST CONDITION                                            | ONS                              | MIN TYP                  | MAX                     | UNIT               |
|-------------------|---------------------------------------------|-----------------------------------------------------------|----------------------------------|--------------------------|-------------------------|--------------------|
| Output            | (V <sub>SENSE</sub> ≥ 20 mV) <sup>(3)</sup> | <u>'</u>                                                  |                                  |                          |                         |                    |
| _                 | 0 :                                         | INA270A-Q1                                                |                                  | 14                       |                         |                    |
| G                 | Gain                                        | INA271A-Q1                                                |                                  | 20                       |                         | V/V                |
| G <sub>BUF</sub>  | Output buffer gain                          |                                                           |                                  | 2                        |                         | V/V                |
|                   |                                             |                                                           |                                  | ±0.2%                    | ±1%                     |                    |
|                   | Total gain error                            | V <sub>SENSE</sub> = 20 mV to 100 mV                      | $T_A = -40^{\circ}C$ to +125°C   |                          | ±2%                     |                    |
|                   | Total gain error temperature coefficient    | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$      | T <sub>A</sub> = -40°C to +125°C |                          | 50                      | ppm/°C             |
|                   | Total output error <sup>(4)</sup>           |                                                           |                                  |                          | ±2.2%                   |                    |
|                   | rotal output error                          | $T_A = -40^{\circ}\text{C to } +125^{\circ}\text{C}$      |                                  | ±1%                      | ±3%                     |                    |
|                   | Nonlinearity error                          | V <sub>SENSE</sub> = 20 mV to 100 mV                      |                                  | ±0.002%                  |                         |                    |
| Z <sub>O</sub>    | Output impedance                            | OUT pin                                                   |                                  | 1.5                      |                         | Ω                  |
|                   | Maximum capacitive load                     | No sustained oscillation                                  |                                  | 10                       |                         | nF                 |
| Voltage           | e Output <sup>(5)</sup>                     | •                                                         |                                  |                          |                         |                    |
|                   | Swing to V <sub>S</sub> power-supply rail   | $R_L = 10 \text{ k}\Omega$ to GND, $T_A = -40$            | 0°C to +125°C                    | $V_{S} - 0.05$           | $V_{S} - 0.2$           | V                  |
|                   | Swing to GND                                | $R_L = 10 \text{ k}\Omega \text{ to GND}, T_A = -40$      | 0°C to +125°C                    | V <sub>GND</sub> + 0.003 | V <sub>GND</sub> + 0.05 | V                  |
| Freque            | ency Response                               |                                                           |                                  |                          |                         |                    |
| BW                | Bandwidth                                   | $C_L = 5 pF$                                              |                                  | 130                      |                         | kHz                |
| $\phi_{\text{m}}$ | Phase margin                                | C <sub>L</sub> < 10 nF                                    |                                  | 40                       |                         | degrees            |
| SR                | Slew rate                                   |                                                           |                                  | 1                        |                         | V/μs               |
| ts                | Settling time (1%)                          | $V_{SENSE} = 10 \text{ mV} \text{ to } 100 \text{ mV}, 0$ | $C_L = 5 pF$                     | 2                        |                         | μS                 |
| Noise,            | RTI <sup>(1)</sup>                          |                                                           |                                  |                          |                         |                    |
| V <sub>n</sub>    | Voltage noise density                       |                                                           |                                  | 40                       |                         | nV/√ <del>Hz</del> |
| Power             | Supply                                      |                                                           |                                  |                          |                         |                    |
|                   | Quiocoopt ourront                           | V <sub>OUT</sub> = 2 V                                    |                                  | 700                      | 900                     | ^                  |
| lQ                | Quiescent current                           | $V_{SENSE} = 0 \text{ V}, T_A = -40^{\circ}\text{C to}$   | +125°C                           | 350                      | 950                     | μΑ                 |

Product Folder Links: INA270A-Q1 INA271A-Q1

 <sup>(3)</sup> For output behavior when V<sub>SENSE</sub> < 20 mV, see *Application Information* (4) Total output error includes effects of gain error and V<sub>OS</sub>.
 (5) See *Typical Characteristics* curve Output Swing vs Output Current and *Accuracy Variations as a Result of VSENSE and Common-Mode Voltage* in the *Application Information* section.

# TEXAS INSTRUMENTS

# 7.6 Typical Characteristics

 $T_A = 25$ °C,  $V_S = 12$  V,  $V_{CM} = 12$  V,  $V_{SENSE} = 100$  mV (unless otherwise noted)



Submit Documentation Feedback



# **Typical Characteristics (continued)**

 $T_A = 25$ °C,  $V_S = 12$  V,  $V_{CM} = 12$  V,  $V_{SENSE} = 100$  mV (unless otherwise noted)



Output stage is designed to source current. Current sinking capability is approximately 400 µA.

900 800 700 600 IQ(µA) 500 400 300 200 100 0 2 3 4 5 6 9 10 0 1 Output Voltage (V)

Figure 7. Positive Output Voltage Swing vs Output Current

Figure 8. Quiescent Current vs Output Voltage



Figure 9. Quiescent Current vs Common-Mode Voltage



Figure 10. Output Short-Circuit Current vs Supply Voltage



Figure 11. Preout Output Resistance Production Distribution



Figure 12. Buffer Gain vs Frequency



# **Typical Characteristics (continued)**

 $T_A = 25$ °C,  $V_S = 12$  V,  $V_{CM} = 12$  V,  $V_{SENSE} = 100$  mV (unless otherwise noted)





# 8 Detailed Description

#### 8.1 Overview

The INA27xA-Q1 is a family of voltage output current-sense amplifiers. INA27xA-Q1 operates over a wide common-mode voltage range (–16 V to +80 V). The package brings out the output of the pre amplifier stage (PRE OUT) and the input to the output buffer stage (BUF IN). This pinout readily enables filtering, see *First- or Second-Order Filtering*.

#### 8.2 Functional Block Diagram



Copyright © 2016, Texas Instruments Incorporated

# 8.3 Feature Description

#### 8.3.1 Output Voltage Range

The output of the INA27xA-Q1 is accurate within the output voltage swing range set by the power-supply pin, V<sub>S</sub>.

#### 8.4 Device Functional Modes

#### 8.4.1 First- or Second-Order Filtering

The INA27xA-Q1 devices readily enable the inclusion of filtering between the preamp output and buffer input. Single-pole filtering can be accomplished with a single capacitor because of the  $96-k\Omega$  output impedance at PRE OUT on pin 3 (see Figure 15a).

The INA27xA-Q1 devices readily lend themselves to second-order Sallen-Key configurations (see Figure 15b). When designing these configurations consider that the PRE OUT 96-k $\Omega$  output impedance exhibits an initial variation of ±30% with the addition of a –2200-ppm/°C temperature coefficient.



# **Device Functional Modes (continued)**



A. The INA27xA-Q1 can be easily connected for first-order or second-order filtering. Remember to use the appropriate buffer gain (INA270A-Q1 = 1.4, INA271A-Q1 = 2) when designing Sallen-Key configurations.

Figure 15. First-Order or Second-Order Filtering

Submit Documentation Feedback



# 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 9.1 Application Information

The INA27xA-Q1 measures the voltage developed across a current-sensing resistor when current passes through it. There is also a filtering feature to remove unwanted transients and smooth the output voltage.

#### 9.1.1 Basic Connection

Figure 16 illustrates the basic connection of the INA27xA-Q1. The input pins, IN+ and IN-, should be connected as closely as possible to the shunt resistor to minimize any resistance in series with the shunt resistance. Power-supply bypass capacitors are required for stability. Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise. Minimum bypass capacitors of 0.01  $\mu$ F and 0.1  $\mu$ F in value should be placed close to the supply pins. Although not mandatory, an additional 10- $\mu$ F electrolytic capacitor placed in parallel with the other bypass capacitors may be useful in applications with particularly noisy supplies.



Copyright © 2016, Texas Instruments Incorporated

Figure 16. INA270A-Q1 Basic Connection

### 9.1.2 Selecting R<sub>S</sub>

The value chosen for the shunt resistor,  $R_S$ , depends on the application and is a compromise between small-signal accuracy and maximum permissible voltage loss in the measurement line. High values of  $R_S$  provide better accuracy at lower currents by minimizing the effects of offset, while low values of  $R_S$  minimize voltage loss in the supply line. For most applications, best performance is attained with an  $R_S$  value that provides a full-scale shunt voltage range of 50 mV to 100 mV. Maximum input voltage for accurate measurements is  $(V_S - 0.2)$ /Gain.

Product Folder Links: INA270A-Q1 INA271A-Q1



#### **Application Information (continued)**

#### 9.1.3 Accuracy Variations as a Result of V<sub>SENSE</sub> and Common-Mode Voltage

The accuracy of the INA27xA-Q1 current-shunt monitors is a function of two main variables:  $V_{SENSE}$  ( $V_{IN+} - V_{IN-}$ ) and common-mode voltage,  $V_{CM}$ , relative to the supply voltage,  $V_{S}$ .  $V_{CM}$  is expressed as ( $V_{IN+} + V_{IN-}$ )/2; however, in practice,  $V_{CM}$  is seen as the voltage at  $V_{IN+}$  because the voltage drop across  $V_{SENSE}$  is usually small.

This section addresses the accuracy of these specific operating regions:

Normal Case 1:  $V_{SENSE} \ge 20$  mV,  $V_{CM} \ge V_{S}$ Normal Case 2:  $V_{SENSE} \ge 20$  mV,  $V_{CM} < V_{S}$ Low  $V_{SENSE}$  Case 1:  $V_{SENSE} < 20$  mV, -16 V  $\le V_{CM} < 0$ Low  $V_{SENSE}$  Case 2:  $V_{SENSE} < 20$  mV, 0 V  $\le V_{CM} \le V_{S}$ Low  $V_{SENSE}$  Case 3:  $V_{SENSE} < 20$  mV,  $V_{S} < V_{CM} \le 80$  V

# 9.1.3.1 Normal Case 1: $V_{SENSE} \ge 20 \text{ mV}$ , $V_{CM} \ge V_{S}$

This region of operation provides the highest accuracy. Here, the input offset voltage is characterized and measured using a two-step method. First, the gain is determined by Equation 1.

$$G = \frac{V_{OUT1} - V_{OUT2}}{100 \text{ mV} - 20 \text{ mV}}$$

where

- V<sub>OUT1</sub> = Output voltage with V<sub>SENSE</sub> = 100 mV
   V<sub>OUT2</sub> = Output voltage with V<sub>SENSE</sub> = 20 mV
- V<sub>OUT2</sub> Output voltage with v<sub>SENSE</sub> 20 mV

Then the offset voltage is measured at  $V_{SENSE} = 100$  mV and referred to the input (RTI) of the current-shunt monitor, as shown in Equation 2.

$$V_{os}RTI$$
 (referred to input) =  $\left(\frac{V_{out1}}{G}\right) - 100 \text{ mV}$  (2)

In *Typical Characteristics*, the Output Error vs Common-Mode Voltage curve shows the highest accuracy for the this region of operation. In this plot,  $V_S = 12 \text{ V}$ ; for  $V_{CM} \ge 12 \text{ V}$ , the output error is at its minimum. This case is also used to create the  $V_{SENSF} \ge 20 \text{ mV}$  output specifications in *Electrical Characteristics*.

# 9.1.3.2 Low $V_{SENSE}$ Case 1: $V_{SENSE}$ < 20 mV, -16 $V \le V_{CM}$ < 0; and Low $V_{SENSE}$ Case 3: $V_{SENSE}$ < 20 mV, $V_S$ < $V_{CM}$ $\le$ 80 V

Although the INA270A-Q1 family of devices are not designed for accurate operation in either of these regions, some applications are exposed to these conditions. For example, when monitoring power supplies that are switched on and off while  $V_S$  is still applied to the INA27xA-Q1 devices, it is important to know what the behavior of the devices is in these regions.

As  $V_{SENSE}$  approaches 0 mV, in these  $V_{CM}$  regions, the device output accuracy degrades. A larger-than-normal offset can appear at the current-shunt monitor output with a typical maximum value of  $V_{OUT} = 60$  mV for  $V_{SENSE} = 0$  mV. As  $V_{SENSE}$  approaches 20 mV,  $V_{OUT}$  returns to the expected output value with accuracy as specified in *Electrical Characteristics*. Figure 17 illustrates this effect using the INA271A-Q1 (Gain = 20).

Submit Documentation Feedback



#### Application Information (continued)



Figure 17. Example for Low  $V_{SENSE}$  Cases 1 and 3 (INA271A-Q1, Gain = 20)

### 9.1.3.3 Low $V_{SENSE}$ Case 2: $V_{SENSE} < 20 \text{ mV}$ , 0 V $\leq V_{CM} \leq V_{S}$

This region of operation is the least accurate for the INA27xA-Q1 family. To achieve the wide input common-mode voltage range, these devices use two operational amplifier (op amp) front ends in parallel. One op amp front end operates in the positive input common-mode voltage range, and the other in the negative input region. For this case, neither of these two internal amplifiers dominates and overall loop gain is very low. Within this region, V<sub>OUT</sub> approaches voltages close to linear operation levels for Normal Case 2.

This deviation from linear operation becomes greatest the closer  $V_{SENSE}$  approaches 0 V. Within this region, as  $V_{SENSE}$  approaches 20 mV, device operation is closer to that described by Normal Case 2. Figure 18 illustrates this behavior for the INA271A-Q1. The  $V_{OUT}$  maximum peak for this case is determined by maintaining a constant  $V_S$ , setting  $V_{SENSE} = 0$  mV and sweeping  $V_{CM}$  from 0 V to  $V_S$ . The exact  $V_{CM}$  at which  $V_{OUT}$  peaks during this case varies from part to part. The maximum peak voltage for the INA270A-Q1 is 0.28 V; for the INA271A-Q1, the maximum peak voltage is 0.4 V.



Figure 18. Example for Low V<sub>SENSE</sub> Case 2 (INA271A-Q1, Gain = 20)

#### 9.1.4 Transient Protection

The -16-V to 80-V common-mode range of the INA27xA-Q1 is ideal for withstanding automotive fault conditions ranging from 12-V battery reversal up to 80-V transients, since no additional protective components are needed up to those levels. In the event that the INA27xA-Q1 devices are exposed to transients on the inputs in excess of their ratings, external transient absorption with semiconductor transient absorbers (zeners or Transzorbs) are necessary.



#### **Application Information (continued)**

Use of MOVs or VDRs is not recommended except when they are used in addition to a semiconductor transient absorber. Select the transient absorber such that it never allows the INA27xA-Q1 to be exposed to transients greater than 80 V (that is, allow for transient absorber tolerance, as well as additional voltage because of transient absorber dynamic impedance).

Despite the use of internal zener-type ESD protection, the INA27xA-Q1 devices are not suited to using external resistors in series with the inputs, since the internal gain resistors can vary up to ±30%, but the internal resistors are tightly matched. If gain accuracy is not important, then resistors can be added in series with the INA27xA-Q1 inputs, with two equal resistors on each input.

#### 9.2 Typical Application



Copyright © 2016, Texas Instruments Incorporated

Figure 19. Filtering Configuration

#### 9.2.1 Design Requirements

In this application, the device is configured to measure a triangular periodic current at 10 kHz with filtering. The average current through the shunt is the information that is desired. This current can be either solenoid current or inductor current where current is being pulsed through.

Selecting the capacitor size is based on the lowest frequency component to be filtered out. The amount of signal that is filtered out is dependant on this cutoff frequency. From the cutoff frequency, the attention is 20 dB per decade.

#### 9.2.2 Detailed Design Procedure

Without this filtering capability, an input filter must be used. When series resistance is added to the input, large errors also come into play because the resistance must be large to create a low cutoff frequency. By using a 10-nF capacitor for the single-pole filter capacitor, the 10-kHz signal is averaged. The cutoff frequency made by the capacitor is set at 166 Hz frequency. This frequency is well below the periodic frequency and reduces the ripple on the output and the average current can easily be measured.

Submit Documentation Feedback



# **Typical Application (continued)**

#### 9.2.3 Application Curves

Figure 20 shows the output waveform without filtering. The output signal tracks the input signal with a large ripple. If this current is sampled by an ADC, many samples must be taken to average the current digitally. This process takes additional time to sample and average and is very time consuming, thus is unwanted for this application.

Figure 21 shows the output waveform with filtering. The output signal is filtered and the average can easily be measured with a small ripple. If this current is sampled by an ADC, only a few samples must be taken to average. Digital averaging is now not required and the time required is significantly reduced.





# 10 Power Supply Recommendations

The input circuitry of the INA27xA-Q1 can accurately measure beyond its power-supply voltage,  $V_S$ . For example, the  $V_S$  power supply can be 5 V, whereas the load power-supply voltage is up to 80 V. The output voltage range of the OUT terminal, however, is limited by the voltages on the power-supply pin.

#### 10.1 Shutdown

The INA27xA-Q1 devices do not provide a shutdown pin; however, because they consume a quiescent current less than 1 mA, they can be powered by either the output of logic gates or by transistor switches to supply power. Driving the gate low shuts down the INA27xA-Q1. Use a totem-pole output buffer or gate that can provide sufficient drive along with 0.1- $\mu$ F bypass capacitor, preferably ceramic with good high-frequency characteristics. This gate should have a supply voltage of 3 V or greater, because the INA27xA-Q1 requires a minimum supply greater than 2.7 V. In addition to eliminating quiescent current, this gate also turns off the 10- $\mu$ A bias current present at each of the inputs.

#### NOTE

The IN+ and IN- inputs are able to withstand full common-mode voltage under all powered and under-powered conditions. Figure 22 shows an example of the shutdown circuit.



Copyright © 2016, Texas Instruments Incorporated

Figure 22. INA27xA-Q1 Example Shutdown Circuit Schematic

Submit Documentation Feedback



#### 11 Layout

#### 11.1 Layout Guidelines

- Connect the input pins to the sensing resistor using a Kelvin or 4-wire connection. This connection technique
  ensures that only the current-sensing resistor impedance is detected between the input pins. Poor routing of
  the current-sensing resistor commonly results in additional resistance present between the input pins. Given
  the very low ohmic value of the current resistor, any additional high-current carrying impedance can cause
  significant measurement errors.
- Place the power-supply bypass capacitor as closely as possible to the supply and ground pins. The
  recommended value of this bypass capacitor is 0.1 μF. Additional decoupling capacitance can be added to
  compensate for noisy or high-impedance power supplies.

#### 11.1.1 RFI and EMI

Attention to good layout practices is always recommended. Keep traces short and, when possible, use a printed circuit board (PCB) ground plane with surface-mount components placed as close to the device pins as possible. Small ceramic capacitors placed directly across amplifier inputs can reduce RFI and EMI sensitivity. PCB layout should locate the amplifier as far away as possible from RFI sources. Sources can include other components in the same system as the amplifier itself, such as inductors (particularly switched inductors handling a lot of current and at high frequencies). RFI can generally be identified as a variation in offset voltage or dc signal levels with changes in the interfering RF signal. If the amplifier cannot be located away from sources of radiation, shielding may be needed. Twisting wire input leads makes them more resistant to RF fields. The difference in input pin location of the INA27xA-Q1 versus the INA193 through INA198 may provide different EMI performance.

#### 11.2 Layout Example



Figure 23. INA27xA-Q1 Example Layout

Submit Documentation Feedback



# 12 Device and Documentation Support

#### 12.1 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 1. Related Links

| PARTS      | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|------------|----------------|--------------|---------------------|---------------------|---------------------|
| INA270A-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |
| INA271A-Q1 | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 12.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 12.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 12.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Product Folder Links: INA270A-Q1 INA271A-Q1

www.ti.com

10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                 |              |              |
| INA270AQDRQ1          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | INA270       |
| INA270AQDRQ1.A        | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | INA270       |
| INA271AQDRQ1          | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | INA271       |
| INA271AQDRQ1.A        | Active | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | INA271       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



SMALL OUTLINE INTEGRATED CIRCUIT



### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025