









INA180-Q1, INA2180-Q1, INA4180-Q1 SLYS017D - APRIL 2018 - REVISED JULY 2022

# INAx180-Q1 Automotive, Low- and High-Side Voltage Output, Current-Sense **Amplifiers**

### 1 Features

- AEC-Q100 qualified for automotive applications
  - Temperature grade 1: –40°C ≤ T<sub>A</sub> ≤ +125°C
  - HBM ESD classification level 2
  - CDM ESD classification level C6
- Functional Safety-Capable
  - Documentation available to aid functional safety system design
- Common-mode range (V<sub>CM</sub>): -0.2 V to +26 V
- High bandwidth: 350 kHz (A1 devices)
- Offset voltage:
  - ±150  $\mu$ V (maximum) at V<sub>CM</sub> = 0 V
  - ±500 µV (maximum) at  $V_{CM}$  = 12 V
- Output slew rate: 2 V/µs
- Accuracy:
  - ±1% gain error (maximum)
  - 1-μV/°C offset drift (maximum)
- Gain options:
  - 20 V/V (A1 devices)
  - 50 V/V (A2 devices)
  - 100 V/V (A3 devices)
  - 200 V/V (A4 devices)
- Quiescent current: 260 µA maximum (INA180-Q1)

# 2 Applications

- Motor control
- **Battery monitoring**
- Power management
- Lighting control
- Overcurrent detection



Typical Application Circuit

# 3 Description

The INA180-Q1, INA2180-Q1, and INA4180-Q1 (INAx180-Q1) current sense amplifiers are designed for cost-optimized applications. These devices are part of a family of current-sense amplifiers (also called current-shunt monitors) that sense voltage drops across current-sense resistors at commonmode voltages from -0.2 V to +26 V, independent of the supply voltage. The INAx180-Q1 integrate a matched resistor gain network in four, fixed-gain device options: 20 V/V, 50 V/V, 100 V/V, or 200 V/V. This matched gain resistor network minimizes gain error and reduces the temperature drift.

All these devices operate from a single 2.7-V to 5.5-V power supply. The single-channel INA180-Q1 draws a maximum supply current of 260 µA; whereas, the dual-channel INA2180-Q1 draws a maximum supply current of 500 µA, and the quad channel draws a maximum supply current of 900 µA.

The INA180-Q1 is available in a 5-pin, SOT-23 package with two different pin configurations. The INA2180-Q1 is available in a 8-pin, VSSOP package. The INA4180-Q1 is available in a 14-pin, TSSOP package. All device options are specified over the extended operating temperature range of -40°C to +125°C.

# Packaging Information(1)

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |  |  |  |
|-------------|------------|-------------------|--|--|--|--|--|
| INA180-Q1   | SOT-23 (5) | 2.90 mm × 1.60 mm |  |  |  |  |  |
| INA2180-Q1  | VSSOP (8)  | 3.00 mm × 3.00 mm |  |  |  |  |  |
| INA4180-Q1  | TSSOP (14) | 5.00 mm × 4.40 mm |  |  |  |  |  |

For all available packages, see the package option addendum at the end of the data sheet.



# **Table of Contents**

| 1 Features                                                                                                                                                                                                                              | 1                                                                                                                       | 8.2 Functional Block Diagrams                                                                                                                             | 15                        |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|
| 2 Applications                                                                                                                                                                                                                          | 1                                                                                                                       | 8.3 Feature Description                                                                                                                                   | 17                        |
| 3 Description                                                                                                                                                                                                                           | 1                                                                                                                       | 8.4 Device Functional Modes                                                                                                                               |                           |
| 4 Revision History                                                                                                                                                                                                                      | 2                                                                                                                       | 9 Application and Implementation                                                                                                                          | 20                        |
| 5 Device Comparison                                                                                                                                                                                                                     | 3                                                                                                                       | 9.1 Application Information                                                                                                                               | 20                        |
| 6 Pin Configuration and Functions                                                                                                                                                                                                       |                                                                                                                         | 9.2 Typical Application                                                                                                                                   | 24                        |
| 7 Specifications                                                                                                                                                                                                                        | 5                                                                                                                       | 9.3 Power Supply Recommendations                                                                                                                          | <mark>25</mark>           |
| 7.1 Absolute Maximum Ratings                                                                                                                                                                                                            | 5                                                                                                                       | 9.4 Layout                                                                                                                                                | 26                        |
| 7.2 ESD Ratings                                                                                                                                                                                                                         | 5                                                                                                                       | 10 Device and Documentation Support                                                                                                                       | <mark>30</mark>           |
| 7.3 Recommended Operating Conditions                                                                                                                                                                                                    | 5                                                                                                                       | 10.1 Documentation Support                                                                                                                                |                           |
| 7.4 Thermal Information                                                                                                                                                                                                                 | 5                                                                                                                       | 10.2 Receiving Notification of Documentation                                                                                                              | n Updates <mark>30</mark> |
| 7.5 Thermal Information                                                                                                                                                                                                                 | 6                                                                                                                       | 10.3 Support Resources                                                                                                                                    |                           |
| 7.6 Electrical Characteristics                                                                                                                                                                                                          | 7                                                                                                                       | 10.4 Trademarks                                                                                                                                           | 30                        |
| 7.7 Typical Characteristics                                                                                                                                                                                                             | 8                                                                                                                       | 10.5 Electrostatic Discharge Caution                                                                                                                      | 30                        |
| 8 Detailed Description                                                                                                                                                                                                                  | 15                                                                                                                      | 10.6 Glossary                                                                                                                                             | 30                        |
| 8.1 Overview                                                                                                                                                                                                                            | 15                                                                                                                      |                                                                                                                                                           |                           |
| 4 Revision History NOTE: Page numbers for previous revision                                                                                                                                                                             | ons may differ f                                                                                                        | rom page numbers in the current version.                                                                                                                  |                           |
| NOTE: Page numbers for previous revision  Changes from Revision C (April 2020)                                                                                                                                                          | to Revision D                                                                                                           | (July 2022)                                                                                                                                               | Page                      |
| NOTE: Page numbers for previous revision  Changes from Revision C (April 2020)  Updated the numbering format for table                                                                                                                  | to Revision D                                                                                                           | (July 2022) d cross-references throughout the document                                                                                                    | 1                         |
| NOTE: Page numbers for previous revision  Changes from Revision C (April 2020)  Updated the numbering format for table                                                                                                                  | to Revision D                                                                                                           | (July 2022)                                                                                                                                               | 1                         |
| NOTE: Page numbers for previous revision  Changes from Revision C (April 2020)  Updated the numbering format for table  Moved the Power Supply Recommend                                                                                | to Revision D<br>les, figures, and<br>dations and Lay                                                                   | (July 2022) d cross-references throughout the document                                                                                                    | 1<br>ntation              |
| NOTE: Page numbers for previous revision  Changes from Revision C (April 2020)  Updated the numbering format for table  Moved the Power Supply Recommend section                                                                        | to Revision D<br>les, figures, and<br>dations and Lay                                                                   | (July 2022)  d cross-references throughout the document  yout sections to the Application and Impleme                                                     | 1<br>ntation<br>25        |
| NOTE: Page numbers for previous revision  Changes from Revision C (April 2020)  Updated the numbering format for table  Moved the Power Supply Recommend section                                                                        | to Revision D les, figures, and dations and Lay 2 to: IN+1                                                              | (July 2022)  d cross-references throughout the document  yout sections to the Application and Impleme                                                     | 1<br>ntation<br>25        |
| NOTE: Page numbers for previous revision  Changes from Revision C (April 2020)  Updated the numbering format for table  Moved the Power Supply Recommends section                                                                       | to Revision D les, figures, and dations and Lay 2 to: IN+1                                                              | (July 2022)  d cross-references throughout the document  yout sections to the Application and Impleme                                                     | 1<br>ntation<br>25<br>27  |
| NOTE: Page numbers for previous revision  Changes from Revision C (April 2020)  Updated the numbering format for table  Moved the Power Supply Recommends section                                                                       | to Revision D les, figures, and dations and Lay 2 to: IN+1 ) to Revision (                                              | (July 2022) d cross-references throughout the document yout sections to the Application and Impleme C (April 2020)                                        | 1<br>ntation<br>25<br>27  |
| NOTE: Page numbers for previous revision  Changes from Revision C (April 2020)  Updated the numbering format for table  Moved the Power Supply Recommend section                                                                        | to Revision D les, figures, and Lay 2 to: IN+1 ) to Revision 0 rmation                                                  | (July 2022) d cross-references throughout the document yout sections to the Application and Impleme C (April 2020)                                        |                           |
| Changes from Revision C (April 2020)  Updated the numbering format for table Moved the Power Supply Recommend section  Changed pin 3 in Figure 9-9 from: IN+  Changes from Revision B (March 2019) Added Functional Safety-Capable info | to Revision D les, figures, and Lay dations and Lay 2 to: IN+1 ) to Revision 0 rmation o Revision B (duct preview to    | (July 2022) d cross-references throughout the document yout sections to the Application and Impleme C (April 2020)                                        | Page1                     |
| Changes from Revision C (April 2020)  Updated the numbering format for table Moved the Power Supply Recommend section  Changed pin 3 in Figure 9-9 from: IN+  Changes from Revision B (March 2019) Added Functional Safety-Capable info | to Revision D les, figures, and Lay 2 to: IN+1 ) to Revision ( rmation  o Revision B ( duct preview to e reversal to er | (July 2022) d cross-references throughout the document yout sections to the Application and Impleme  C (April 2020)  March 2019) production data (active) | Page                      |

# **5 Device Comparison**

**Table 5-1. Device Comparison** 

| PRODUCT                    | NUMBER OF CHANNELS | GAIN (V/V) |
|----------------------------|--------------------|------------|
| INA180A1-Q1 <sup>(1)</sup> | 1                  | 20         |
| INA180A2-Q1 <sup>(1)</sup> | 1                  | 50         |
| INA180A3-Q1 <sup>(1)</sup> | 1                  | 100        |
| INA180A4-Q1 <sup>(1)</sup> | 1                  | 200        |
| INA180B1-Q1 <sup>(1)</sup> | 1                  | 20         |
| INA180B2-Q1 <sup>(1)</sup> | 1                  | 50         |
| INA180B3-Q1 <sup>(1)</sup> | 1                  | 100        |
| INA180B4-Q1 <sup>(1)</sup> | 1                  | 200        |
| INA2180A1-Q1               | 2                  | 20         |
| INA2180A2-Q1               | 2                  | 50         |
| INA2180A3-Q1               | 2                  | 100        |
| INA2180A4-Q1               | 2                  | 200        |
| INA4180A1-Q1               | 4                  | 20         |
| INA4180A2-Q1               | 4                  | 50         |
| INA4180A3-Q1               | 4                  | 100        |
| INA4180A4-Q1               | 4                  | 200        |

<sup>(1)</sup> INA180A devices use pinout A. INA180B devices use pinout B. See the *Pin Configuration and Functions* section for more information.

# **6 Pin Configuration and Functions**



Figure 6-1. INA180-Q1: DBV Package 5-Pin SOT-23 Figure 6-2. INA180-Q1: DBV Package 5-Pin SOT-23 (Pinout A) Top View (Pinout B) Top View

Table 6-1. Pin Functions: INA180-Q1 (Single Channel)

|      | PIN                |                    |               |                                                                                                                                                                                       |
|------|--------------------|--------------------|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | SOT-23<br>Pinout A | SOT-23<br>Pinout B | TYPE          | DESCRIPTION                                                                                                                                                                           |
| GND  | 2                  | 2                  | Analog        | Ground                                                                                                                                                                                |
| IN-  | 4                  | 3                  | Analog input  | Current-sense amplifier negative input. For high-side applications, connect to load side of sense resistor. For low-side applications, connect to ground side of sense resistor.      |
| IN+  | 3                  | 1                  | Analog input  | Current-sense amplifier positive input. For high-side applications, connect to bus-voltage side of sense resistor. For low-side applications, connect to load side of sense resistor. |
| OUT  | 1                  | 4                  | Analog output | Output voltage                                                                                                                                                                        |
| VS   | 5                  | 5                  | Analog        | Power supply, 2.7 V to 5.5 V                                                                                                                                                          |





Figure 6-4. INA4180-Q1: PW Package 14-Pin TSSOP Top View

Table 6-2. Pin Functions: INA2180-Q1 (Dual Channel) and INA4180-Q1 (Quad Channel)

|      |            | runctions: | INAZ18U-Q1 (I | Dual Channel) and INA4180-Q1 (Quad Channel)                                                                                                                                                                             |
|------|------------|------------|---------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|      | PIN        |            | TYPE          | DESCRIPTION                                                                                                                                                                                                             |
| NAME | INA2180-Q1 | INA4180-Q1 |               | DECOMI HOW                                                                                                                                                                                                              |
| GND  | 4          | 11         | Analog        | Ground                                                                                                                                                                                                                  |
| IN-1 | 2          | 2          | Analog input  | Current-sense amplifier negative input for channel 1. For high-side applications, connect to load side of channel-1 sense resistor. For low-side applications, connect to ground side of channel-1 sense resistor.      |
| IN+1 | 3          | 3          | Analog input  | Current-sense amplifier positive input for channel 1. For high-side applications, connect to bus-voltage side of channel-1 sense resistor. For low-side applications, connect to load side of channel-1 sense resistor. |
| IN-2 | 6          | 6          | Analog input  | Current-sense amplifier negative input for channel 2. For high-side applications, connect to load side of channel-2 sense resistor. For low-side applications, connect to ground side of channel-2 sense resistor.      |
| IN+2 | 5          | 5          | Analog input  | Current-sense amplifier positive input for channel 2. For high-side applications, connect to bus-voltage side of channel-2 sense resistor. For low-side applications, connect to load side of channel-2 sense resistor. |
| IN-3 | _          | 9          | Analog input  | Current-sense amplifier negative input for channel 3. For high-side applications, connect to load side of channel-3 sense resistor. For low-side applications, connect to ground side of channel-3 sense resistor.      |
| IN+3 | _          | 10         | Analog input  | Current-sense amplifier positive input for channel 3. For high-side applications, connect to bus-voltage side of channel-3 sense resistor. For low-side applications, connect to load side of channel-3 sense resistor. |
| IN-4 | _          | 13         | Analog input  | Current-sense amplifier negative input for channel 4. For high-side applications, connect to load side of channel-4 sense resistor. For low-side applications, connect to ground side of channel-4 sense resistor.      |
| IN+4 | _          | 12         | Analog input  | Current-sense amplifier positive input for channel 4. For high-side applications, connect to bus-voltage side of channel-4 sense resistor. For low-side applications, connect to load side of channel-4 sense resistor. |
| OUT1 | 1          | 1          | Analog output | Channel 1 output voltage                                                                                                                                                                                                |
| OUT2 | 7          | 7          | Analog output | Channel 2 output voltage                                                                                                                                                                                                |
| OUT3 | _          | 8          | Analog output | Channel 3 output voltage                                                                                                                                                                                                |
| OUT4 | _          | 14         | Analog output | Channel 4 output voltage                                                                                                                                                                                                |
| VS   | 8          | 4          | Analog        | Power supply, 2.7 V to 5.5 V                                                                                                                                                                                            |

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                                                | ,                                                      | MIN         | MAX                  | UNIT |
|------------------------------------------------|--------------------------------------------------------|-------------|----------------------|------|
| Supply voltage, V <sub>S</sub>                 |                                                        |             | 6                    | V    |
| Analog inputs, IN+, IN-(2) (4)                 | Differential (V <sub>IN+</sub> ) – (V <sub>IN</sub> –) | -28         | 28                   | V    |
| Analog inputs, in-                             | Common-mode <sup>(3)</sup>                             | GND - 0.3   | 28                   | v    |
| Output voltage                                 |                                                        | GND - 0.3   | V <sub>S</sub> + 0.3 | V    |
| Maximum output current, I <sub>OUT</sub>       |                                                        |             | 8                    | mA   |
| Operating free-air temperature, T <sub>A</sub> |                                                        | <b>–</b> 55 | 150                  | °C   |
| Junction temperature, T <sub>J</sub>           |                                                        | 150         | °C                   |      |
| Storage temperature, T <sub>stg</sub>          | -65                                                    | 150         | °C                   |      |

- (1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.
- (2)  $V_{IN+}$  and  $V_{IN-}$  are the voltages at the IN+ and IN- pins, respectively.
- (3) Input voltage at any pin can exceed the voltage shown if the current at that pin is limited to 5 mA.
- (4) Sustained operation between 26 V and 28 V for more than a few minutes may cause permanent damage to the device.

# 7.2 ESD Ratings

|                                            |                                                                   |                                                                                | VALUE                                 | UNIT |
|--------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------------------------------|---------------------------------------|------|
|                                            | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±3000                                                                          | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ |      |
| V <sub>(ESD)</sub> Electrostatic discharge |                                                                   | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000                                 | , v  |

- (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

|                 |                                         | MIN  | NOM | MAX | UNIT |
|-----------------|-----------------------------------------|------|-----|-----|------|
| V <sub>CM</sub> | Common-mode input voltage (IN+ and IN-) | -0.2 | 12  | 26  | V    |
| Vs              | Operating supply voltage                | 2.7  | 5   | 5.5 | V    |
| T <sub>A</sub>  | Operating free-air temperature          | -40  |     | 125 | °C   |

### 7.4 Thermal Information

|                       |                                              | INA180-Q1    | INA2180-Q1  | INA4180-Q1 |      |
|-----------------------|----------------------------------------------|--------------|-------------|------------|------|
|                       | THERMAL METRIC (1)                           | DBV (SOT-23) | DGK (VSSOP) | PW (TSSOP) | UNIT |
|                       |                                              | 6 PINS       | 8 PINS      | 20 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 197.1        | 177.9       | 115.9      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 95.8         | 65.6        | 44.3       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 53.1         | 99.3        | 59.2       | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 23.4         | 10.5        | 4.7        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 52.7         | 97.9        | 58.6       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A          | N/A         | N/A        | °C/W |

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 7.5 Thermal Information

|                       | THERMAL METRIC (1)                           |        | 30-Q1      | INA2180-Q1  | INA4180-Q1 |      |
|-----------------------|----------------------------------------------|--------|------------|-------------|------------|------|
|                       |                                              |        | DCK (SC70) | DGS (VSSOP) | PW (TSSOP) | UNIT |
|                       |                                              | 6 PINS | 6 PINS     | 10 PINS     | 20 PINS    |      |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 197.1  | TBD        | 177.9       | 115.9      | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 95.8   | TBD        | 65.6        | 44.3       | °C/W |
| R <sub>0JB</sub>      | Junction-to-board thermal resistance         | 53.1   | TBD        | 99.3        | 59.2       | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 23.4   | TBD        | 10.5        | 4.7        | °C/W |
| ΨЈВ                   | Junction-to-board characterization parameter | 52.7   | TBD        | 97.9        | 58.6       | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A    | TBD        | N/A         | N/A        | °C/W |

### 7.6 Electrical Characteristics

at  $T_A = 25$ °C,  $V_S = 5$  V,  $V_{IN+} = 12$  V, and  $V_{SENSE} = V_{IN+} - V_{IN-}$  (unless otherwise noted)

|                      | PARAMETER                                                |                                                                 | CONDITIONS                                                   | MIN | TYP                          | MAX                         | UNIT               |  |
|----------------------|----------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------------------|-----|------------------------------|-----------------------------|--------------------|--|
| INPUT                |                                                          | 1                                                               | ·                                                            |     |                              |                             |                    |  |
| CMRR                 | Common-mode rejection ratio, RTI <sup>(1)</sup>          | $V_{IN+} = 0 \text{ V to } 2$<br>$T_A = -40^{\circ}\text{C to}$ | 26 V, V <sub>SENSE</sub> = 10 mV,<br>+125°C                  | 84  | 100                          |                             | dB                 |  |
| V                    | Offset voltage <sup>(2)</sup> , RTI                      |                                                                 |                                                              |     | ±100                         | ±500                        | μV                 |  |
| Vos                  | Oliset Voltage V, ICTI                                   | V <sub>IN+</sub> = 0 V                                          |                                                              |     | ±25                          | ±150                        | μν                 |  |
| dV <sub>OS</sub> /dT | Offset drift, RTI                                        | $T_A = -40^{\circ}C$ to                                         | +125°C                                                       |     | 0.2                          | 1                           | μV/°C              |  |
| PSRR                 | Power-supply rejection ratio, RTI                        | V <sub>S</sub> = 2.7 V to                                       | 5.5 V, V <sub>SENSE</sub> = 10 mV                            |     | ±8                           | ±40                         | μV/V               |  |
| I <sub>IB</sub>      | Input bias current                                       | V <sub>SENSE</sub> = 0 m                                        | V, V <sub>IN+</sub> = 0 V                                    |     | 0.1                          |                             | μA                 |  |
| IВ                   | input bias current                                       | V <sub>SENSE</sub> = 0 m                                        | V                                                            |     | 80                           |                             | μΑ                 |  |
| I <sub>IO</sub>      | Input offset current                                     | V <sub>SENSE</sub> = 0 m                                        | V <sub>SENSE</sub> = 0 mV                                    |     | ±0.05                        |                             | μA                 |  |
| OUTPUT               | г                                                        |                                                                 |                                                              |     |                              |                             |                    |  |
|                      |                                                          | A1 devices                                                      |                                                              |     | 20                           |                             |                    |  |
| G                    | Gain                                                     | A2 devices                                                      |                                                              |     | 50                           |                             | V/V                |  |
| G                    | Galli                                                    | A3 devices                                                      |                                                              |     | 100                          |                             | V/V                |  |
|                      |                                                          | A4 devices                                                      |                                                              |     | 200                          |                             |                    |  |
| E <sub>G</sub>       | Gain error                                               | $V_{OUT} = 0.5 \text{ V}$<br>$T_A = -40^{\circ}\text{C to}$     |                                                              |     | ±0.1%                        | ±1%                         |                    |  |
|                      | Gain error vs temperature                                | $T_A = -40^{\circ}C$ to                                         | +125°C                                                       |     | 1.5                          | 20                          | ppm/°C             |  |
|                      | Nonlinearity error                                       | V <sub>OUT</sub> = 0.5 V                                        | to V <sub>S</sub> – 0.5 V                                    |     | ±0.01%                       |                             |                    |  |
|                      | Maximum capacitive load                                  | No sustained                                                    | oscillation                                                  |     | 1                            |                             | nF                 |  |
| VOLTAG               | SE OUTPUT <sup>(3)</sup>                                 |                                                                 | ·                                                            |     |                              |                             |                    |  |
| V <sub>SP</sub>      | Swing to V <sub>S</sub> power-supply rail <sup>(4)</sup> | R <sub>L</sub> = 10 kΩ to                                       | GND, T <sub>A</sub> = -40°C to +125°C                        |     | (V <sub>S</sub> ) – 0.02     | $(V_S) - 0.03$              | V                  |  |
| V <sub>SN</sub>      | Swing to GND <sup>(4)</sup>                              | $R_L = 10 \text{ k}\Omega \text{ to}$                           | GND, T <sub>A</sub> = -40°C to +125°C                        |     | (V <sub>GND</sub> ) + 0.0005 | (V <sub>GND</sub> ) + 0.005 | V                  |  |
| FREQUE               | ENCY RESPONSE                                            |                                                                 |                                                              |     |                              |                             |                    |  |
|                      |                                                          | A1 devices, C                                                   | <sub>LOAD</sub> = 10 pF                                      |     | 350                          |                             |                    |  |
| BW                   | Bandwidth                                                | A2 devices, C                                                   | <sub>LOAD</sub> = 10 pF                                      |     | 210                          |                             | kHz                |  |
| DVV                  | Dariuwiuii                                               | A3 devices, C                                                   | c <sub>LOAD</sub> = 10 pF                                    |     | 150                          |                             | KIIZ               |  |
|                      |                                                          | A4 devices, C                                                   | c <sub>LOAD</sub> = 10 pF                                    |     | 105                          |                             |                    |  |
| SR                   | Slew rate                                                |                                                                 |                                                              |     | 2                            |                             | V/µs               |  |
| NOISE, I             | RTI                                                      |                                                                 | ·                                                            |     |                              | <u> </u>                    |                    |  |
|                      | Voltage noise density                                    |                                                                 |                                                              |     | 40                           |                             | nV/√ <del>Hz</del> |  |
| POWER                | SUPPLY                                                   |                                                                 | ·                                                            |     |                              |                             |                    |  |
|                      |                                                          | INIA 100 O4                                                     | V <sub>SENSE</sub> = 10 mV                                   |     | 197                          | 260                         |                    |  |
|                      |                                                          | INA180-Q1                                                       | V <sub>SENSE</sub> = 10 mV, T <sub>A</sub> = -40°C to +125°C |     |                              | 300                         |                    |  |
|                      | Outros and summer t                                      | INA2180-Q1                                                      | V <sub>SENSE</sub> = 10 mV                                   |     | 355                          | 500                         | μΑ                 |  |
| IQ                   | Quiescent current                                        |                                                                 | V <sub>SENSE</sub> = 10 mV, T <sub>A</sub> = -40°C to +125°C |     |                              | 520                         |                    |  |
|                      |                                                          | INIA 4400 O 1                                                   | V <sub>SENSE</sub> = 10 mV                                   |     | 690                          | 900                         |                    |  |
|                      |                                                          | INA4180-Q1                                                      | V <sub>SENSE</sub> = 10 mV, T <sub>A</sub> = -40°C to +125°C |     |                              | 1000                        | 1                  |  |

RTI = referred-to-input.

<sup>(2)</sup> Offset voltage is obtained by linear extrapolation to  $V_{SENSE} = 0 \text{ V}$  with  $V_{SENSE} = 10\%$  to 90% of full-scale-range.

See Figure 7-19.

<sup>(3)</sup> (4) Swing specifications are tested with an overdriven input condition.



# 7.7 Typical Characteristics











at  $T_A$  = 25°C,  $V_S$  = 5 V, and  $V_{IN+}$  = 12 V (unless otherwise noted)



Figure 7-19. Output Voltage Swing vs. Output Current



Figure 7-20. Input Bias Current vs. Common-Mode Voltage



Figure 7-21. Input Bias Current vs. Common-Mode Voltage (Both Inputs, Shutdown)



Figure 7-22. Input Bias Current vs. Temperature





Figure 7-24. Quiescent Current vs. Temperature (INA2180-Q1)

380





Figure 7-25. Quiescent Current vs. Temperature (INA4180-Q1)



Figure 7-26. Quiescent Current vs. Common-Mode Voltage (INA180-Q1)



Figure 7-27. Quiescent Current vs. Common-Mode Voltage for All Amplifiers (INA2180-Q1)



Figure 7-28. Quiescent Current vs. Common-Mode Voltage for All Amplifiers (INA4180-Q1)



Figure 7-29. Input-Referred Voltage Noise vs. Frequency (A3 Devices)



Figure 7-30. 0.1-Hz to 10-Hz Voltage Noise (Referred-to-Input)









# **8 Detailed Description**

# 8.1 Overview

The INA180-Q1, INA2180-Q1, and INA4180-Q1 (INAx180-Q1) are automotive-grade, 26-V, common-mode, current-sensing amplifiers used in both low-side and high-side configurations. These specially-designed, current-sensing amplifiers accurately measures voltages developed across current-sensing resistors on common-mode voltages that far exceed the supply voltage powering the device. Current can be measured on input voltage rails as high as 26 V, and the devices can be powered from supply voltages as low as 2.7 V.

# **8.2 Functional Block Diagrams**



Figure 8-1. INA180-Q1 Functional Block Diagram



Figure 8-2. INA2180-Q1 Functional Block Diagram



Figure 8-3. INA4180-Q1 Functional Block Diagram

### 8.3 Feature Description

### 8.3.1 High Bandwidth and Slew Rate

The INAx180-Q1 support small-signal bandwidths as high as 350 kHz, and large-signal slew rates of 2 V/µs. The ability to detect rapid changes in the sensed current, as well as the ability to quickly slew the output, make the INAx180-Q1 a good choice for applications that require a quick response to input current changes. One application that requires high bandwidth and slew rate is low-side motor control, where the ability to follow rapid changing current in the motor allows for more accurate control over a wider operating range. Another application that requires higher bandwidth and slew rates is system fault detection, where the INAx180-Q1 are used with an external comparator and a reference to quickly detect when the sensed current is out of range.

### 8.3.2 Wide Input Common-Mode Voltage Range

The INAx180-Q1 support input common-mode voltages from -0.2 V to +26 V. Because of the internal topology, the common-mode range is not restricted by the power-supply voltage ( $V_S$ ) as long as  $V_S$  stays within the operational range of 2.7 V to 5.5 V. The ability to operate with common-mode voltages greater or less than  $V_S$  allow the INAx180-Q1 to be used in high-side, as well as low-side, current-sensing applications, as shown in Figure 8-4.



Figure 8-4. High-Side and Low-Side Sensing Connections

#### 8.3.3 Precise Low-Side Current Sensing

When used in low-side current sensing applications the offset voltage of the INAx180-Q1 is within  $\pm 150~\mu V$ . The low offset performance of the INAx180-Q1 has several benefits. First, the low offset allows the device to be used in applications that must measure current over a wide dynamic range. In this case, the low offset improves the accuracy when the sensed currents are on the low end of the measurement range. Another advantage of low offset is the ability to sense lower voltage drop across the sense resistor accurately, thus allowing a lower-value shunt resistor. Lower-value shunt resistors reduce power loss in the current sense circuit, and help improve the power efficiency of the end application.

The gain error of the INAx180-Q1 is specified to be within 1% of the actual value. As the sensed voltage becomes much larger than the offset voltage, this voltage becomes the dominant source of error in the current sense measurement.



### 8.3.4 Rail-to-Rail Output Swing

The INAx180-Q1 allow linear current sensing operation with the output close to the supply rail and GND. The maximum specified output swing to the positive rail is 30 mV, and the maximum specified output swing to GND is only 5 mV. To compare the output swing of the INAx180-Q1 to an equivalent operational amplifier (op amp), the inputs are overdriven to approximate the open-loop condition specified in op amp data sheets. The current-sense amplifier is a closed-loop system; therefore, the output swing to GND can be limited by the product of the offset voltage and amplifier gain.

For devices that have positive offset voltages, the swing to GND is limited by the larger of either the offset voltage multiplied by the gain or the swing to GND specified in the *Electrical Characteristics* table.

For example, in an application where the INA180A4-Q1 (gain = 200 V/V) is used for low-side current sensing and the device has an offset of 40  $\mu$ V, the product of the device offset and gain results in a value of 8 mV, greater than the specified negative swing value. Therefore, the swing to GND for this example is 8 mV. If the same device has an offset of –40  $\mu$ V, then the calculated zero differential signal is –8 mV. In this case, the offset helps overdrive the swing in the negative direction, and swing performance is consistent with the value specified in the *Electrical Characteristics* table.

The offset voltage is a function of the common-mode voltage as determined by the CMRR specification; therefore, the offset voltage increases when higher common-mode voltages are present. The increase in offset voltage limits how low the output voltage can go during a zero-current condition when operating at higher common-mode voltages. Figure 8-5 shows the typical limitation of the zero-current output voltage vs common-mode voltage for each gain option.



Figure 8-5. Zero-Current Output Voltage vs Common-Mode Voltage

#### 8.4 Device Functional Modes

#### 8.4.1 Normal Mode

The INAx180-Q1 is in normal operation when the following conditions are met:

- The power supply voltage (V<sub>S</sub>) is between 2.7 V and 5.5 V.
- The common-mode voltage (V<sub>CM</sub>) is within the specified range of –0.2 V to +26 V.
- The maximum differential input signal times gain is less than V<sub>S</sub> minus the output voltage swing to V<sub>S</sub>.
- The minimum differential input signal times gain is greater than the swing to GND (see the Rail-to-Rail Output Swing section).

During normal operation, the device produces an output voltage that is the *gained-up* representation of the difference voltage from IN+ to IN-.

### 8.4.2 Input Differential Overload

If the differential input voltage  $(V_{IN+} - V_{IN-})$  times gain exceeds the voltage swing specification, the INAx180-Q1 drive the output as close as possible to the positive supply, and does not provide accurate measurement of the differential input voltage. If this input overload occurs during normal circuit operation, then reduce the value of

www.ti.com

the shunt resistor or use a lower-gain version with the chosen sense resistor to avoid this mode of operation. If a differential overload occurs in a fault event, then the output of the INAx180-Q1 return to the expected value approximately 20 µs after the fault condition is removed.

When the INAx180-Q1 output is driven to either the supply rail or ground, increasing the differential input voltage does not damage the device as long as the absolute maximum ratings are not violated. Following these guidelines, the INAx180-Q1 output maintains polarity, and does not suffer from phase reversal.

#### 8.4.3 Shutdown Mode

Although the INAx180-Q1 do not have a shutdown pin, the low power consumption of the device allows the output of a logic gate or transistor switch to power the INAx180-Q1. This gate or switch turns on and off the INAx180-Q1 power-supply quiescent current.

However, in current shunt monitoring applications, there is also a concern for how much current is drained from the shunt circuit in shutdown conditions. Evaluating this current drain involves considering the simplified schematic of the INAx180-Q1 in shutdown mode, as shown in Figure 8-6.



Figure 8-6. Basic Circuit to Shut Down the INxA180-Q1

There is typically more than 500 k $\Omega$  of impedance (from the combination of 500-k $\Omega$  feedback and input gain set resistors) from each input of the INAx180-Q1 to the OUT pin and to the GND pin. The amount of current flowing through these pins depends on the voltage at the connection.

Regarding the 500-k $\Omega$  path to the output pin, the output stage of a disabled INAx180-Q1 does constitute a good path to ground. Consequently, this current is directly proportional to a shunt common-mode voltage present across a 500-kΩ resistor.

As a final note, as long as the shunt common-mode voltage is greater than V<sub>S</sub> when the device is powered up, there is an additional and well-matched 55- $\mu$ A typical current that flows in each of the inputs. If less than  $V_S$ , the common-mode input currents are negligible, and the only current effects are the result of the 500-k $\Omega$  resistors.

# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 9.1 Application Information

The INAx180-Q1 amplify the voltage developed across a current-sensing resistor as current flows through the resistor to the load or ground.

#### 9.1.1 Basic Connections

Figure 9-1 shows the basic connections of the INA180-Q1. Connect the input pins (IN+ and IN-) as closely as possible to the shunt resistor to minimize any resistance in series with the shunt resistor.



NOTE: For best measurement accuracy, connect analog-to-digital converter (ADC) reference or microcontroller ground as closely as possible to the INAx180-Q1 GND pin, and add an RC filter between the output of the INAx180-Q1 and the ADC. See *Closed-Loop Analysis of Load-Induced Amplifier Stability Issues Using Z<sub>OUT</sub>* for more details.

Figure 9-1. Basic Connections for the INA180

A power-supply bypass capacitor of at least  $0.1 \mu F$  is required for proper operation. Applications with noisy or high-impedance power supplies may require additional decoupling capacitors to reject power-supply noise. Connect bypass capacitors close to the device pins.

## 9.1.2 R<sub>SENSE</sub> and Device Gain Selection

The accuracy of the INAx180-Q1 is maximized by choosing the current-sense resistor to be as large as possible. A large sense resistor maximizes the differential input signal for a given amount of current flow and reduces the error contribution of the offset voltage. However, there are practical limits as to how large the current-sense resistor can be in a given application. The INAx180-Q1 have a typical input bias currents of 80 µA for each input when operated at a 12-V common-mode voltage input. When large current-sense resistors are used, these bias currents cause increased offset error and reduced common-mode rejection. Therefore, using current-sense resistors larger than a few ohms is generally not recommended for applications that require current-monitoring accuracy. A second common restriction on the value of the current-sense resistor is the maximum allowable power dissipation that is budgeted for the resistor. Equation 1 gives the maximum value for the current sense resistor for a given power dissipation budget:

$$R_{SENSE} < \frac{PD_{MAX}}{I_{MAX}^2} \tag{1}$$

#### where:

- $PD_{MAX}$  is the maximum allowable power dissipation in  $R_{SENSE}$ .
- I<sub>MAX</sub> is the maximum current that will flow through R<sub>SENSE</sub>.

An additional limitation on the size of the current-sense resistor and device gain is due to the power-supply voltage,  $V_S$ , and device swing to rail limitations. In order to make sure that the current-sense signal is properly passed to the output, both positive and negative output swing limitations must be examined. Equation 2 provides the maximum values of  $R_{SENSE}$  and GAIN to keep the device from hitting the positive swing limitation.

$$I_{MAX} \times R_{SENSE} \times GAIN < V_{SP}$$
 (2)

#### where:

- I<sub>MAX</sub> is the maximum current that will flow through R<sub>SENSE</sub>.
- GAIN is the gain of the current sense-amplifier.
- V<sub>SP</sub> is the positive output swing as specified in the data sheet.

To avoid positive output swing limitations when selecting the value of R<sub>SENSE</sub>, there is always a trade-off between the value of the sense resistor and the gain of the device under consideration. If the sense resistor selected for the maximum power dissipation is too large, then it is possible to select a lower-gain device in order to avoid positive swing limitations.

The negative swing limitation places a limit on how small of a sense resistor can be used in a given application. Equation 3 provides the limit on the minimum size of the sense resistor.

$$I_{MIN} \times R_{SENSE} \times GAIN > V_{SN}$$
(3)

#### where:

- $I_{MIN}$  is the minimum current that will flow through  $R_{SENSE}$ .
- GAIN is the gain of the current sense amplifier.
- V<sub>SN</sub> is the negative output swing of the device (see Rail-to-Rail Output Swing).



### 9.1.3 Signal Filtering

Provided that the INAx180-Q1 output is connected to a high impedance input, the best location to filter is at the device output using a simple RC network from OUT to GND. Filtering at the output attenuates high-frequency disturbances in the common-mode voltage, differential input signal, and INAx180-Q1 power-supply voltage. If filtering at the output is not possible, or filtering of only the differential input signal is required, it is possible to apply a filter at the input pins of the device. Figure 9-2 provides an example of how a filter can be used on the input pins of the device.



Figure 9-2. Filter at Input Pins

The addition of external series resistance creates an additional error in the measurement; therefore, the value of these series resistors must be kept to 10  $\Omega$  (or less, if possible) to reduce impact to accuracy. The internal bias network shown in Figure 9-2 present at the input pins creates a mismatch in input bias currents when a differential voltage is applied between the input pins. If additional external series filter resistors are added to the circuit, the mismatch in bias currents results in a mismatch of voltage drops across the filter resistors. This mismatch creates a differential error voltage that subtracts from the voltage developed across the shunt resistor. This error results in a voltage at the device input pins that is different than the voltage developed across the shunt resistor. Without the additional series resistance, the mismatch in input bias currents has little effect on device operation. The amount of error these external filter resistors add to the measurement can be calculated using Equation 5, where the gain error factor is calculated using Equation 4.

The amount of variance in the differential voltage present at the device input relative to the voltage developed at the shunt resistor is based both on the external series resistance ( $R_F$ ) value as well as internal input resistor  $R_{INT}$ , as shown in Figure 9-2. The reduction of the shunt voltage reaching the device input pins appears as a gain error when comparing the output voltage relative to the voltage across the shunt resistor. A factor can be calculated to determine the amount of gain error that is introduced by the addition of external series resistance. Calculate the expected deviation from the shunt voltage to what is measured at the device input pins is given using Equation 4:

Gain Error Factor = 
$$\frac{1250 \times R_{INT}}{(1250 \times R_F) + (1250 \times R_{INT}) + (R_F \times R_{INT})}$$
(4)

where:

- R<sub>INT</sub> is the internal input resistor.
- R<sub>F</sub> is the external series resistance.



With the adjustment factor from Equation 4, including the device internal input resistance, this factor varies with each gain version, as shown in Table 9-1. Each individual device gain error factor is shown in Table 9-2.

**Table 9-1. Input Resistance** 

| PRODUCT      | GAIN | R <sub>INT</sub> (kΩ) |
|--------------|------|-----------------------|
| INAx180A1-Q1 | 20   | 25                    |
| INAx180A2-Q1 | 50   | 10                    |
| INAx180A3-Q1 | 100  | 5                     |
| INAx180A4-Q1 | 200  | 2.5                   |

#### Table 9-2. Device Gain Error Factor

| PRODUCT          | SIMPLIFIED GAIN ERROR FACTOR |
|------------------|------------------------------|
| NIA 40044 O4     | 25000                        |
| INAx180A1-Q1     | $(21 \times R_F) + 25000$    |
| INIA4.00A.0. O.4 | 10000                        |
| INAx180A2-Q1     | $(9 \times R_F) + 10000$     |
| INAx180A3-Q1     | 1000                         |
| 1100000 Q1       | R <sub>F</sub> +1000         |
| INIA4.00A.4. O.4 | 2500                         |
| INAx180A4-Q1     | $(3 \times R_F) + 2500$      |

The gain error that can be expected from the addition of the external series resistors can then be calculated based on Equation 5:

Gain Error (%) = 
$$100 - (100 \times Gain Error Factor)$$
 (5)

For example, using an INA180A2-Q1 and the corresponding gain error equation from Table 9-2, a series resistance of

10  $\Omega$  results in a gain error factor of 0.991. The corresponding gain error is then calculated using Equation 5, resulting in an additional gain error of approximately 0.89% solely because of the external  $10-\Omega$  series resistors.



## 9.2 Typical Application



Figure 9-3. Low-Side Sensing

## 9.2.1 Design Requirements

The design requirements for the circuit shown in Figure 9-3, are listed in Table 9-3

| DESIGN PARAMETER                        | EXAMPLE VALUE                                            |  |  |  |  |
|-----------------------------------------|----------------------------------------------------------|--|--|--|--|
| Power-supply voltage, V <sub>S</sub>    | 5 V                                                      |  |  |  |  |
| Low-side current sensing                | V <sub>CM</sub> = 0 V                                    |  |  |  |  |
| R <sub>SENSE</sub> power loss           | < 900 mW                                                 |  |  |  |  |
| Maximum sense current, I <sub>MAX</sub> | 40 A                                                     |  |  |  |  |
| Current sensing error                   | Less than 1.5% at maximum current, T <sub>J</sub> = 25°C |  |  |  |  |
| Small-signal bandwidth                  | > 80 kHz                                                 |  |  |  |  |

**Table 9-3. Design Parameters** 

### 9.2.2 Detailed Design Procedure

The maximum value of the current sense resistor is calculated based on the maximum power loss requirement. By applying Equation 1, the maximum value of the current-sense resistor is calculated to be 0.563 m $\Omega$ . This is the maximum value for sense resistor R<sub>SENSE</sub>; therefore, select R<sub>SENSE</sub> to be 0.5 m $\Omega$  because it is the closest standard resistor value that meets the power-loss requirement.

The next step is to select the appropriate gain and reduce  $R_{SENSE}$ , if needed, to keep the output signal swing within the  $V_S$  range. Using Equation 2, and given that  $I_{MAX}$  = 40 A and  $R_{SENSE}$  = 0.5 m $\Omega$ , the maximum current-sense gain calculated to avoid the positive swing-to-rail limitations on the output is 248.5. To maximize the output signal range, the INA180A4-Q1 (gain = 200) device is selected for this application.

To calculate the accuracy at peak current, the two factors that must be determined are the gain error and the offset error. The gain error of the INAx180-Q1 is specified to be a maximum of 1%. The error due to the offset is constant, and is specified to be 125  $\mu$ V (maximum) for the conditions where V<sub>CM</sub> = 0 V and V<sub>S</sub> = 5 V. Using Equation 6, the percentage error contribution of the offset voltage is calculated to be 0.75%, with total offset error = 150  $\mu$ V, R<sub>SENSE</sub> = 0.5 m $\Omega$ , and I<sub>SENSE</sub> = 40 A.

Total Offset Error (%) = 
$$\frac{\text{Total Offset Error (V)}}{I_{\text{SENSE}} \times R_{\text{SENSE}}} \times 100\%$$
(6)



One method of calculating the total error is to add the gain error to the percentage contribution of the offset error. However, in this case, the gain error and the offset error do not have an influence or correlation to each other. A more statistically accurate method of calculating the total error is to use the RSS sum of the errors, as shown in Equation 7:

Total Error (%) = 
$$\sqrt{\text{Total Gain Error (%)}^2 + \text{Total Offset Error (%)}^2}$$
 (7)

After applying Equation 7, the total current sense error at maximum current is calculated to be 1.25%, and that is less than the design example requirement of 1.5%.

The INA180A4-Q1 (gain = 200) also has a bandwidth of 105 kHz that meets the small-signal bandwidth requirement of 80 kHz. If higher bandwidth is required, lower-gain devices can be used at the expense of either reduced output voltage range or an increased value of R<sub>SENSE</sub>.

### 9.2.3 Application Curve

Figure 9-4 shows an example output response of a unidirectional configuration. The device output swing is limited by ground; therefore, the output is biased to this zero output level. The output rises above ground for positive differential input signals, but cannot fall below ground for negative differential input signals.



Figure 9-4. Output Response

### 9.3 Power Supply Recommendations

The input circuitry of the INAx180-Q1 accurately measures beyond the power-supply voltage, V<sub>S</sub>. For example, V<sub>S</sub> can be 5 V, whereas the bus supply voltage at IN+ and IN- can be as high as 26 V. However, the output voltage range of the OUT pin is limited by the voltages on the VS pin. The INAx180-Q1 also withstand the full differential input signal range up to 26 V at the IN+ and IN- input pins, regardless of whether or not the device has power applied at the VS pin.

### 9.3.1 Common-Mode Transients Greater Than 26 V

With a small amount of additional circuitry, the INAx180-Q1 can be used in circuits subject to transients higher than 26 V, such as automotive applications. Use only Zener diodes or Zener-type transient absorbers (sometimes referred to as transzorbs)—any other type of transient absorber has an unacceptable time delay. Start by adding a pair of resistors as a working impedance for the Zener diode, as shown Figure 9-5. Keep these resistors as small as possible; most often, around 10  $\Omega$ . Larger values can be used with an effect on gain that is discussed in the Signal Filtering section. This circuit limits only short-term transients; therefore, many applications are satisfied with a 10-Ω resistor along with conventional Zener diodes of the lowest acceptable power rating. This combination uses the least amount of board space. These diodes can be found in packages as small as

SOT-523 or SOD-523.





Figure 9-5. Transient Protection Using Dual Zener Diodes

In the event that low-power Zener diodes do not have sufficient transient absorption capability, a higher-power transzorb must be used. The most package-efficient solution involves using a single transzorb and back-to-back diodes between the device inputs, as shown in Figure 9-6. The most space-efficient solutions are dual, series-connected diodes in a single SOT-523 or SOD-523 package. In either of the examples shown in Figure 9-5 and Figure 9-6, the total board area required by the INAx180-Q1 with all protective components is less than that of an SO-8 package, and only slightly greater than that of an MSOP-8 package.



Figure 9-6. Transient Protection Using a Single Transzorb and Input Clamps

For a reference design example, see Current Shunt Monitor With Transient Robustness Reference Design.

# 9.4 Layout

# 9.4.1 Layout Guidelines

- Connect the input pins to the sensing resistor using a Kelvin or 4-wire connection. This connection technique
  makes sure that only the current-sensing resistor impedance is detected between the input pins. Poor routing
  of the current-sensing resistor commonly results in additional resistance present between the input pins.
  Given the very low ohmic value of the current resistor, any additional high-current carrying impedance can
  cause significant measurement errors.
- Place the power-supply bypass capacitor as close as possible to the device power supply and ground pins.
   The recommended value of this bypass capacitor is 0.1 µF. Additional decoupling capacitance can be added to compensate for noisy or high-impedance power supplies.
- When routing the connections from the current sense resistor to the device, keep the trace lengths as close as possible in order to minimize any impedance mismatch.

# 9.4.2 Layout Examples



Figure 9-7. Single-Channel Recommended Layout (Pinout A)



Figure 9-8. Dual-Channel Recommended Layout (VSSOP)





Figure 9-9. Dual-Channel Recommended Layout (WSON)





Figure 9-10. Quad-Channel Recommended Layout



# 10 Device and Documentation Support

# **10.1 Documentation Support**

#### 10.1.1 Related Documentation

For related documentation see the following:

- Texas Instruments, INA180-181EVM User's Guide
- Texas Instruments, INA2180-2181EVM User's Guide
- Texas Instruments, INA4180-4181EVM User's Guide

### 10.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 10.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

# 10.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com

13-Jun-2025

# **PACKAGING INFORMATION**

| Orderable part number | Status (1) | Material type | Package   Pins   | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| INA180A1QDBVRQ1       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 18ID             |
| INA180A1QDBVRQ1.B     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 18ID             |
| INA180A2QDBVRQ1       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | 1MN3             |
| INA180A2QDBVRQ1.B     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1MN3             |
| INA180A3QDBVRQ1       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | 1MO3             |
| INA180A3QDBVRQ1.B     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1MO3             |
| INA180A4QDBVRQ1       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1MP3             |
| INA180A4QDBVRQ1.B     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1MP3             |
| INA180B1QDBVRQ1       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1MV3             |
| INA180B1QDBVRQ1.B     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1MV3             |
| INA180B2QDBVRQ1       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1MW3             |
| INA180B2QDBVRQ1.B     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1MW3             |
| INA180B3QDBVRQ1       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | 1MX3             |
| INA180B3QDBVRQ1.B     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1MX3             |
| INA180B4QDBVRQ1       | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU   SN                   | Level-1-260C-UNLIM         | -40 to 125   | 1MZ3             |
| INA180B4QDBVRQ1.B     | Active     | Production    | SOT-23 (DBV)   5 | 3000   LARGE T&R      | Yes             | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 125   | 1MZ3             |
| INA2180A1QDGKRQ1      | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 125   | 1016             |
| INA2180A1QDGKRQ1.B    | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 1016             |
| INA2180A2QDGKRQ1      | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 125   | 1026             |
| INA2180A2QDGKRQ1.B    | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 1026             |
| INA2180A3QDGKRQ1      | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 125   | 1036             |
| INA2180A3QDGKRQ1.B    | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 1036             |
| INA2180A4QDGKRQ1      | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAU   NIPDAUAG             | Level-2-260C-1 YEAR        | -40 to 125   | 1D26             |
| INA2180A4QDGKRQ1.B    | Active     | Production    | VSSOP (DGK)   8  | 2500   LARGE T&R      | Yes             | NIPDAUAG                      | Level-2-260C-1 YEAR        | -40 to 125   | 1D26             |
| INA4180A1QPWRQ1       | Active     | Production    | TSSOP (PW)   14  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 4180A1Q          |
| INA4180A1QPWRQ1.B     | Active     | Production    | TSSOP (PW)   14  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 4180A1Q          |
| INA4180A2QPWRQ1       | Active     | Production    | TSSOP (PW)   14  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 4180A2Q          |
| INA4180A2QPWRQ1.B     | Active     | Production    | TSSOP (PW)   14  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 4180A2Q          |
| INA4180A3QPWRQ1       | Active     | Production    | TSSOP (PW)   14  | 2000   LARGE T&R      | Yes             | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 4180A3Q          |

-40 to 125

Level-2-260C-1 YEAR

13-Jun-2025

4180A4Q

INA4180A4QPWRQ1.B

www.ti.com

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Dan material                  | reak reliow                |              | (6)          |
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |              |
| INA4180A3QPWRQ1.B     | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 4180A3Q      |
| INA4180A4QPWRQ1       | Active | Production    | TSSOP (PW)   14 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 125   | 4180A4Q      |

Yes

NIPDAU

2000 | LARGE T&R

Active

- (2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.
- (3) RoHS values: Yes, No. RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

Production

- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

TSSOP (PW) | 14

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF INA180-Q1, INA2180-Q1, INA4180-Q1:

Catalog: INA180, INA2180, INA4180

<sup>(1)</sup> Status: For more details on status, see our product life cycle.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 13-Jun-2025

NOTE: Qualified Version Definitions:

 $_{\bullet}$  Catalog - TI's standard catalog product



www.ti.com 1-Aug-2025

# TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device           | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA180A1QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180A1QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180A2QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180A2QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180A3QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180A3QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180A4QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180A4QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180B1QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180B1QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180B2QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180B2QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180B3QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180B3QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA180B4QDBVRQ1  | SOT-23          | DBV                | 5    | 3000 | 180.0                    | 8.4                      | 3.2        | 3.2        | 1.4        | 4.0        | 8.0       | Q3               |
| INA2180A1QDGKRQ1 | VSSOP           | DGK                | 8    | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Aug-2025

| Device           | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| INA2180A2QDGKRQ1 | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA2180A3QDGKRQ1 | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA2180A4QDGKRQ1 | VSSOP           | DGK                | 8  | 2500 | 330.0                    | 12.4                     | 5.3        | 3.4        | 1.4        | 8.0        | 12.0      | Q1               |
| INA4180A1QPWRQ1  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| INA4180A2QPWRQ1  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| INA4180A3QPWRQ1  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| INA4180A4QPWRQ1  | TSSOP           | PW                 | 14 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |



www.ti.com 1-Aug-2025



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA180A1QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180A1QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180A2QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180A2QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180A3QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180A3QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180A4QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180A4QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180B1QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180B1QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180B2QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180B2QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180B3QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180B3QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA180B4QDBVRQ1  | SOT-23       | DBV             | 5    | 3000 | 210.0       | 185.0      | 35.0        |
| INA2180A1QDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| INA2180A2QDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 366.0       | 364.0      | 50.0        |
| INA2180A3QDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |



# **PACKAGE MATERIALS INFORMATION**

www.ti.com 1-Aug-2025

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| INA2180A4QDGKRQ1 | VSSOP        | DGK             | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| INA4180A1QPWRQ1  | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| INA4180A2QPWRQ1  | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| INA4180A3QPWRQ1  | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |
| INA4180A4QPWRQ1  | TSSOP        | PW              | 14   | 2000 | 353.0       | 353.0      | 32.0        |



SMALL OUTLINE TRANSISTOR



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
  3. Reference JEDEC MO-178.

- 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side.
- 5. Support pin may differ or may not be present.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE TRANSISTOR



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.







### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-187.





NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.
- 9. Size of metal pad may vary due to creepage requirement.





NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.







### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated