











HD3SS6126

SLAS975A - NOVEMBER 2013 - REVISED AUGUST 2015

# HD3SS6126 USB 3.0 and USB 2.0 Differential Switch 2:1/1:2 MUX/DEMUX

#### **Features**

- Ideal for USB Applications
  - Signal Switch for USB 3.0 (SuperSpeed USB) and USB 2.0 HS/FS/LS)
- Three Bidirectional Differential Pair Channel MUX/DEMUX Switches Also Suitable for DisplayPort, PCIe Gen1/2/3, SATA 1.5/3/6G, SAS 1.5/3/6G and XAUI Applications
- Supports Data Rates up to 10 Gbps on High-Bandwidth Path (SS)
- V<sub>CC</sub> Operating Range 3.3 V ± 10%
- Wide -3-dB Differential BW of More Than 10 GHz on High-Bandwidth Path (SS)
- Uses a Unique Adaptation Method to Maintain a Constant Channel Impedance Over the Supported Common-Mode Voltage Range
- Excellent High-bandwidth Path Dynamic Characteristics (at 2.5 GHz)
  - Crosstalk = -35 dB
  - Isolation = -23 dB
  - Insertion Loss = -1.1 dB
  - Return Loss = -11 dB
- Small 3.5 mm × 9 mm, 42-Pin WQFN Package (RUA)
- Active Mode Power = 8 mW

## Applications

- Desktop PCs
- Notebook PCs
- **Tablets**
- **Docking Stations**
- **Telecommunications**
- **Televisions**

## 3 Description

The HD3SS6126 device is a high-speed, passive switch that is designed for USB applications to route both SuperSpeed USB RX and TX and USB 2.0 DP and DM signals from a source to two destinations or vice versa. The device can also be used for DisplayPort, PCI-Express™, SATA, SAS, and XAUI applications. The HD3SS6126 device can be used in either sink-side or source-side applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
|-------------|-----------|-------------------|
| HD3SS6126   | WQFN (42) | 9.00 mm × 3.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

## **Typical Application Diagram**





#### **Table of Contents**

| 1 | Features 1                                           | 7.2 Functiona   | I Block Diagram          | 11 |
|---|------------------------------------------------------|-----------------|--------------------------|----|
| 2 | Applications 1                                       | 7.3 Feature D   | escription               | 11 |
| 3 | Description 1                                        | 7.4 Device Fu   | nctional Modes           | 12 |
| 4 | Revision History2                                    | 8 Application a | nd Implementation        | 13 |
| 5 | Pin Configuration and Functions                      | 8.1 Applicatio  | n Information            | 13 |
| 6 | Specifications                                       | 8.2 Typical Ap  | oplication               | 13 |
| U | 6.1 Absolute Maximum Ratings 5                       | 9 Power Supply  | y Recommendations        | 15 |
|   | 6.2 ESD Ratings                                      | 10 Layout       | •••••                    | 15 |
|   | 6.3 Recommended Operating Conditions                 | -               | Buidelines               |    |
|   | 6.4 Thermal Information                              | 10.2 Layout E   | xamples                  | 15 |
|   | 6.5 Electrical Characteristics – Device Parameters 6 | 11 Device and D | ocumentation Support     | 17 |
|   | 6.6 Electrical Characteristics – Signal Switch       |                 | nity Resources           |    |
|   | Parameters7                                          | 11.2 Tradema    | arks                     | 17 |
|   | 6.7 Switching Characteristics 8                      | 11.3 Electrost  | atic Discharge Caution   | 17 |
|   | 6.8 Typical Characteristics                          | 11.4 Glossary   | ·                        | 17 |
| 7 | Detailed Description 10                              | -               | Packaging, and Orderable |    |
|   | 7.1 Overview 10                                      |                 |                          | 17 |
|   |                                                      |                 |                          |    |

## 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

## Changes from Original (November 2013) to Revision A

Page



## 5 Pin Configuration and Functions



Copyright © 2013–2015, Texas Instruments Incorporated



#### Pin Functions

| P                 | IN                                                         | 1/0         | DESCRIPTION                                       |  |
|-------------------|------------------------------------------------------------|-------------|---------------------------------------------------|--|
| NAME NO.          |                                                            | I/O         | DESCRIPTION                                       |  |
| GND               | 10, 14, 17,<br>19, 21                                      | Supply      | Ground                                            |  |
| HSA(p)            | 8                                                          | I/O         | Port A USB 2.0 positive signal                    |  |
| HSA(n)            | 7                                                          | 1/0         | Port A USB 2.0 negative signal                    |  |
| HSB(p)            | 31                                                         | I/O         | Port B USB 2.0 positive signal                    |  |
| HSB(n)            | 32                                                         | 1/0         | Port B USB 2.0 negative signal                    |  |
| HSC(p)            | 33                                                         | I/O         | Port C USB 2.0 positive signal                    |  |
| HSC(n)            | 34                                                         | 1/0         | Port C USB 2.0 negative signal                    |  |
| HS_ <del>OE</del> | 6                                                          | I (Control) | Output Enable H = Power Down L = Normal Operation |  |
| NC                | 1, 2, 3, 4, 5,<br>18, 35, 36,<br>37, 38, 39,<br>40, 41, 42 | _           | Electrically No Connection                        |  |
| SEL               | 9                                                          | I (Control) | USB 3.0/2.0 Port Selection Control Pins           |  |
| SSA0(p)           | 11                                                         | I/O         | Port A, Channel 0, USB 3.0 Positive Signal        |  |
| SSA0(n)           | 12                                                         | 1/0         | Port A, Channel 0, USB 3.0 Negative Signal        |  |
| SSA1(p)           | 15                                                         | I/O         | Port A, Channel 1, USB 3.0 Positive Signal        |  |
| SSA1(n)           | 16                                                         | 1/0         | Port A, Channel 1, USB 3.0 Negative Signal        |  |
| SSB0(p)           | 29                                                         | I/O         | Port B, Channel 0, USB 3.0 Positive Signal        |  |
| SSB0(n)           | 28                                                         | 1/0         | Port B, Channel 0, USB 3.0 Negative Signal        |  |
| SSB1(p)           | 27                                                         | I/O         | Port B, Channel 1, USB 3.0 Positive Signal        |  |
| SSB1(n)           | 26                                                         | 1/0         | Port B, Channel 1, USB 3.0 Negative Signal        |  |
| SSC0(p)           | 25                                                         | I/O         | Port C, Channel 0, USB 3.0 Positive Signal        |  |
| SSC0(n)           | 24                                                         | 1/0         | Port C, Channel 0, USB 3.0 Negative Signal        |  |
| SSC1(p)           | 23                                                         | I/O         | Port C, Channel 1, USB 3.0 Positive Signal        |  |
| SSC1(n)           | 22                                                         | 1/0         | Port C, Channel 1, USB 3.0 Negative Signal        |  |
| VDD               | 13, 20, 30                                                 | Supply      | 3.3-V power supply voltage                        |  |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                              |                                                                                     | MIN      | MAX             | UNIT |
|------------------------------|-------------------------------------------------------------------------------------|----------|-----------------|------|
| Supply Voltage               | , V <sub>DD</sub> <sup>(2)</sup>                                                    | -0.3     | 4               | V    |
|                              | Differential I/O, High-bandwidth signal path: SSA0/1(p/n), SSB0/1(p/n), SSC0/1(p/n) | -0.5     | 4               |      |
| Voltage                      | Differential I/O, Low-bandwidth signal path: HSAp/n), HSB(p/n), HSC(p/n)            | -0.5     | 7               | V    |
|                              | Control pin and single ended I/O                                                    | -0.3     | $V_{DD} + 0.3$  |      |
| Continuous power dissipation |                                                                                     | See Then | mal Information |      |
| Storage temper               | Storage temperature, T <sub>stg</sub>                                               |          |                 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                         | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

### 6.3 Recommended Operating Conditions

typical values for all parameters are at  $V_{CC} = 3.3 \text{ V}$  and  $T_A = 25^{\circ}\text{C}$ ; all temperature limits are specified by design

|                       |                           |                                                                                                            | MIN  | NOM | MAX      | UNIT      |
|-----------------------|---------------------------|------------------------------------------------------------------------------------------------------------|------|-----|----------|-----------|
| $V_{DD}$              | Supply voltage            |                                                                                                            | 3.0  | 3.3 | 3.6      | V         |
| $V_{IH}$              | Input high voltage        | Control Pins                                                                                               | 2.0  |     | $V_{DD}$ | V         |
| $V_{IL}$              | Input low voltage         | Control Pins                                                                                               | -0.1 |     | 8.0      | V         |
| V <sub>I/O_Diff</sub> | Differential voltage      | Switch I/O differential voltage for High-bandwidth signal path only: SSA0/1(p/n), SSB0/1(p/n), SSC0/1(p/n) | 0    |     | 1.8      | $V_{p-p}$ |
| V <sub>I/O_CM</sub>   | Common voltage            | Switch I/O common mode voltage for High-bandwidth signal path only: SSA0/1(p/n), SSB0/1(p/n), SSC0/1(p/n)  | 0    |     | 2.0      | V         |
| T <sub>A</sub>        | Operating free-air temper | Operating free-air temperature                                                                             |      |     | 70       | °C        |

<sup>2)</sup> All voltage values, except differential voltages, are with respect to network ground terminal.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.4 Thermal Information

|                      |                                                  | HD3SS6126 |      |
|----------------------|--------------------------------------------------|-----------|------|
|                      | THERMAL METRIC                                   |           | UNIT |
|                      |                                                  | 42 PINS   |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance           | 53.8      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance        | 38.2      | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance             | 27.4      | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter (1)   | 5.6       | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter (1) | 27.3      | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see *Semiconductor and IC Package Thermal Metrics* application report, SPRA953. Test conditions for  $\Psi_{JB}$  and  $\Psi_{JT}$  are clarified in the application report.

#### 6.5 Electrical Characteristics - Device Parameters

over recommended operating conditions (unless otherwise noted)

|                 | PARAMETER                      | TEST CONDITIONS                                                                            | MIN TYP | MAX | UNIT |
|-----------------|--------------------------------|--------------------------------------------------------------------------------------------|---------|-----|------|
| I <sub>CC</sub> | Supply current                 | $V_{DD} = 3.6 \text{ V}$ , SEL = $V_{DD}$ /GND; $\overline{OE}$ = GND; Outputs Floating    | 2.4     | 3   | mA   |
| SEL             |                                |                                                                                            |         |     |      |
| I <sub>IH</sub> | Input high current             | $V_{DD} = 3.6 \text{ V}, V_{IN} = V_{DD}$                                                  |         | 95  | μΑ   |
| I <sub>IL</sub> | Input high current             | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub> = GND                                             |         | 1   | μΑ   |
| HS_C            | DE                             |                                                                                            | •       | ,   |      |
| I <sub>IH</sub> | Input high current             | $V_{DD} = 3.6 \text{ V}, V_{IN} = V_{DD}$                                                  |         | 1   | μΑ   |
| I <sub>IL</sub> | Input high current             | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub> = GND                                             |         | 1   | μΑ   |
| SSA0            | /1, SSB0/1, SSC0/1             |                                                                                            |         | •   |      |
|                 | High-impedance leakage current | $V_{DD}$ = 3.6 V, $V_{IN}$ = 2 V, $V_{OUT}$ = 2 V, $(I_{LK}$ on open outputs Port B and C) |         | 130 |      |
| I <sub>LK</sub> |                                | $V_{DD}$ = 3.6 V, $V_{IN}$ = 2 V, $V_{OUT}$ = 2 V, $(I_{LK}$ on open outputs Port A)       |         | 4   | μA   |
| HSA,            | HSB, HSC                       |                                                                                            |         |     |      |
| I <sub>LK</sub> | High-impedance leakage current | $V_{DD}$ = 3.6 V, $V_{IN}$ = 0 V, $V_{OUT}$ = 0 V to 4 V, HS_ $\overline{OE}$ _IN = GND    |         | 1   | μA   |

Submit Documentation Feedback



# 6.6 Electrical Characteristics – Signal Switch Parameters

under recommended operating conditions; R<sub>L</sub>, R<sub>SC</sub> = 50  $\Omega$ , C<sub>L</sub> = 10 pF (unless otherwise noted)

|                      | PARAMETER                                                              | TEST CONDITIONS                                                                              | MIN TYP | MAX  | UNIT |  |
|----------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------|------|------|--|
| SSA0/1(p/n           | ), SSB0/1(p/n), SSC0/1(p/n) Signal Pa                                  | th                                                                                           |         |      |      |  |
| C <sub>ON</sub>      | Outputs ON capacitance                                                 | V <sub>IN</sub> = 0 V, outputs open, switch ON                                               | 1.5     |      | pF   |  |
| C <sub>OFF</sub>     | Outputs OFF capacitance                                                | V <sub>IN</sub> = 0 V, outputs open, switch OFF                                              | 1       |      | pF   |  |
| R <sub>ON</sub>      | Output ON resistance                                                   | $V_{DD} = 3.3 \text{ V}, V_{CM} = 0 \text{ V} - 2 \text{ V},$<br>$I_{O} = -8 \text{ mA}$     | 5       | 8    | Ω    |  |
| ΔR <sub>ON</sub>     | ON resistance match between pairs of the same channel                  | $V_{DD} = 3.3 \text{ V}; 0 \text{ V} \le V_{IN} \le 2 \text{ V};$<br>$I_{O} = -8 \text{ mA}$ |         | 0.7  | Ω    |  |
| R <sub>FLAT_ON</sub> | ON resistance flatness<br>(R <sub>ON(MAX)</sub> — R <sub>ON(MIN)</sub> | $V_{DD} = 3.3 \text{ V}; -0 \text{ V} \le V_{IN} \le 2 \text{ V}$                            |         | 1.15 | Ω    |  |
|                      |                                                                        | f = 0.3 MHz                                                                                  | -25     |      |      |  |
| $R_L$                | Differential return loss (V <sub>CM</sub> = 0 V)                       | f = 2.5 GHz                                                                                  | -11     |      | dB   |  |
|                      | (VCM = 0 V)                                                            | f = 4 GHz                                                                                    | -11     |      |      |  |
|                      |                                                                        | f = 0.3 MHz                                                                                  | -85     |      |      |  |
| X <sub>TALK</sub>    | Differential crosstalk<br>(V <sub>CM</sub> = 0 V)                      | f = 2.5 GHz                                                                                  | -35     |      | dB   |  |
|                      |                                                                        | f = 4 GHz                                                                                    | -33     |      |      |  |
|                      | Differential off-isolation (V <sub>CM</sub> = 0 V)                     | f = 0.3 MHz                                                                                  | -85     |      |      |  |
| O <sub>IRR</sub>     |                                                                        | f = 2.5 GHz                                                                                  | -23     |      | dB   |  |
|                      |                                                                        | f = 4 GHz                                                                                    | -21     |      |      |  |
|                      | Differential insertion loss                                            | f = 0.3 MHz                                                                                  | -0.43   |      |      |  |
| IL                   |                                                                        | f = 2.5 GHz                                                                                  | -1.1    |      | dB   |  |
|                      | $(V_{CM} = 0 V)$                                                       | f = 4 GHz                                                                                    | -1.3    |      |      |  |
| BW                   | Bandwidth                                                              | At -3 dB                                                                                     | 10      |      | GHz  |  |
| HSA(p/n), H          | HSB(p/n), HSC(p/n) SIGNAL PATH                                         |                                                                                              |         | •    |      |  |
| C <sub>ON</sub>      | Outputs ON capacitance                                                 | V <sub>IN</sub> = 0 V, Outputs Open, Switch ON                                               | 6       | 7.5  | pF   |  |
| C <sub>OFF</sub>     | Outputs OFF capacitance                                                | V <sub>IN</sub> = 0 V, Outputs Open, Switch OFF                                              | 3.5     | 6    | pF   |  |
|                      | Output ON projetores                                                   | $V_{DD} = 3 \text{ V}, V_{IN} = 0 \text{ V},$ $I_{O} = 30 \text{ mA}$                        | 3       | 6    | 0    |  |
| R <sub>ON</sub>      | Output ON resistance                                                   | $V_{DD} = 3 \text{ V}, V_{IN} = 2.4 \text{ V},$<br>$I_{O} = 30 \text{ mA}$                   | 3.4     | 6    | Ω    |  |
| AD                   | ON resistance match between pairs                                      | $V_{DD} = 3 \text{ V}; V_{IN} = 0 \text{ V};$<br>$I_{O} = 30 \text{ mA}$                     | 0.2     |      | -    |  |
| ΔR <sub>ON</sub>     | of the same channel                                                    | $V_{DD} = 3 \text{ V; } V_{IN} = 1.7 \text{ V;}$<br>$I_{O} = -15 \text{ mA}$                 | 0.2     |      | Ω    |  |
| D                    | ON resistance flatness                                                 | V <sub>DD</sub> = 3 V; V <sub>IN</sub> = 0 V;<br>I <sub>O</sub> = 30 mA                      | 1       |      | 0    |  |
| R <sub>FLAT_ON</sub> | (R <sub>ON(MAX)</sub> -R <sub>ON(MIN)</sub>                            | V <sub>DD</sub> = 3 V; V <sub>IN</sub> = 1.7 V;<br>I <sub>O</sub> = -15 mA                   | 1       |      | Ω    |  |
| X <sub>TALK</sub>    | Differential crosstalk (V <sub>CM</sub> = 0 V)                         | R <sub>L</sub> = 50 Ω, f = 250 MHz                                                           | -40     |      | dB   |  |
| O <sub>IRR</sub>     | Differential off-isolation (V <sub>CM</sub> = 0 V)                     | R <sub>L</sub> = 50 Ω, f = 250 MHz                                                           | -41     |      | dB   |  |
| BW                   | Bandwidth                                                              | $R_L = 50 \Omega$                                                                            | 0.9     |      | GHz  |  |

Product Folder Links: HD3SS6126



## 6.7 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                   | PARAMETER                            | TEST CONDITIONS                               | MIN | TYP | MAX | UNIT |
|-----------------------------------|--------------------------------------|-----------------------------------------------|-----|-----|-----|------|
| SSA0/1(p                          | o/n), SSB0/1(p/n), SSC0/1(p/n) Signa | l Path                                        |     |     |     |      |
| t <sub>on</sub>                   | SEL-to-Switch ton                    | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 1 |     | 70  | 250 | ns   |
| t <sub>off</sub>                  | SEL-to-Switch toff                   | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 1 |     | 70  | 250 | ns   |
| t <sub>PD</sub>                   | Switch propagation delay             | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 3 |     |     | 85  | ps   |
| t <sub>SK(O)</sub>                | Interpair output skew (CH-CH)        | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 3 |     |     | 20  | ps   |
| t <sub>SK(b-b)</sub>              | Intrapair Output Skew (bit-bit)      | $R_{SC}$ and $R_L = 50 \Omega$ , See Figure 3 |     |     | 8   | ps   |
| HSA(p/n)                          | , HSB(p/n), HSC(p/n) SIGNAL PATH     |                                               |     |     | ·   |      |
|                                   | SEL to Switch toN                    | See Figure 2                                  |     |     | 30  |      |
| t <sub>ON</sub>                   | HS_OE to Switch t <sub>ON</sub>      | See Figure 2                                  |     |     | 17  | ns   |
|                                   | SEL to Switch t <sub>OFF</sub>       | See Figure 2                                  |     |     | 12  |      |
| t <sub>OFF</sub>                  | HS_OE to Switch toFF                 | See Figure 2                                  |     |     | 10  | ns   |
| t <sub>PD</sub> <sup>(1)</sup>    | Switch propagation delay             | See Figure 3                                  |     | 250 |     | ps   |
| t <sub>SK(O)</sub> <sup>(1)</sup> | Interpair output skew (CH-CH)        |                                               |     | 100 | 200 | ps   |
| t <sub>SK(P)</sub> <sup>(1)</sup> | Intrapair Output Skew (bit-bit)      |                                               |     | 100 | 200 | ps   |

#### (1) Specified by design



Figure 1. Select to Switch  $t_{\text{ON}}$  and  $t_{\text{OFF}}$ 



<sup>(1)</sup> All input pulses are supplied by generators have the following characteristics: PRR  $\leq$  10 MHZ,  $Z_O$  = 50  $\Omega$ ,  $t_f$ < 5 ns,  $t_f$ < 5 ns. (2)  $C_L$  includes probe and jig capacitance.

Figure 2. Turnon ( $t_{\text{ON}}$ ) and Turnoff Time ( $t_{\text{OFF}}$ )







 $\begin{array}{c} \text{Intrapair skew} \\ t_{\text{SK(b-b)}} = 0.5 \text{ X } |(t_4 - t_3) + (t_1 - t_2)| \end{array}$ 

#### NOTES:

- 1. Measurements based on an ideal input with zero intrapair skew on the input, i.e. the input at A to B/C or the input at B/C to A
- Interpair skew is measured from lane to lane on the same channel, e.g. C0 to C1
- 3. Intrapair skew is defined as the relative difference from the p and n signals of a single lane

Figure 3. Propagation Delay and Skew

# TEXAS INSTRUMENTS

#### 6.8 Typical Characteristics



## 7 Detailed Description

#### 7.1 Overview

The HD3SS6126 is a USB 3.0 and USB 2.0 differential switch, it is designed to support data rates up to 10 Gbps on high-bandwidth paths (SS), it is also suitable for DisplayPort, PCIe Gen1/2/3, SATA 1.5/3/6G, SAS 1.5/3/6G and XAUI applications. The device uses a unique adaptation method to maintain a constant channel impedance over the supported common-mode voltage range, resulting in an excellent high-bandwidth path dynamic characteristics (at 2.5 GHz; Crosstalk = -35 dB, Isolation = -23 dB, Insertion Loss = -1.1 dB, Return Loss = -1.1 dB).



#### 7.2 Functional Block Diagram



#### 7.3 Feature Description

The HD3SS6126 can be powered by VBUS from the USB Host, and is capable of selecting USB2 independently from USB3. Although the main application of the HD3SS6126 is USB3.0/2.0, the device also supports common interfaces such as PCIe Gen1 and Gen2, DP and SATA/SAS applications. The device is able to support these additional interfaces because of its support of data rates up to 5.4 Gbps and common-mode voltages from 0 V to 2 V with a maximum signal swing of 1.8 V. All of these applications use an 8b or 10b coding technique to achieve DC balance and facilitate terminal equipment.

#### **NOTE**

The device may need AC capacitors and additional bias voltage to support the PCIe Gen1 and Gen2 interfaces.



#### 7.4 Device Functional Modes

Table 1. Truth Table USB 3.0 SuperSpeed USB

| ee. |                | USB 3.0 PORT SELECTION |                |
|-----|----------------|------------------------|----------------|
| SEL | SSA0/1         | SSB0/1                 | SSC0/1         |
| 0   | To/From SSB0/1 | To/From SSA0/1         | Off            |
| 1   | To/From SSC0/1 | Off                    | To/From SSA0/1 |

Table 2. Truth Table USB 2.0 High-Speed, Full-Speed, Low-Speed Path

| HS_ <del>OE</del> | CEL |             | USB 2.0 Port Selection |             |
|-------------------|-----|-------------|------------------------|-------------|
| H3_UE             | SEL | HSA         | HSB                    | HSC         |
| 0                 | 0   | To/From HSB | To/From HSA            | Off         |
| 0                 | 1   | To/From HSC | Off                    | To/From HSA |
| 1                 | X   | Off         | Off                    | Off         |



## 8 Application and Implementation

#### **NOTE**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

A typical application for the HD3SS6126 is a USB 3.0 KVM switch, where one of two USB hosts system can be selected for an USB device. These guidelines are also suitable for PCIe(Gen1,Gen2), SATA, XAUI and DP, since the HD3SS6126 device is fully compatible with these protocols.

#### 8.2 Typical Application



Figure 6. Two Signal Sources to One Destination



Figure 7. One Signal Sources to Two Destination



#### **Typical Application (continued)**

#### 8.2.1 Design Requirements

Power supply requirements:

V<sub>DD</sub> from 3 V to 3.6 V

Control pins requirements

- V<sub>IH</sub> from 2 V to V<sub>DD</sub>
- V<sub>II</sub> from -0.1 V to 0.8 V

Differential pairs requirements:

- V<sub>I/O Diff</sub> from 0 V to 1.8 Vp-p
- V<sub>I/O CM</sub> from 0 V to 2 V

T<sub>A</sub> Operating free-air temperature from 0°C to 70°C

#### 8.2.2 Detailed Design Procedure

#### 8.2.2.1 Power Supply

The first step is to design the power supply and determine the  $V_{CC}$  stability and minimum current required (see *Power Supply Recommendations*).

#### 8.2.2.2 Differential Pairs

All of the interfaces the HD3SS6126 device supports require AC coupling between the transmitter and receiver. TI recommends using 0402-sized capacitors to provide AC coupling, but 0603-sized capacitors are also acceptable. Both 0805-sized capacitors and C-packs should be avoided. Best practice is to place AC-coupling capacitors symmetrically. A capacitor value of 0.1uF is best and the value should be matched for the +/-signal pair. The placement should be along the TX pairs on the system board, which are usually routed on the top layer of the board.

All differential pairs must have a matched impedance according to the implemented protocol:  $100-\Omega$  differential ( $\pm 10\%$ ) for PCIe and  $90-\Omega$  differential ( $\pm 15\%$ ) for USB 2.0 and USB 3.0.

The control logic can be implemented by use of an external control processor or by using a simple selector switch. TI recommends using 5-k $\Omega$  pullup and pulldown resistors on the control signals, if they are included. The control logic must not violate the input voltage parameters outlined in the *Recommended Operating Conditions* table.

#### 8.2.3 Application Curves



Submit Documentation Feedback



## 9 Power Supply Recommendations

The power supply must provide a constant voltage with a 10% maximum variation of the nominal value, and has to be able to provide at least 3 mA for the HD3SS6126 only (based on the maximum power consumption). It is also possible to provide the power supply from VBUS from the Host, just by including a voltage regulator powered through VBUS. Each  $V_{CC}$  pin must have a 0.1- $\mu$ F bypass capacitor placed as closely as possible. TI recommends including two extra capacitors in parallel, which should be also placed as closely as possible to the  $V_{CC}$  pin. The suggested values for these extra capacitors are 1  $\mu$ F and 0.01  $\mu$ F.

#### 10 Layout

## 10.1 Layout Guidelines

Generally, impedance match becomes critical in such high-speed signal applications to avoid reflection. Each differential-signal pair must have a differential impedance of about 90  $\Omega$  ±15% (for PCIe or DP, 100  $\Omega$  ±10%) with single-end signal impedance about 50  $\Omega$  to ground. Usually, Microstrip is used to accomplish impedance match. Four layers are recommended for a low-EMI PCB design. shows physical geometries of differential traces to form Microstrip. In order to better maintain signal integrity, reference the following:

- 1. Route high-speed differential signals on the top layer with a solid ground layer under them to accomplish controlled impedance, while avoiding vias and stubs which may cause impedance discontinuities. If vias must be used, make sure the space of the vias is as minimal as possible.
- Be sure both the length of differential traces and the length of differential signal pairs are matched in order to reduce intrapair skew and interpair skew separately which also does good to low EMI. TI recommends keeping the space of the traces of the differential signal the same across the entire length of the trace to keep impedance match and reduce EMI.
- 3. Route low-speed, but fast-edged control signals on the bottom layer to minimize the crosstalk of the high-speed signal.
- 4. For other adjacent signal traces on the same layer, make distance L ≥ 3 S to facilitate impedance match.
- 5. TI reccommends using 45° bends instead of 90° bends in order to maintain signal integrity and low EMI.

#### 10.2 Layout Examples



Figure 10. PCB Layers Example



# **Layout Examples (continued)**



Figure 11. USB Signals Routing Example



## 11 Device and Documentation Support

#### 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Lise

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments.

PCI-Express is a trademark of PCI-SIG.

All other trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2013–2015, Texas Instruments Incorporated

www.ti.com 6-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| HD3SS6126RUAR         | Active | Production    | WQFN (RUA)   42 | 3000   LARGE T&R      | Yes  | FULL NIPDAU                   | Level-3-260C-168 HR        | 0 to 70      | HD3SS6126    |
| HD3SS6126RUAR.B       | Active | Production    | WQFN (RUA)   42 | 3000   LARGE T&R      | -    | Call TI                       | Call TI                    | 0 to 70      |              |
| HD3SS6126RUARG4       | Active | Production    | WQFN (RUA)   42 | 3000   LARGE T&R      | Yes  | NIPDAU                        | Level-3-260C-168 HR        | 0 to 70      | HD3SS6126    |
| HD3SS6126RUARG4.B     | Active | Production    | WQFN (RUA)   42 | 3000   LARGE T&R      | -    | Call TI                       | Call TI                    | 0 to 70      |              |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| HD3SS6126RUAR   | WQFN            | RUA                | 42 | 3000 | 330.0                    | 16.4                     | 3.8        | 9.3        | 1.0        | 8.0        | 16.0      | Q1               |
| HD3SS6126RUARG4 | WQFN            | RUA                | 42 | 3000 | 330.0                    | 16.4                     | 3.8        | 9.3        | 1.0        | 8.0        | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025



#### \*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| HD3SS6126RUAR   | WQFN         | RUA             | 42   | 3000 | 367.0       | 367.0      | 38.0        |  |
| HD3SS6126RUARG4 | WQFN         | RUA             | 42   | 3000 | 367.0       | 367.0      | 38.0        |  |

9 x 3.5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025