# HD3SS3220 USB Type-C DRP Port Controller with SuperSpeed 2:1 MUX #### 1 Features - USB Type-C Port Controller with Integrated 2:1 SuperSpeed Mux - Compatible to USB Type-C™ Specifications - Supports USB 3.1 G1 and G2 up to 10Gbps - Supports up to 15W of Power Delivery with 3A **Current Advertisement and Detection** - Mode Configuration - Host Only DFP/Source - Device Only UFP/Sink - Dual Role Port DRP - Channel Configuration (CC) - Attach of USB Port Detection - **Cable Orientation Detection** - Role Detection - Type-C Current Mode (Default, Mid, High) - V<sub>(BUS)</sub> Detection and VCONN Support for Active Cables - Audio and Debug Accessory Support - HD3SS3220 Audio and Debug(UFP/DFP/ DRP) Support - HD3SS3220L No Audio Accessory, Debug Accessory only as UFP - Supports for Try.SRC and Try.SNK DRP Modes - Configuration Control through GPIO and I<sup>2</sup>C - Low Active and Standby Current Consumptions - Industrial Temperature Range of -40 to 85°C #### 2 Applications - USB Host, Device, Hub - Mobile Phones, Tablets and Notebooks - USB Peripherals such as Thumb Drives, Portable Hard Disks, Set Top Box Simplified Schematic ## 3 Description HD3SS3220 is a USB SuperSpeed (SS) 2:1 mux with DRP port controller. The device provides Channel Configuration (CC) logic and 5V VCONN sourcing for ecosystems implementing USB Type-C. The HD3SS3220 can be configured as a Downstream Facing Port (DFP), Upstream Facing Port (UFP) or a Dual Role Port (DRP) making it ideal for any application. The HD3SS3220, in DRP mode, alternates presenting itself as a DFP or UFP according to the Type-C specifications. The CC logic block monitors the CC1 and CC2 pins for pull-up or pull-down resistances to determine when a USB port has been attached and its port role. Once a USB port has been attached, the CC logic also determines the orientation of the cable and configures the USB SS mux accordingly. Finally, CC logic advertises or detects Type-C current mode - Default, Mid, or High in DFP and UFP modes respectively. Excellent dynamic characteristics of the integrated mux allow switching with minimum attenuation to the SS signal eye diagram and very little added jitter. The device's switch paths deploy adaptive common mode voltage tracking resulting identical channel despite different common mode voltage for RX and TX channels. **Package Information** | PART NUMBER | PACKAGE (1) | BODY SIZE (NOM) | |-------------|---------------|-----------------| | HD3SS3220 | | | | HD3SS3220I | VQFN RNH (30) | 2.50mm x 4.50mm | | HD3SS3220L | | | For all available packages, see the orderable addendum at the end of the data sheet. Typical Application ## **Table of Contents** | 1 Features | 1 | 6.4 Device Functional Modes | 18 | |--------------------------------------|----------|-----------------------------------------------------|-------------------| | 2 Applications | 1 | 6.5 Programming | 20 | | 3 Description | 1 | 6.6 Register Maps | | | 4 Pin Configuration and Functions | 3 | 7 Application and Implementation | 25 | | Pin Functions | 3 | 7.1 Application Information | 25 | | 5 Specifications | <u>5</u> | 7.2 Typical Application, DRP Port | 26 | | 5.1 Absolute Maximum Ratings | <u>5</u> | 8 Power Supply Recommendations | 31 | | 5.2 ESD Ratings | | 9 Layout | 32 | | 5.3 Recommended Operating Conditions | 5 | 9.1 Layout Guidelines | | | 5.4 Thermal Information | 6 | 9.2 Layout | | | 5.5 Electrical Characteristics | 6 | 10 Device and Documentation Support | 39 | | 5.6 Timing Requirements | 8 | 10.1 Receiving Notification of Documentation Update | s <mark>39</mark> | | 6 Detailed Description | 11 | 10.2 Trademarks | 39 | | 6.1 Overview | | 11 Revision History | 39 | | 6.2 Functional Block Diagram | 13 | 12 Mechanical, Packaging, and Orderable | | | 6.3 Feature Description | 14 | Information | 40 | # 4 Pin Configuration and Functions Figure 4-1. RNH Package 30 Pin (VQFN) Top View ## **Pin Functions** | PIN | | 1/0 | DESCRIPTION | |--------------|--------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | 1/0 | DESCRIPTION | | CC2 | 1 | I/O | Type-C Configuration channel signal 2 | | CC1 | 2 | I/O | Type-C Configuration channel signal 1 | | CURRENT_MODE | 3 | I | Tri-level input pin to indicate current advertisement in DFP (or DFP in DRP) mode while in GPIO mode. Don't care in UFP mode. Provides the flexibility to advertise higher current without I <sup>2</sup> C. The pin has 250K internal pull-down. L – Low - Default – 900mA M - Medium (Install 500K to VDD5 on the PCB) – 1.5A H - High (Install 10K to VDD5 on the PCB) – 3A | | PORT | PORT 4 | | Tri-level input pin to indicate port mode. The state of this pin is sampled when HD3SS3220's ENn_CC is asserted low, and VDD5 is active. This pin is also sampled following a I2C_SOFT_RESET. H - DFP (Pull-up to VDD5 if DFP mode is desired) NC - DRP (Leave unconnected if DRP mode is desired) L - UFP (Pull-down or tie to GND if UFP mode is desired) | | VBUS_DET | 5 | I | 5-28V VBUS input voltage. VBUS detection determines UFP attachment. One 900K external resistor required between system VBUS and VBUS_DET pin. | | TXp | 6 | I/O | Host/Device USB SuperSpeed differential Signal TX positive | | TXn | 7 | I/O | Host/Device USB SuperSpeed differential Signal TX negative | | VCC33 | 8 | Р | 3.3-V Power supply | | RXp | 9 | I/O | Host/Device USB SuperSpeed differential Signal RX positive | | RXn | 10 | I/O | Host/Device USB SuperSpeed differential Signal RX negative | | DIR | 11 | 0 | Type-C plug orientation. Open drain output. A pull-up resistor (that is, 200K) must be installed for proper operation of the device. | | ENn_MUX | 12 | I | Active Low MUX Enable: L - Normal operation, and H - Shutdown. | | GND | 13, 28 | G | Ground | | RX1n | 14 | I/O | Type-C Port - USB SuperSpeed differential Signal RX1 negative | | RX1p | 15 | I/O | Type-C Port - USB SuperSpeed differential Signal RX1 positive | | TX1n | 16 | I/O | Type-C Port - USB SuperSpeed differential Signal TX1 negative | | PIN | | 1/0 | DECORPORA | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NAME NO. | | I/O | DESCRIPTION | | | | TX1p | 17 | I/O | Type-C Port - USB SuperSpeed differential Signal TX1 positive | | | | RX2n | 18 | I/O | Type-C Port - USB SuperSpeed differential Signal RX2 negative | | | | RX2p | 19 | I/O | Type-C Port - USB SuperSpeed differential Signal RX2 positive | | | | TX2n | 20 | I/O | Type-C Port - USB SuperSpeed differential Signal TX2 negative | | | | TX2p | 21 | I/O | Type-C Port - USB SuperSpeed differential Signal TX2 positive | | | | ADDR | 22 | ı | Tri-level input pin to indicate I <sup>2</sup> C address or GPIO mode: H (connect to VDD5) - I <sup>2</sup> C is enabled and I2C 7-bit address is 0x67. NC - GPIO mode (I2C is disabled) L (connect to GND) - I <sup>2</sup> C is enabled and I2C 7-bit address is 0x47. ADDR pin should be pulled up to VDD5 if high configuration is desired | | | | INT_N/OUT3 | 23 | 0 | The INT_N/OUT3 is a dual-function pin. When used as the INT_N, the pin is an open drain output in I²C control mode and is an active low interrupt signal for indicating changes in I²C registers. When used as OUT3, the pin is in audio accessory detect in GPIO mode: H - no detection, and L - audio accessory connection detected. For HD3SS3220L, OUT3 is a No Connect(NC) pin. | | | | VCONN_FAULT_N | 24 | 0 | Open drain output. Asserted low when VCONN overcurrent detected. | | | | SDA/OUT1 | 25 | I/O | The SDA/OUT1 is a dual-function pin. When I2C is enabled (ADDR pin is high or low), this pin is the I <sup>2</sup> C communication data signal. When in GPIO mode (ADDR pin is NC), this pin is an open drain output for communicating Type-C current mode detect when the device is in UFP mode: H – Default (900 mA) current mode detected, and L – Medium (1.5 A) or High (3 A) Current Mode detected. | | | | SCL/OUT2 26 The SCL/OUT2 is a dual function pin. When I <sup>2</sup> C is enabled (ADDR pin is high or low), this pin is the I <sup>2</sup> C communical When in GPIO mode (ADDR pin is NC), this pin is an open drain output for co current mode detect when the device is in UFP mode: H – Default or Medium current mode detected, and | | When I <sup>2</sup> C is enabled (ADDR pin is high or low), this pin is the I <sup>2</sup> C communication clock signal. When in GPIO mode (ADDR pin is NC), this pin is an open drain output for communicating Type-C current mode detect when the device is in UFP mode: | | | | | ID | 27 | 0 | Open drain output. Asserted low when CC pin detected device attachment when port is a source (DFP), or dual-role (DRP) acting as source (DFP). | | | | ENn_CC | 29 | I | Enable signal for CC controller. Enable is active low. | | | | VDD5 | 30 | Р | 5V Power supply | | | | Thermal Pad | - | - | The thermal PAD must be connected to GND, see the Thermal Pad connection techniques (PowerPAD™ Thermally Enhanced Package application note). | | | ## 5 Specifications ## 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |---------------------------------------|--------------------------------------------------------|------|------------|------| | 5V Supply Voltage | VDD5 | -0.3 | 6 | V | | 3.3V Supply Voltage | VCC33 | -0.3 | 4 | V | | | ADDR, PORT, ID, INT_N/OUT3, ENn_CC, SDA/OUT1, SCL/OUT2 | -0.3 | VDD5 +0.3 | V | | Control Pins | CC1, CC2 | -0.3 | 6 | V | | | ENn_MUX, DIR | -0.3 | VCC33 +0.3 | V | | | VBUS_DET | -0.3 | 4 | V | | Super-speed Differential Signal Pins | [RX/TX] [p/n], [RX/TX][2/1][p/n] | -0.3 | 2.5 | V | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ## 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | V | <sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500V HBM is possible with the necessary precautions. ## **5.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |--------------------------|------------------------------------------------------------------------------------------------------------|--------------------|-----|-----|----------| | $V_{DD5}$ | 5V Supply Voltage range | 4.5 <sup>(1)</sup> | | 5.5 | V | | V <sub>CC33</sub> | 3.3V Supply Voltage range | 3 | | 3.6 | V | | $V_{DD}$ | Supply range for I2C (SDA, SCL) pins | 1.65 | | 3.6 | V | | V <sub>DD5(ramp)</sub> | VDD5 supply ramp time | | | 25 | ms | | $V_{(diff)}$ | High speed signal pins differential voltage | 0 | | 1.8 | $V_{PP}$ | | V <sub>(cm)</sub> | High speed signal pins common mode voltage | 0 | | 2 | V | | T <sub>A</sub> | Operating free-air/ambient temperature (HD3SS3220) | 0 | | 70 | °C | | T <sub>A</sub> | Operating free-air/ambient temperature (HD3SS3220I) | -40 | | 85 | °C | | V <sub>(BUS)</sub> | System V <sub>(BUS)</sub> input voltage through 900K resistor | 4 | 5 | 28 | V | | C <sub>(BULK)</sub> | Bulk capacitance on VCONN. Only when VCONN is on. Disconnected when VCONN is off. Shall be placed on VDD5. | 10 | | 200 | μF | | R <sub>(p_ODext)</sub> | External Pull up resistor on Open Drain IOs (OUT1, OUT2, INT/OUT3, ID, VCONN_FAULT_N, and DIR pins) | | 200 | | ΚΩ | | R <sub>(p_TLext)</sub> | Tri-level input external pull-up resistor (PORT and ADDR pins) | | 4.7 | | ΚΩ | | R <sub>(p_15A)</sub> | External pull up resistor to advertise 1.5A (CURRENT_MODE pin) | | 500 | | ΚΩ | | R <sub>(p_3A)</sub> | External pull up resistor to advertise 3A (CURRENT_MODE pin) | | 10 | | ΚΩ | | R <sub>(p_i2c_ext)</sub> | External Pull up resistance on l <sup>2</sup> C bus (Could be 4.7K or higher. Nominal value listed) | | 2.2 | | ΚΩ | <sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.. over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |---------------------|-----------------------------------|-----|-----|-----|------| | R <sub>(VBUS)</sub> | External resistor on VBUS_DET pin | 880 | 900 | 910 | ΚΩ | (1) With 200mA VCONN current for VCONN ≥ 4.75V at connector, VDD5 ≥ 5V is recommended #### **5.4 Thermal Information** | | | HD3SS3220 | | |------------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | RNH (VQFN) | UNIT | | | | 30 PINS | | | R <sub>0JA</sub> | Junction-to-ambient thermal resistance | 60.9 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 50.4 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 22.8 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 1.7 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 22.6 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 12.1 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. ## 5.5 Electrical Characteristics over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------------------|------|-----|------|------| | Power Consum | ption | | | | | | | I <sub>(ACTIVE)</sub> | Current consumption in active mode- both CC controller and SS mux on | ENn_CC/Mux = L | | 0.7 | 0.9 | mA | | I <sub>CC</sub> | Current consumption in active mode – CC controller on and SS mux off | ENn_CC = L, ENn_Mux = H | | 0.2 | | mA | | I <sub>(SHUTDOWN)</sub> | Current consumption in shutdown mode | ENn_CC/Mux = H | | 5 | | μA | | CC PINS | | | • | | • | | | R <sub>(CC_DB)</sub> | Pulldown resistor when in dead-battery mode. | | 4.1 | 5.1 | 6.1 | kΩ | | R <sub>(CC_D)</sub> | Pulldown resistor when in UFP or DRP mode. | | 4.6 | 5.1 | 5.6 | kΩ | | V <sub>(UFP_CC_USB)</sub> | Voltage level for detecting a DFP attach when configured as a UFP and DFP is advertising default current source capability. | | 0.25 | | 0.61 | V | | V <sub>(UFP_CC_MED)</sub> | Voltage level for detecting a DFP attach when configured as a UFP and DFP is advertising medium (1.5A) current source capability. | | 0.7 | | 1.16 | V | | V <sub>(UFP_CC_HIGH)</sub> | Voltage level for detecting a DFP attach when configured as a UFP and DFP is advertising high (3A) current source capability. | | 1.31 | | 2.04 | V | | V <sub>(DFP_CC_USB)</sub> | Voltage level for detecting a UFP attach when configured as a DFP and advertising default current source capability. | | 1.51 | 1.6 | 1.64 | V | | V <sub>(DFP_CC_MED)</sub> | Voltage level for detecting a UFP attach when configured as a DFP and advertising 1.5A current source capability. | | 1.51 | 1.6 | 1.64 | V | | V <sub>(DFP_CC_HIGH)</sub> | Voltage level for detecting a UFP attach when configured as a DFP and advertising 3A current source capability. | | 2.46 | 2.6 | 2.74 | V | | V <sub>(AC_CC_USB)</sub> | Voltage level for detecting an active cable attach when configured as a DFP and advertising default current source capability. | | 0.15 | 0.2 | 0.25 | V | | V <sub>(AC_CC_MED)</sub> | Voltage level for detecting an active cable attach when configured as a DFP and advertising 1.5A current source capability. | | 0.35 | 0.4 | 0.45 | V | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------|---------------------------------------------------------------------------------------------------------------------------|--------------------------|----------------|-------|----------------|------| | V <sub>(DFP_CC_HIGH)</sub> | Voltage level for detecting an active cable attach when configured as a DFP and advertising 3A current source capability. | | 0.75 | 0.8 | 0.84 | V | | I <sub>CC(DEFAULT_P)</sub> | Default mode pull-up current source when operating in DFP or DRP mode. | | 64 | 80 | 96 | μA | | I <sub>CC(MED_P)</sub> | Medium (1.5A) mode pull-up current source when operating in DFP or DRP mode. | | 166 | 180 | 194 | μΑ | | I <sub>CC(HIGH_P)</sub> | High (3A) mode pull-up current source when operating in DFP or DRP mode. | | 34 | 330 | 356 | μA | | 3-Level Input Pi | ins: PORT, ADDR, ENn_CC and CURRENT_M | ODE | | | | | | V <sub>IL</sub> | Low-level input voltage | | | | 0.4 | V | | V <sub>M</sub> | Mid-Level (Floating) voltage (PORT, ADDR and CURRENT_MODE pins) | | 0.28 x<br>VDD5 | | 0.56 x<br>VDD5 | V | | V <sub>IH</sub> | High-level input voltage | | VDD5 - 0.3 | | VDD5 | V | | I <sub>IH</sub> | High-level input current | | 20 | | 20 | μA | | I <sub>IL</sub> | Low-level input current | | -10 | | 10 | μA | | I <sub>ID(LKG)</sub> | Current Leakage on ID pin | VDD5 = 0V, ID = 5V | | | 10 | μA | | R <sub>(pu)</sub> | Internal pull-up resistance (PORT and ADDR pins) | | | 588 | | kΩ | | R <sub>(pd)</sub> | Internal pull-down resistance (PORT and ADDR pins) | | | 1.1 | | ΜΩ | | R <sub>(pd_CURRENT)</sub> | Internal pull-down resistance (CURRENT_MODE pin) | | | 275 | | kΩ | | R <sub>(ENn_CC)</sub> | Internal pull-up resistance (ENn_CC pin) | | | 1.1 | | ΜΩ | | Input Pins: ENn | n_MUX | | | | | | | V <sub>IL</sub> | Low-level input voltage | | | | 0.3 x<br>VCC33 | V | | V <sub>IH</sub> | High-level input voltage | | 0.7 x<br>VCC33 | | | V | | I <sub>IH</sub> | High-level input current | | -1 | | 1 | μΑ | | I <sub>IL</sub> | Low-level input current | | -1 | | 1 | μΑ | | Open Drain Out | tput Pins: OUT1, OUT2, INT_N/OUT3, ID, VCO | NN_FAULT_N, DIR | | | | | | V <sub>OL</sub> | Low-level signal output voltage | I <sub>OL</sub> = -1.6mA | | | 0.4 | V | | I2C- SDA/OUT1 | I, SCL/OUT2 can Operate from 1.8/3.3V (±10% | <u>)(1)</u> | | | | | | V <sub>IH</sub> | High-level input voltage | | 1.05 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | | 0.4 | V | | V <sub>OL</sub> | Low-level output voltage (open-drain) | I <sub>OL</sub> = -1.6mA | | | 0.4 | V | | VBUS_DET IO F | Pin (Connected to System VBUS Signal) | | | | | | | V <sub>(BUS_THR)</sub> | VBUS threshold range | | 2.95 | 3.3 | 3.8 | V | | R <sub>VBUS</sub> | External resistor between V <sub>BUS</sub> and VBUS_DET pin | | 855 | 887 | 920 | ΚΩ | | R <sub>(VBUS_DET_INT)</sub> | Internal pull-down resistor at VBUS_DET pin | | | 95 | | kΩ | | VCONN | | | | | | | | R <sub>ON</sub> | On resistance of the VCONN power FET | | | | 1.25 | Ω | | V <sub>(TOL)</sub> | Voltage tolerance on VCONN power FET | | | | 5.5 | V | | V <sub>(pass)</sub> | Voltage to pass through VCONN power FET | | | | 5.5 | V | | I <sub>(VCONN)</sub> | VCONN current limit. VCONN will be disconnected above this value | | 225 | 300 | 375 | mA | | MUX High Spee | ed Performance Parameters | | | | | | | | | f = 0.3Mhz | | -0.43 | | | | IL | Differential Insertion Loss | f = 2.5Ghz | | -1.07 | | dB | | | | f = 5Ghz | | -1.42 | | | | BW | Bandwidth | | | 8 | | Ghz | over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------|----------------------------|-----------------|-----|-----|-----|------| | | Differential return loss | f = 0.3Mhz | | -27 | | | | R <sub>L</sub> | | f = 2.5Ghz | | -9 | | dB | | | | f = 5Ghz | | -9 | | | | | Differential OFF isolation | f = 0.3Mhz | | -79 | | | | O <sub>IRR</sub> | | f = 2.5Ghz | | -23 | | dB | | | | f = 5Ghz | | -20 | | | | | | f = 0.3Mhz | | -89 | | | | X <sub>TALK</sub> | Differential Cross Talk | f = 2.5Ghz | | -34 | | dB | | | | f = 5Ghz | | -30 | | | | R <sub>ON</sub> | On resistance | _ | | | 8 | Ω | <sup>(1)</sup> When using 3.3V for $I^2C$ , customer must ensure VDD5 is above 3V at all times. ## 5.6 Timing Requirements | | | MIN | NOM | MAX | UNIT | |-------------------------|---------------------------------------------------------------------------------|-----|-----|----------|------| | I2C (SDA, S | CL) | | | | | | t <sub>SU:DAT</sub> | Data setup time | 100 | | | ns | | t <sub>HD:DAT</sub> | Data setup time | 10 | | | ns | | t <sub>SU;STA</sub> | Set-up time, SCL to start condition | 0.6 | | | μs | | t <sub>HD,STA</sub> | Hold time,(repeated) start condition to SCL | 0.6 | | | μs | | t <sub>SU:STO</sub> | Set up time for STOP condition | 0.6 | | | μs | | t <sub>VD;DAT</sub> | Data valid time | | | 0.9 | μs | | t <sub>VD;ACK</sub> | Data valid acknowledge time | | | 0.9 | μs | | t <sub>BUF</sub> | Bus free time between a STOP and START condition | 1.3 | | | μs | | f <sub>SCL</sub> | SCL clock frequency; I <sup>2</sup> C mode for local I <sup>2</sup> C control | | | 400 | ns | | t <sub>r</sub> | Rise time of both SDA and SCL signals | | | 300 | ns | | t <sub>f</sub> | Fall time of both SDA and SCL signals | | | 300 | ns | | C <sub>BUS_100KHZ</sub> | Total capacitive load for each bus line when operating at ≤ 100KHz | | | 400 | pF | | C <sub>BUS_400KHZ</sub> | Total capacitive load for each bus line when operating at 400KHz. | | | 100 | pF | | SS MUX | | | | | | | t <sub>PD</sub> | Switch propagation delay See Figure 5-3 | | | 80 | ps | | t <sub>SW_ON</sub> | Switching time DIR-to-Switch ON See Figure 5-2 | | | 0.5 | μs | | t <sub>SW_OFF</sub> | Switching time DIR-to-Switch OFF See Figure 5-2 | | | 0.5 | μs | | t <sub>SK_INTRA</sub> | Intra-pair output skew See Figure 5-3 | | | 5 | ps | | t <sub>SK_INTER</sub> | Inter-pair output skew See Figure 5-3 | | | 20 | ps | | Power-On Ti | imings | | | <u> </u> | | | t <sub>ENnCC_HI</sub> | ENn_CC high after both VDD5 and VCC33 supplies are stable. Refer to Figure 6-3. | | | ms | | | t <sub>VDD5V_PG</sub> | VDD5 stable before VCC33. Refer to Figure 6-2. | 2 | | | ms | Figure 5-1. Test Setup Figure 5-2. Switch On and Off Timing Diagram Figure 5-3. Timing Diagrams and Test Setup ## 6 Detailed Description #### 6.1 Overview The USB Type-C ecosystem operates around a small form factor connector and cable that is flippable and reversible. Due to the nature of the connector, a scheme is needed to determine the connector orientation. Additional schemes are needed to determine when a USB port is attached, determine the acting role of the USB port (DFP, UFP, DRP), and communicate Type-C current capabilities. These schemes are implemented over the CC pins according to the USB Type-C specifications. The HD3SS3220 provides Configuration Channel (CC) logic for determining USB port attach/detach, role detection, cable orientation, and Type-C current mode. The HD3SS3220 also contains several features such as VCONN sourcing, audio and debug accessory modes, Try.SRC and Try.SNK DRP configurations which make this device ideal for source, sink or dual role applications with USB 2.0 or USB 3.1. HD3SS3220 has integrated USB 3.0/3.1 SS/SS+ MUX with 2 channel 2:1 switching required to handle cable flips. The CC controller determines the orientation of the cable and controls the MUX selection. The device also provides this orientation signal as a GPIO signal DIR that can be used in the system for increased flexibility and features. HD3SS3220L is different from HD3SS3220 in audio and debug accessory support. HD3SS3220 has both audio and debug accessory supports in UFP, DF, and DRP configurations, while HD3SS3220L has debug accessory support in only UFP configuration. | PART NUMBER | AUDIO ACCESSORY<br>SUPPORT | DEBUG ACCESSORY<br>(UFP) | DEBUG ACCESSORY<br>(DFP) | DEBUG ACCESSORY<br>(DRP) | |-------------|----------------------------|--------------------------|--------------------------|--------------------------| | HD3SS3220 | ✓ | ✓ | ✓ | ✓ | | HD3SS3220L | х | ✓ | х | х | #### 6.1.1 Cables, Adapters, and Direct Connect Devices Type-C Specification defines several cables, plugs and receptacles to be used to attach ports. The HD3SS3220 supports all cables, receptacles, and plugs. The HD3SS3220 device does not support any USB feature which requires USB Power Delivery (PD) communications over CC lines, such as e-marking or alternate mode. #### 6.1.1.1 USB Type-C receptacles and Plugs The following is alist of Type-C receptacles and plugs supported by the HD3SS3220 device: - USB Type-C receptacle for USB2.0 and USB3.1 and full-featured platforms and devices - USB Full-Featured Type-C plug - USB2.0 Type-C Plug #### 6.1.1.2 USB Type-C Cables The following is a list of Type-C cables supported by the HD3SS3220 device: - USB Full-featured Type-C cable with USB3.1 full featured plug - USB2.0 Type-C cable with USB2.0 plug - Captive cable with either a USB Full featured plug or USB2.0 plug #### 6.1.1.3 Legacy Cables and Adapters The HD3SS3220 supports legacy cable adapters as defined by the Type-C specifications. The cable adapter must correspond to the mode configuration of the HD3SS3220 device. Copyright © 2025 Texas Instruments Incorporated Copyright © 2016, Texas Instruments Incorporated Figure 6-1. Legacy Adapter Implementation Circuit #### 6.1.1.4 Direct Connect Device HD3SS3220 supports the attaching and detaching of a direct connect device such as cradle dock. ## 6.1.1.5 Audio Adapters Additionally, HD3SS3220 supports audio adapters for audio accessory mode, including: - Passive Audio Adapte - · Charge Through Audio Adapter Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## **6.2 Functional Block Diagram** #### **6.3 Feature Description** The HD3SS3220 can be configured as a DFP, UFP, or DRP using the 3-level PORT pin. The PORT pin should be strapped high to VDD5 using a pull-up resistance to achieve DFP mode, low to GND for UFP mode or left floating for DRP mode on the PCB. This flexibility allows the HD3SS3220 to be used in a variety of applications. The HD3SS3220 samples the PORT pin after reset and maintains the desired mode until the HD3SS3220 is reset again. It shall be static. Table 6-1 shows the supported features in each mode. Table 6-1. Supported Features | PORT PIN | High | Low | NC | |-----------------------------------------------|---------------|----------|---------------| | Supported Features | DFP Only | UFP Only | DRP | | Port Attach/Detach | ✓ | ✓ | ✓ | | Cable Orientation | ✓ | ✓ | ✓ | | Current Advertisement | ✓ | | ✓ (DFP) | | Current Detection | | ✓ | √ (UFP) | | Audio Accessory (only HD3SS3220) | ✓ | ✓ | ✓ | | Debug Accessory Modes | ✓ (HD3SS3220) | ✓ | ✓ (HD3SS3220) | | Active Cable Detection | ✓ | | ✓ (DFP) | | Try.SRC | | | ✓ | | Try.SNK | | | ✓ | | I2C/GPIO | ✓ | ✓ | ✓ | | Legacy Cables | ✓ | ✓ | ✓ | | VBUS Detection | | ✓ | √ (UFP) | | VCONN | ✓ | | ✓ (DFP) | | USB 3.1 G1 and G2 SS mux | ✓ | ✓ | ✓ | | Adaptive common mode tracking for SS channels | ✓ | ✓ | ✓ | #### 6.3.1 DFP/Source – Downstream Facing Port The HD3SS3220 can be configured as a DFP only by pulling the PORT pin high through a resistance to VDD5. The HD3SS3220 device can also be configured as a DFP-only device by changing the MODE\_SELECT register default setting with PORT pin left floating. In DFP mode, the HD3SS3220 constantly presents $R_{(p)}$ on both CC lines. In this mode, the HD3SS3220 will initially advertise default USB Type-C current. The Type-C current can be adjusted through CURRENT\_MODE pin or $I^2$ C if the system wishes to increase the current advertisement. The HD3SS3220 will adjust the $R_{(p)}$ resistors to match the desired advertisement. A DFP monitors the voltage level on the CC pins looking for the $R_{(d)}$ termination of a UFP. When a UFP is detected and HD3SS3220 is in the attached. SRC state, the HD3SS3220 pulls the ID pin low to indicate to the system the port is attached to a device (UFP). Additionally, when a UFP is detected, the HD3SS3220 supplies VCONN on the unconnected CC pin if $R_{(a)}$ is also detected. The following list describes the steps for enabling DFP through I<sup>2</sup>C: - 1. Write a 1'b1 to DISABLE TERM register (address 0x0A bit 0) - 2. Write a 2'b10 to MODE\_SELECT register (address 0x0A bits 5:4) - 3. Write a 1'b0 to DISABLE\_TERM register (address 0x0A bit 0) When configured as a DFP, the HD3SS3220 can operate with older USB Type-C 1.0 devices except for a USB Type-C 1.0 DRP device. The HD3SS3220 cannot operate with a USB Type-C 1.0 DRP device. This limitation is a result of a backwards compatibility problem between USB Type-C 1.1 DFP and a USB Type-C 1.0 DRP. Submit Document Feedback #### Note Upon detecting a UFP device, HD3SS3220 will keep ID pin high if VBUS is not at VSafe0V. Once VBUS is at VSafe0V, the HD3SS3220 will assert ID pin low. This is done to enforce Type-C requirement that VBUS must be at VSafe0V before re-enabling VBUS. #### 6.3.2 UFP/Sink - Upstream Facing Port The HD3SS3220 can be configured as a UFP only by pulling the PORT pin low to GND. In UFP mode, the HD3SS3220 constantly presents Rd (pull-down resistors) on both CC pins. In UFP mode, the HD3SS3220 monitors the voltage level at the CC pins for attachment of a DFP and also to determine Type-C current advertisement by the connected DFP. The HD3SS3220 will debounce the CC pins and wait for VBUS detection before successful attachment. As a UFP, the HD3SS3220 will detect and communicate the DFP's advertised current level to the system through the OUT1 and OUT2 pins if in GPIO mode or through the I2C CURRENT MODE DETECT register once in the Attached.SNK state. The following list describes the steps for enabling DFP through I<sup>2</sup>C: - 1. Write a 1'b1 to DISABLE\_TERM register (address 0x0A bit 0) - 2. Write a 2'b10 to MODE\_SELECT register (address 0x0A bits 5:4) - 3. Write a 1'b0 to DISABLE TERM register (address 0x0A bit 0) #### 6.3.3 DRP - Dual Role Port The HD3SS3220 can be configured to operate as DRP when the PORT pin is left floating on the PCB. In DRP mode, the HD3SS3220 toggles between presenting as a DFP (Rp on both CC pins) and presenting as a UFP (Rd on both CC pins according to USB Type-C specification. When presenting as a DFP, the HD3SS3220 monitors the voltage level on the CC pins looking for the $R_{(d)}$ termination of a UFP. When a UFP is detected and HD3SS3220 is in the attached. SRC state, the HD3SS3220 pulls the ID pin low to indicate to the system the port is attached to a sink (UFP). Additionally, when a UFP is detected, the HD3SS3220 supplies VCONN on the unconnected CC pin if Ra is also detected. In DFP mode, the HD3SS3220 will initially advertise default USB Type-C current. The Type-C current can be adjusted through I<sup>2</sup>C if the system wishes to increase the amount advertised. HD3SS3220 will adjust the $R_{(p)}$ resistors to match the desired Type-C current advertisement. When presenting as a UFP, the HD3SS3220 monitors the CC pins for the voltage level corresponding to the Type-C current advertisement by the connected DFP. The HD3SS3220 will debounce the CC pins and wait for VBUS detection before successfully attaching. As a UFP, the HD3SS3220 detects and communicate the DFP advertised current level to the system through the OUT1 and OUT2 pins if in GPIO mode or through the I2C CURRENT\_MODE\_DETECT register once in the attached.SNK state. The HD3SS3220 supports two optional Type-C DRP features called Try.SRC and Try.SNK. Products supporting dual-role functionality may have a requirement to be a source (DFP) or a sink (UFP) when connected to another dual-role capable product. For example, a dual-role capable notebook can be used as a source when connected to a tablet, or a cell phone could be a sink when connected to a notebook or tablet. When standard DRP products (products which don't support either Try.SRC or Try.SNK) are connected together, the role (UFP or DFP) outcome is not predetermined. These two optional DRP features provide a means for dual-role capable products to connect to another dual-role capable product in the role desired. Try.SRC and Try.SNK are only available when HD3SS3220 is configured in I<sup>2</sup>C mode. When operating in GPIO mode, the HD3SS3220 will always operate as a standard DRP. The Try.SRC feature of the HD3SS3220 device provides a means for a DRP product to connect as a DFP when connected to another DRP product that doesn't implement Try.SRC. When two products which implement Try.SRC are connected together, the role outcome of either UFP or DFP is the same as a standard DRP. Try.SRC is enabled by changing I<sup>2</sup>C register SOURCE\_PREF to 2'b11. Once the register is changed to 2'b11, the HD3SS3220 will always attempt to connect as a DFP when attached to another DRP capable device. Copyright © 2025 Texas Instruments Incorporated ## 6.3.4 Cable Orientation and Mux Control The HD3SS3220 detects the cable orientation by monitoring the voltage on the CC pins. When a voltage level within the proper threshold is detected on CC1, the DIR pin is high. When a voltage level within the proper threshold is detected on CC2, the DIR is pulled low. The DIR pin is an open drain output and a pull-up resistor must be installed. The cable orientation status is also be communicated by I<sup>2</sup>C for HD3SS3220. The device also controls the integrated SS mux to switch appropriate SS signals pairs (RX1/TX1 or RX2/TX2). #### 6.3.5 Type-C Current Mode Once a valid cable detection and attach have been completed, the DFP has the option to advertise the level of Type-C current a UFP can sink. The default current advertisement for HD3SS3220 can be configured using CURRENT\_MODE pin or I2C CURRENT\_MODE\_ADVERTISE register. When a different than default current is chosen, the device adjusts the R<sub>(p)</sub> resistors for the specified current level. Table 6-2. Type-C Current Advertisement for GPIO and I<sup>2</sup>C Modes | Type-C Current | GPIO Mode (A | ADDR pin NC) | I <sup>2</sup> C Mode (ADDR pin H, L) | | | | |-------------------------------------------------------|-----------------------|------------------|---------------------------------------------------------|-------------------------------------------|--|--| | | UFP (PORT pin L) | DFP (PORT pin H) | UFP | DFP | | | | Default – 500mA for<br>(USB2.0)<br>900mA for (USB3.1) | Detected current mode | CURRENT_MODE=L | Detected current mode provided through I <sup>2</sup> C | Advertisement selected | | | | Mid – 1.5A | OUT2 | CURRENT_MODE=M | register | through writing I <sup>2</sup> C register | | | | High – 3A | | CURRENT_MODE=H | | | | | #### 6.3.6 Accessory Support HD3SS3220 supports audio and debug accessories in UFP, DFP and DRP mode by default. Audio and debug accessory support is provided through reading of I2C registers. Audio accessory is also support through GPIO mode with INT\_N/OUT3 pin (audio accessory has been detected when INT\_N/OUT3 is low). #### Note If UFP accessory support is not needed in your application, UFP accessory support can be disabled by setting the DISABLE UFP ACCESSORY register. #### 6.3.7 Audio Accessory Audio accessory mode is supported through two types of adapters. First, the passive audio adapter can be used to convert the Type-C connector into an audio port. In order to effectively detect the passive audio adapter, the HD3SS3220 must detect a resistance $< R_{(a)}$ on both the CC pins. Secondly, a charge through audio adapter can be used. The primary difference between a passive and charge through adapter is that the charge through adapter supports supplying 500mA of current over VBUS. The charge through adapter contains a receptacle and a plug. The plug shall act as a DFP and supply VBUS when it sees it's connected. When HD3SS3220 is configured in GPIO mode, OUT3 pin shall be used to determine if an Audio Accessory is connected. When an Audio Accessory is detected, the OUT3 pin is pulled low. HD3SS3220L does not support this mode. #### 6.3.8 Debug Accessory Debug is an additional state supported by USB Type-C. The specification does not define a specific user scenario for this state, but the end user could use debug accessory mode to enter a test state for production specific to the application. Charge through debug accessory is not supported by HD3SS3220 when in DRP or UFP mode. The HD3SS3220 when configured as a DFP-only or as a DRP acting as a DFP detects a debug accessory which presents $R_{(d)}$ on both CC1 and CC2 pins. The HD3SS3220 sets ACCESSORY\_CONNECTED register to 3'b110 to indicate a UFP debug accessory. The HD3SS3220 when configured as a UFP-only or as a DRP acting as a UFP detects a debug accessory which presents $R_{(p)}$ on both CC1 and CC2 pins. The HD3SS3220 sets ACCESSORY\_CONNECTED register to 3b'111 to indicate a DFP debug accessory. HD3SS3220L support debug accessory only in UFP mode. ## 6.3.9 VCONN support for Active Cables The HD3SS3220 supplies VCONN to active cables when configured in DFP mode or DRP acting as a DFP. VCONN is provided only when it is determined that the unconnected CC pin is terminated to a resistance, $R_{(a)}$ , and after a UFP is detected and the attached. SRC state is entered. VCONN is supplied from VDD5 through a low resistance power FET out to the unconnected CC pin. VCONN is removed when a detach event is detected and the active cable is removed. HD3SS3220 provides a current limiting function which will disconnect VCONN when the current being drawn from a device is above the max allowed for VCONN. When a VCONN fault has occurred, the VCONN flag in the I<sup>2</sup>C register is set and HD3SS3220 stops supplying VCONN (switch turns off), until the register flag has been cleared. If HD3SS3220 is in GPIO mode when a fault occurs, the VCONN switch is turned off and HD3SS3220 will not supply VCONN until a port detach and re-attach occurs. #### 6.3.10 I<sup>2</sup>C and GPIO Control The HD3SS3220 can be configured for $I^2C$ or GPIO using the ADDR pin. The ADDR pin is a 3-level control pin. When the ADDR pin is left floating (NC), the HD3SS3220 is in GPIO mode. When the ADDR pin is pulled High, the HD3SS3220 is in $I^2C$ mode with address bit 6 equal to 1. When the ADDR pin is pulled low, the HD3SS3220 is in $I^2C$ mode with address bit 6 equal to 0. All outputs for HD3SS3220 are open drain configuration. The OUT1 and OUT2 pins are used to output the Type-C current mode when in GPIO mode. Additionally, the OUT3 pin is used to communicate the Audio Accessory mode in GPIO mode. The specifics of the output pins can be found in Table 6-3. | OUT1 | OUT2 | ADVERTISEMENT | | | | | | |------|------|---------------|--|--|--|--|--| | Н | Н | Default | | | | | | | Н | L | Default | | | | | | | L | Н | Medium | | | | | | | L | L | High | | | | | | Table 6-3. Simplified Operation for OUT1 and OUT2 When operating in $I^2C$ mode, HD3SS3220 uses the SCL and SDA lines for clock and data and the INT pin. The INT pin communicates an interrupt, or a change in $I^2C$ registers, to the system. The INT pin will be pulled low when the HD3SS3220 updates the registers with new information. The INT\_N pin is open drain. The INTERRUPT\_STATUS register should be set when the INT pin is pulled low. The customer shall write to $I^2C$ to clear the INTERRUPT\_STATUS register. When operating in GPIO mode, the OUT3 pin is used in place of INT pin to determine if an Audio Accessory has been detected and attached. The OUT3 pin is pulled low when an Audio Accessory is detected. #### **Note** When using the 3.3V supply for I<sup>2</sup>C pull-up, the customer must ensure that the VDD5 is 3V and above. Otherwise, the I<sup>2</sup>C may back power the device. #### 6.3.11 HD3SS3220 V<sub>(BUS)</sub> Detection The HD3SS3220 device supports VBUS detection according to the Type-C Specification. VBUS detection is used to determine the attachment and detachment of a UFP and to determine the entering and exiting of accessary modes. VBUS detection is also used to successfully resolve the role in DRP mode. The system VBUS voltage must be routed through a $900k\Omega$ resistor to the VBUS\_DET pin on the HD3SS3220 device. #### 6.3.12 VDD5 and VCC33 Power-On Requirements The HD3SS3220 has two power supplies: VDD5 and VCC33. The VDD5 supply powers the internal CC controller and also provides VCONN to either CC1 or CC2. The VCC33 powers the 2:1 MUX. The HD3SS3220 non-failsafe pins are the following: PORT, ADDR, SDA/OUT1, SCL/OUT2, INT IN/OUT3, VCONN\_FAULT\_N, and DIR. If any of these non-failsafe pins are pulled-up to a supply other than VDD5, then VDD5 supply must be powered up before the VCC33 supply as depicted in Figure 6-2. If it is not possible to power up VDD5 before VCC33, then the ENn\_CC pin must be held high while both supplies are ramping and then asserted low after both supplies are stable as depicted in Figure 6-3. Figure 6-2. PowerOn Timings with ENn CC always low Figure 6-3. PowerOn Timings with ENn\_CC Controlled #### 6.4 Device Functional Modes The HD3SS3220 has four functional modes. Table 6-4 lists these modes: Table 6-4. USB Type-C States according to HD3SS3220 Functional Modes | MODES | GENERAL BEHAVIOR | MODE | STATES <sup>(1)</sup> | |------------|-----------------------------------------------------------------|-------------|----------------------------------------| | | | UFP-Only | Unattached.SNK | | | | Of F-Offing | AttachWait.SNK | | Unattached | USB port unattached. ID, PORT operational. I <sup>2</sup> C on. | DFP | Toggle Unattached.SNK → Unattached.SRC | | Unattached | | | AttachedWait.SRC or AttachedWait.SNK | | | | DFP-Only | Unattached.SRC | | | | DFF-Only | AttachWait.SRC | Table 6-4. USB Type-C States according to HD3SS3220 Functional Modes (continued) | MODES | GENERAL BEHAVIOR | MODE | STATES <sup>(1)</sup> | |--------------|----------------------------------------------------------------|----------|--------------------------------------------------| | | | | Attached.SNK | | | | UFP-Only | Audio Accessory | | | | | Debug Accessory | | | | | Attached.SNK | | Active | USB port attached. All GPIOs operational. I <sup>2</sup> C on. | DRP | Attached.SRC | | Active | | | Audio accessory | | | | | Debug accessory | | | | | Attached.SRC | | | | DFP-Only | Audio accessory | | | | | Debug accessory | | Dead battery | No operation. VDD5 not available. | DRP | Default device state to UFP/SNK with $R_{(d)}$ . | | Shutdown | No operation. VDD5 available and ENn_CC pin is high | DRP | Default device state to UFP/SNK with $R_{(d)}$ . | <sup>(1) (1)</sup> Required; not in sequential order #### 6.4.1 Unattached Mode Unattached mode is the primary mode of operation for the HD3SS3220 since a USB port can be unattached for a lengthy period of time. In Unattached mode, VDD5 is available, and all IOs and I<sup>2</sup>C are operational. VCONN is disabled. After HD3SS3220 are powered up, the part enters unattached mode until a successful attach has been determined. Initially, right after power up, the HD3SS3220 comes up as an unattached.SNK. The HD3SS3220 checks the PORT pin and operate according to the mode configuration. This means that the HD3SS3220 toggle between UFP and DFP if configured as a DRP #### 6.4.2 Active Mode Active mode is defined as the port being attached. In active mode, all GPIOs are operational, and $I^2C$ is read / write (R/W). When in active mode, the HD3SS3220 device communicates to the AP that the USB port is attached. This communication happens through the ID pin if HD3SS3220 is configured as a DFP or DRP connect as source. If HD3SS3220 is configured as a UFP or a DRP connected as a sink, the OUT1/OUT2 and INT\_N/OUT3 pins are used. The HD3SS3220 device exits active mode under the following conditions: - Cable unplug - · VBUS removal if attached as a UFP - Dead battery; system battery or supply is removed - · EN N is floated or pulled high #### 6.4.3 Dead Battery During Dead battery mode VDD5 is not available. CC pins always default to pull down resistors in dead battery mode. Dead battery mode to means: - HD3SS3220 in UFP with 5.1kΩ ±20% R<sub>(d)</sub>; cable connected and providing charge. - HD3SS3220 in UFP with 5.1kΩ ±20% R<sub>(d)</sub>; nothing connected (application could be off or have a discharged battery) #### 6.4.4 Shutdown Mode Shutdown mode for HD3SS3220 is defined as follows: - Supply voltage available and EN N pin is high or floating. - · EN N pin has internal pullup resistor - The HD3SS3220 device is off, but still maintains the R<sub>(d)</sub> on the CC pins. #### **6.5 Programming** For further programmability, the HD3SS3220 can be controlled using $I^2C$ . The HD3SS3220 local $I^2C$ interface is available for reading/writing after x clock cycles when the device is powered up. The SCL and SDA terminals are used for $I^2C$ clock and $I^2C$ data respectively. If $I^2C$ is the preferred method of control, the ADDR pin must be set accordingly. Table 6-5. HD3SS3220 I<sup>2</sup>C Target Address | ADDR pin | Bit 7 (MSB) | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 (W/R) | |----------|-------------|-------|-------|-------|-------|-------|-------|-------------| | Н | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 0/1 | | L | 1 | 0 | 0 | 0 | 1 | 1 | 1 | 0/1 | The following procedure should be followed to write to HD3SS3220 I<sup>2</sup>C registers: - The controller initiates a write operation by generating a start condition (S), followed by the HD3SS3220 7-bit address and a zero-value R/W bit to indicate a write cycle. - 2. The HD3SS3220 device acknowledges the address cycle. - 3. The controller presents the sub-address (I<sup>2</sup>C register within the HD3SS3220 device) to be written, consisting of one byte of data, MSB-first. - 4. The HD3SS3220 device acknowledges the sub-address cycle. - 5. The controller presents the first byte of data to be written to the I<sup>2</sup>C register. - 6. The HD3SS3220 device acknowledges the byte transfer. - 7. The controller can continue presenting additional bytes of data to be written, with each byte transfer completing with an acknowledge from the HD3SS3220 device. - 8. The controller terminates the write operation by generating a stop condition (P). The following procedure should be followed to read the HD3SS3220 I<sup>2</sup>C registers: - 1. The controller initiates a read operation by generating a start condition (S), followed by the HD3SS3220 7-bit address and a one-value R/W bit to indicate a read cycle. - 2. The HD3SS3220 device acknowledges the address cycle. - 3. The HD3SS3220 device transmits the contents of the memory registers MSB-first starting at register 00h or last read sub-address+1. If a write to the I<sup>2</sup>C register occurred prior to the read, then the HD3SS3220 device starts at the sub-address specified in the write. - 4. The HD3SS3220 device waits for either an acknowledge (ACK) or a not-acknowledge (NACK) from the controller after each byte transfer; the I<sup>2</sup>C controller acknowledges reception of each data byte transfer. - 5. If an ACK is received, the HD3SS3220 device transmits the next byte of data. - 6. The controller terminates the read operation by generating a stop condition (P). The following procedure should be followed for setting a starting sub-address for I<sup>2</sup>C reads: - 1. The controller initiates a write operation by generating a start condition (S), followed by the HD3SS3220 7-bit address and a zero-value R/W bit to indicate a read cycle. - 2. The HD3SS3220 device acknowledges the address cycle. - The controller presents the sub-address (I<sup>2</sup>C register within the HD3SS3220 device) to be read, consisting of one byte of data, MSB-first. - 4. The HD3SS3220 device acknowledges the sub-address cycle. - 5. The controller terminates the read operation by generating a stop condition (P). #### Note If no sub-addressing is included for the read procedure, then the reads start at register offset 00h and continue byte-by-byte through the registers until the I<sup>2</sup>C controller terminates the read operation. If a I<sup>2</sup>C address write occurred prior to the read, then the reads start at the sub-address specified by the address write. ## 6.6 Register Maps ## Table 6-6. CSR Registers | OFFSET | RESET | REGISTER NAME | SECTION | |------------------------|--------------------------------------------------|-------------------------------|-------------------------------------------| | 0x07 through 0x00 | [0x00, 0x54, 0x55, 0x53, 0x42, 0x33, 0x32, 0x32] | Device Identification | Device Identification Register | | 0x08 0x00 | | Connection Status | Connection Status Register | | 0x09 | 0x20 | Connection Status and Control | Connection Status and Control<br>Register | | 0x0A 0x00<br>0xA0 0x02 | | General Control | General Control Register | | | | Device Revision | Device Revision Register | # 6.6.1 Device Identification Register (offset = 0x07 through 0x00) [reset = 0x00, 0x54, 0x55, 0x53, 0x42, 0x33, 0x32, 0x32] Figure 6-4. Device Identification Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |-----------|---|---|---|---|---|---|---|--| | DEVICE_ID | | | | | | | | | | | R | | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 6-7. Device Identification Register Field Descriptions | Bit | Bit Field | | Reset | Description | |-----|-----------|---|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:0 | DEVICE_ID | R | | For the HD3SS3220 device these fields return a string of ASCII characters returning HD3SS3220 addresses: 0x07 - 0x00 = {0x00, 0x54, 0x55, 0x53, 0x42, 0x33, 0x32, 0x32} | ## 6.6.2 Connection Status Register (offset = 0x08) [reset = 0x00] ## Figure 6-5. Connection Status Register | | | | | | | • | | | |------------------------|---|------------|------------|------|--------------|------|----------------------------|---| | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | CURRENT_MODE_ADVERTISE | | CURRENT_MO | DDE_DETECT | ACCE | ESSORY_CONNE | CTED | ACTIVE_CABL<br>E_DETECTION | | | R/W | | R/ | U | | R/U | | R/U | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset, R/U = Read/Update ## **Table 6-8. Connection Status Register Field Descriptions** | | Table 6-6. Connection Status Register Field Descriptions | | | | | | |-----|----------------------------------------------------------|------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Type | Reset | Description | | | | 7:6 | CURRENT_MODE_ADVERTISE | R/W | 2'b00 | These bits are programmed by the application to raise the current advertisement from Default. 00 – Default (500mA/900mA) Initial value at startup 01 – Mid (1.5A) 10 – High (3A) 11 – Reserved | | | | 5:4 | CURRENT_MODE_DETECT | R/U | 2'b00 | These bits are set when a UFP determines the Type-C current mode. 00 – Default (value at start up) 01 – Medium 10 –Charge Through Accessory – 500mA 11 – High | | | | 3:1 | ACCESSORY_CONNECTED | R/U | 3'b000 | These bits are read by the application to determine if an accessory was attached. 000 –No Accessory attached (Default) 001 - Reserved 010 – Reserved 011 – Reserved 100 – Audio Accessory 101 – Charged Thru Audio Accessory 110 - Debug Accessory when HD3SS3220 is connected as a DFP 111 – Debug accessory when HD3SS3220 is connected as a UFP | | | | 0 | ACTIVE_CABL E_DETECTION | R/U | 1'b0 | This flag indicates that an active cable has been plugged into the Type-C connector 0 - No active cable 1 – Active Cable Attach | | | ## 6.6.3 Connection Status and Control Register (offset = 0x09) [reset = 0x20] Figure 6-6. Connection Status and Control Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------|----------|-----------|----------------------|-----------------|---------|---------|-------------------------------| | ATTACHE | ED_STATE | CABLE_DIR | INTERRUPT<br>_STATUS | VCONN<br>_FAULT | DRP_DUT | Y_CYCLE | DISABLE<br>_UFP_<br>ACCESSORY | | R | /U | R/U | R/U | R/U | R/\ | V | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset, R/U = Read/Update #### Table 6-9. Connection Status Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | ATTACHED_STATE | R/U | 2'b00 | This is an additional method to communicate attach other than the ID pin. These bits can be read by the application to determine what was attached. 00 – Not Attached (Default) 01 – Attached.SRC (DFP) 10 – Attached.SNK (UFP) 11 – Attached to an Accessory | | 5 | CABLE_DIR | R/U | 1'b0 | Cable orientation. The application can read these bits for cable orientation information. 0 – CC2 1 – CC1 (Default) | | 4 | INTERRUPT _STATUS | R/U | 1'b0 | The INT pin will be pulled low whenever a CSR changes. When a CSR change has occurred this bit should be held at 1 until the application clears teh bit. 0 – Clear 1 – Interrupt (When INT pulled low, this bit must be 1. This bit will be 1 whenever any CSR have been changed) | | 3 | VCONN_FAULT | R/U | 1'b0 | Bit is set whenever VCONN overcurrent limit is triggered. 0 – Clear 1 – VCONN fault is detected | | 2:1 | DRP_DUTY_CYCLE | R/W | 2'b00 | Percentage of time that a DRP shall advertise DFP during t <sub>DRP</sub> 00 – 30% default 01 – 40% 10 – 50% 11 – 60% | | 0 | DISABLE _UFP_ ACCESSORY | R/W | 1'b0 | Setting this field will disable UFP accessory support 0 – UFP accessory support enabled (Default) 1 – UFP accessory support disabled | Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ## 6.6.4 General Control Register (offset = 0x0A) [reset = 0x00] ## Figure 6-7. General Control Register | | | | | | • | | | |----------|-----|--------|-------|--------------------|-------|--------|------------------| | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | DEBOUNCE | | MODE_S | ELECT | I2C_SOFT<br>_RESET | SOURC | E_PREF | DISABLE<br>_TERM | | F | R/W | RΛ | N | R/U | R/ | W | R/W | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 6-10. General Control Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|----------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 7:6 | DEBOUNCE | R/W | 2'b00 | The nominal amount of time the HD3SS3220 debounces the voltages on the CC pins. 00 – 168ms (Default) 01 – 118ms 10 – 134ms 11 – 152ms | | 5:4 | MODE_SELECT | R/W | 2'b00 | This register can be written to set the HD3SS3220 mode operation. The ADDR pin must be set to I <sup>2</sup> C mode. If the default is maintained, HD3SS3220 shall operate according to the PORT pin levels and modes. The MODE_SELECT can only be changed when in the unattached state. 00 – DRP mode (start from unattached.SNK) (default) 01 – UFP mode (unattached.SNK) 10 – DFP mode (unattached.SRC) 11 – DRP mode (start from unattached.SNK) | | 3 | I2C_SOFT_RESET | R/U | 1'b0 | This register resets the digital logic. The bit is self-clearing. A write of 1 starts the reset. The following registers can be affected after setting this bit: CURRENT_MODE_DETECT ACTIVE_CABLE_DETECTION ACCESSORY_CONNECTED ATTACHED_STATE CABLE_DIR | | 2:1 | SOURCE_PREF | R/W | 2'b00 | This field controls the TUSB322I behavior when configured as a DRP. 00 – Standard DRP (default) 01 – DRP performs Try.SNK 10 – Reserved 11 – DRP performs Try.SRC | | 0 | DISABLE _TERM | R/W | 1'b0 | This field disables the termination on CC pins and transition the CC state machine to the disabled state. 0 – Termination enabled according TUSB322I mode of operation (default) 1 – Termination disabled and state machine held in disable state | ## 6.6.5 Device Revision Register (offset = 0xA0) [reset = 0x02] ## Figure 6-8. Device Revision Register LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 6-11. Device Revision Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|-----------------------------------------| | 7:0 | REVISION | R | 'h02 | Revision of HD3SS3220. Defaults to 0x02 | ## 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality. ## 7.1 Application Information HD3SS3220 can be used to design USB Type-C systems implementing DRP, DFP and UFP port for applications requiring USB SupeSpeed or SuperSpeedPlus. The device supports native USB-C power handshake for power negotiation up to 15W. HD3SS3220 can advertise 900mA, 1.5A and 3A current capability as DFP (provider) and detect these settings as UFP (consumer). Use of I<sup>2</sup>C is optional but strongly encouraged and provides additional control of the device and status of the USB-C interface resulting robust and flexible system implementation. A constant I<sup>2</sup>C polling is not required and device provides an interrupt signal for servicing microprocessor. HD3SS3220 mux channels have independent adaptive common mode tracking allowing RX and TX paths to have different common mode voltage simplifying system implementation and avoiding inter-op issues. Layout for SS signals to USB-C connector needs to be adjusted based on receptacle type. #### Note HD3SS3220 mux does not provide common mode biasing for the channel. Therefore it is required that the device is biased from either side for all active channels. Also note that mux channels are for differential SS signals only. If power support larger than 15W is required USBPD function is needed and not supported by this device. If split data/power role is desired such as USB host but power consumer or USB device but power provider, an USBPD function is needed as well. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ## 7.2 Typical Application, DRP Port Figure 7-1. DRP Application Using HD3SS3220DRP ## 7.2.1 Design Requirements For this design example, use the parameters shown in Table 7-1. Table 7-1. Design Parameters, DRP Port | PARAMETER | EXAMPLE | COMMENTS | |--------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD5 | 5.25V | VDD5 is used to provide VCONN power to CC pins. Value of this supply should be ≥ 5V to keep VCONN ≥ 4.75V. | | System_VBUS | 5.25V | VDD5 and System_VBUS can be shorted together; however careful consideration is needed to maintain desired VBUS and VCONN for the Type-C port. | | I <sup>2</sup> C I/O Supply | 3.3V | 1.8V is also an option. When using the 3.3V supply, the customer must ensure that the VDD5 is 3V and above. Otherwise the I <sup>2</sup> C may back power the device | | VCC33 | 3.3V | 3-3.6V range allowed. | | AC Coupling Capacitors for SS signals | 100nF | 75-200nF range allowed. For TX pairs only, RX pairs will be biased by host Receiver. Note that HD3SS3220 requires a common mode biasing of 0-2V. If host receiver has bias voltage outside this range, appropriate additional ac coupling caps and biasing of HD3SS3220 RX pairs needed. | | Pull-up Resistors: DIR, ID, INT_N, VCONN_FAULT_N | 200K | Smaller values can be used, but leakage needs to be considered for device power budget calculations. | | Pull-up Resistors: I <sup>2</sup> C | 4.7K | | | Pull-up Resistors: CURRENT_MODE | 10K | Example here is for 3A. If 1.5A or 900mA needed different values are required. | | Series resistor: VBUS_DET | 900K | | | Decoupling Capacitors: VCONN Bulk | 100µF | | | Decoupling Capacitors: VBUS Bulk | 150µF | As indicated in schematic needs to be switched out when in UFP. | ## 7.2.2 Detailed Design Procedure HD3SS3220 can be used to design a USB Type-C DRP Port. In DRP mode the device alternate itself as DFP and UFP according to USB-C specifications. An example schematic for DRP implementation is illustrated in Figure 7-1. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback #### 7.2.3 Typical Application, DFP Port HD3SS3220 can be used to design a USB Type-C DFP Port. An example schematic for DFP implementation is illustrated in Figure 7-2. Figure 7-2. DFP Application Using HD3SS3220DFP ## 7.2.3.1 Design Requirements For this design example, use the parameters shown in Table 7-2. ## Table 7-2. Design Parameters, DFP Port | PARAMETER | EXAMPLE | COMMENTS | |--------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | VDD5 | 5.25V | VDD5 is used to provide VCONN power to CC pins. Value of this supply should be ≥ 5V to keep VCONN ≥ 4.75V. | | System_VBUS | 5.25V | VDD5 and System_VBUS can be shorted together; however careful consideration is needed to maintain desired VBUS and VCONN for the Type-C port. | | I <sup>2</sup> C I/O Supply | 3.3V | 1.8V is also an option. When using the 3.3V supply, the customer must ensure that the VDD5 is 3V and above. Otherwise the I <sup>2</sup> C may back power the device | | VCC33 | 3.3V | 3-3.6V range allowed. | | AC Coupling Capacitors for SS signals | 100nF | 75-200nF range allowed. For TX pairs only, RX pairs will be biased by host Receiver. Note that HD3SS3220 requires a common mode biasing of 0-2V. If host receiver has bias voltage outside this range, appropriate additional ac coupling caps and biasing of HD3SS3220 RX pairs needed. | | Pull-up Resistors: DIR, ID, INT_N, VCONN_FAULT_N | 200 K | Smaller values can be used, but leakage needs to be considered for device power budget calculations. | | Pull-up Resistors: I <sup>2</sup> C | 4.7K | | | Pull-up Resistors: CURRENT_MODE | 10K | Example here is for 3A. If 1.5A or 900mA needed different values are required. | | Decoupling Capacitors: VCONN Bulk | 100µF | | | Decoupling Capacitors: VBUS Bulk | 150µF | | ## 7.2.3.2 Detailed Design Procedure HD3SS3220 can be used to design a USB Type-C DFP Port. An example schematic for DFP implementation is illustrated in Figure 7-2. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ## 7.2.4 Typical Application, UFP Port HD3SS3220 can be used to design a USB Type-C UFP Port. An example schematic for UFP implementation is illustrated in Figure 7-3. Figure 7-3. UFP Application Using HD3SS3220DFP Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated #### 7.2.4.1 Design Requirements For this design example, use the parameters shown in Table 7-3. Table 7-3. Design Parameters, UFP Port | Table 1 of 2001gh 1 dramotore, C1 1 of C | | | | | | | |------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | PARAMETER | EXAMPLE | COMMENTS | | | | | | VDD5 | 5V | VBUS from Type-C port can be used. | | | | | | I <sup>2</sup> C I/O Supply | 3.3V | 1.8V is also an option. When using the 3.3V supply, the customer must ensure that the VDD5 is 3V and above. Otherwise the I <sup>2</sup> C may back power the device | | | | | | VCC33 | 3.3V | 3-3.6V range allowed. | | | | | | AC Coupling Capacitors for SS signals | 100nF | 75-200nF range allowed. For TX pairs only, RX pairs will be biased by host Receiver. Note that HD3SS3220 requires a common mode biasing of 0-2V. If host receiver has bias voltage outside this range, appropriate additional ac coupling caps and biasing of HD3SS3220 RX pairs needed. | | | | | | Pull-up Resistors: DIR, INT_N | 200K | Smaller values can be used, but leakage needs to be considered for device power budget calculations. | | | | | | Pull-up Resistors: I <sup>2</sup> C | 4.7K | | | | | | | Series resistor: VBUS_DET | 900K | | | | | | #### 7.2.4.2 Detailed Design Procedure HD3SS3220 can be used to design a USB Type-C DFP Port. An example schematic for UFP implementation is illustrated in Figure 7-3. # **8 Power Supply Recommendations** HD3SS3220 has 4.5 to 5.5V supply voltage requirement. The device can be powered from the same rail that provides power for $V_{(BUS)}$ . Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback ## 9 Layout ## 9.1 Layout Guidelines #### 9.1.1 Suggested PCB Stackups TI recommends a PCB of at least six layers. Table 9-1 provides example PCB stackups. Table 9-1. Example PCB Stackups | | iabio o ii Exampio i oe otaokapo | | |-----------------------------|----------------------------------|-----------------------------| | 6-LAYER | 8-LAYER | 10-LAYER | | SIGNAL | SIGNAL | SIGNAL | | GROUND | GROUND | GROUND | | SIGNAL <sup>(1)</sup> | SIGNAL | SIGNAL <sup>(1)</sup> | | SIGNAL <sup>(1)</sup> | SIGNAL | SIGNAL <sup>(1)</sup> | | POWER/GROUND <sup>(2)</sup> | POWER/GROUND <sup>(2)</sup> | POWER | | SIGNAL | SIGNAL | POWER/GROUND <sup>(2)</sup> | | | GROUND | SIGNAL <sup>(1)</sup> | | | SIGNAL | SIGNAL <sup>(1)</sup> | | | | GROUND | | | | SIGNAL | - (1) Route directly adjacent signal layers at a 90° offset to each other - (2) Plane may be split depending on specific board considerations. Ensure that traces on adjacent planes do not cross splits. #### 9.1.2 High-Speed Signal Trace Length Matching Match the etch lengths of the relevant differential pair traces of each interface. The etch length of the differential pair groups do not need to match (that is, the length of the transmit pair does not need to match the length of the receive pair). When matching the intrapair length of the high-speed signals, add serpentine routing to match the lengths as close to the mismatched ends as possible. See Figure 9-1 for more details. Figure 9-1. Length Matching Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated ## 9.1.3 Differential Signal Spacing To minimize crosstalk in high-speed interface implementations, the spacing between the signal pairs must be a minimum of 5 times the width of the trace. This spacing is referred to as the 5W rule. A PCB design with a calculated trace width of 6mils requires a minimum of 30mils spacing between high-speed differential pairs. Also, maintain a minimum keep-out area of 30mils to any other signal throughout the length of the trace. Where the high-speed differential pairs abut a clock or a periodic signal, increase this keep-out to a minimum of 50mils to ensure proper isolation. For examples of high-speed differential signal spacing, see Figure 9-2 and Figure 9-3. Figure 9-2. USB3/SATA/PCIe Differential Signal Spacing (mils) Figure 9-3. USB2 Differential Signal Spacing (mils) #### 9.1.4 High-Speed Differential Signal Rules - Do not place probe or test points on any high-speed differential signal. - Do not route high-speed traces under or near crystals, oscillators, clock signal generators, switching power regulators, mounting holes, magnetic devices, or ICs that use or duplicate clock signals. - After BGA breakout, keep high-speed differential signals clear of the SoC because high current transients produced during internal state transitions can be difficult to filter out. - When possible, route high-speed differential pair signals on the top or bottom layer of the PCB with an adjacent GND layer. TI does not recommend stripline routing of the high-speed differential signals. - Ensure that high-speed differential signals are routed ≥ 90mils from the edge of the reference plane. - Ensure that high-speed differential signals are routed at least 1.5W (calculated trace-width × 1.5) away from voids in the reference plane. This rule does not apply where SMD pads on high-speed differential signals are voided. - Maintain constant trace width after the SoC BGA escape to avoid impedance mismatches in the transmission lines. - Maximize differential pair-to-pair spacing when possible. ## 9.1.5 Symmetry in the Differential Pairs Route all high-speed differential pairs together symmetrically and parallel to each other. Deviating from this requirement occurs naturally during package escape and when routing to connector pins. These deviations must be as short as possible and package break-out must occur within 0.25 inches of the package. Figure 9-4. Differential Pair Symmetry #### 9.1.6 Via Discontinuity Mitigation A via presents a short section of change in geometry to a trace and can appear as a capacitive and/or an inductive discontinuity. These discontinuities result in reflections and some degradation of a signal as it travels through the via. Reduce the overall via stub length to minimize the negative impacts of vias (and associated via stubs). Because longer via stubs resonate at lower frequencies and increase insertion loss, keep these stubs as short as possible. In most cases, the stub portion of the via present significantly more signal degradation than the signal portion of the via. TI recommends keeping via stubs to less than 15mils. Longer stubs must be back-drilled. For examples of short and long via lengths, see Figure 9-5 and Figure 9-6. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated Figure 9-5. Via Length (Long Stub) Figure 9-6. Via Length (Short Stub) ## 9.1.7 Surface-Mount Device Pad Discontinuity Mitigation Avoid including surface-mount devices (SMDs) on high-speed signal traces because these devices introduce discontinuities that can negatively affect signal quality. When SMDs are required on the signal traces (for example, the USB SuperSpeed transmit AC coupling capacitors) the maximum permitted component size is 0603. TI strongly recommends using 0402 or smaller. Place these components symmetrically during the layout process to ensure optimum signal quality and to minimize reflection. For examples of correct and incorrect AC coupling capacitor placement, see Figure 9-7. Figure 9-7. AC-Coupling Placement To minimize the discontinuities associated with the placement of these components on the differential signal traces, TI recommends partially voiding the SMD mounting pads of the reference plane by approximately 60% because this value strikes a balance between the capacitive effects of a 0% reference void and the inductive effects of a 100% reference void. This void should be at least two PCB layers deep. For an example of a reference plane voiding of surface mount devices, see Figure 9-8. Figure 9-8. Reference Plane Voiding of Surface-Mount Devices #### 9.1.8 ESD/EMI Considerations When choosing ESD/EMI components, TI recommends selecting devices that permit flow-through routing of the USB differential signal pair because they provide the cleanest routing. For example, the TI TPD4EUSB30 can be combined with the TI TPD2EUSB30 to provide flow-through ESD protection for both USB2 and USB3 differential signals without the need for bends in the signal pairs. For an example of flow-through routing, see Figure 9-9. Figure 9-9. Flow-Through Routing ## 9.2 Layout Figure 9-10. Layout Example Figure 9-11. Layout Example 2 # 10 Device and Documentation Support # 10.1 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 10.2 Trademarks All trademarks are the property of their respective owners. # 11 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | С | hanges from Revision D (September 2020) to Revision E (July 2025) | Page | |---|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------| | | Added additional HD3SS3220L device throughout the document | | | ) | hanges from Revision C (May 2017) to Revision D (September 2020) | Pag | | | Changed VDD to VDD5 | | | | In Control Pins row of <i>Absolute Maximum Ratings</i> , DIR was in both VDD5 and VCC33. Removed from VDD5 | | | | Deleted C <sub>(bus.l2c)</sub> from the Recommended Operating Conditions table | | | | From: When using 3.3 V for I <sup>2</sup> C, customer must ensure VDD is above 3 V at all times. To: When for I <sup>2</sup> C, customer must ensure VDD5 is above 3 V at all times | using 3.3 V | | | Changed the "I2C (SDA, SCL)" section of the <i>Timing Requirements</i> table | | | , | Added t <sub>ENnCC</sub> HI parameter in section of the <i>Timing Requirements</i> table | | | | Added t <sub>VDD5V PG</sub> parameter in section of the <i>Timing Requirements</i> table | | | | Added note in section DFP/Source – Downstream Facing Port that ID pin will remain high until VI at VSafe0V | BUS is | | | From: When a voltage level within the proper threshold is detected on CC1, the DIR pin is pulled When a voltage level within the proper threshold is detected on CC1, the DIR pin is high | 1<br>o: When a<br>1<br>SS3220<br>1<br>Y register.1 | | | Removed the Note about non-failsafe pins from <i>Dead Battery</i> section as this information is in the <i>VCC33 Power-On Requirements</i> section | VDD5 and | | | hanges from Revision B (September 2016) to Revision C (May 2017) | | | • | Added R <sub>VBUS</sub> values: MIN = 855, TYP = 887, MAX = 920 K $\Omega$ | 6 | | _ | | | | 3 | hanges from Revision A (August 2016) to Revision B (September 2016) | Page | | | Changed pins CC1 and CC2 values From: MIN = -0.3 MAX = VDD5 +0.3 To: MIN -0.3 MAX = 6 Absolute Maximum Ratings | | Copyright © 2025 Texas Instruments Incorporated | С | hanges from Revision * (December 2016) to Revision A (August 2016) | Page | |---|-----------------------------------------------------------------------------------------------------|----------------| | • | Absolute Maximum Ratings, Deleted "ENn_MUX" from the Control Pins | 5 | | • | ESD Ratings, Deleted text "Pins listed as ±XXX V may actually have higher performance." from Note 1 | <mark>5</mark> | | • | Recommended Operating Conditions, Added "VDD5 supply ramp time" | <mark>5</mark> | | • | Recommended Operating Conditions, Changed "External resistor on VBUS_DET pin" MIN value From | : 890 | | | ΚΩ Το: 880 ΚΩ | <mark>5</mark> | | • | Switch the position of CC1 and CC2 in Figure 7-1 | 26 | | • | Switch the position of CC1 and CC2 in Figure 7-2 | 28 | | • | Switch the position of CC1 and CC2 in Figure 7-3 | 30 | | | | | # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: HD3SS3220 HD3SS3220L www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | HD3SS3220IRNHR | Active | Production | WQFN (RNH) 30 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | HD3220 | | HD3SS3220IRNHR.A | Active | Production | WQFN (RNH) 30 | 3000 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 85 | HD3220 | | HD3SS3220IRNHR.B | Active | Production | WQFN (RNH) 30 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 85 | | | HD3SS3220IRNHT | Active | Production | WQFN (RNH) 30 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HD3220 | | HD3SS3220IRNHT.A | Active | Production | WQFN (RNH) 30 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HD3220 | | HD3SS3220IRNHT.B | Active | Production | WQFN (RNH) 30 | 250 SMALL T&R | - | Call TI | Call TI | -40 to 85 | | | HD3SS3220IRNHTG4 | Active | Production | WQFN (RNH) 30 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HD3220 | | HD3SS3220IRNHTG4.A | Active | Production | WQFN (RNH) 30 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HD3220 | | HD3SS3220IRNHTG4.B | Active | Production | WQFN (RNH) 30 | 250 SMALL T&R | - | Call TI | Call TI | -40 to 85 | | | HD3SS3220LRNHR | Active | Production | WQFN (RNH) 30 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HD322L | | HD3SS3220RNHR | Active | Production | WQFN (RNH) 30 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | HD3220 | | HD3SS3220RNHR.A | Active | Production | WQFN (RNH) 30 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | HD3220 | | HD3SS3220RNHR.B | Active | Production | WQFN (RNH) 30 | 3000 LARGE T&R | - | Call TI | Call TI | 0 to 70 | | | HD3SS3220RNHT | Active | Production | WQFN (RNH) 30 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | HD3220 | | HD3SS3220RNHT.A | Active | Production | WQFN (RNH) 30 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | HD3220 | | HD3SS3220RNHT.B | Active | Production | WQFN (RNH) 30 | 250 SMALL T&R | - | Call TI | Call TI | 0 to 70 | | | HD3SS3220RNHTG4 | Active | Production | WQFN (RNH) 30 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HD3220 | | HD3SS3220RNHTG4.A | Active | Production | WQFN (RNH) 30 | 250 SMALL T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 85 | HD3220 | | HD3SS3220RNHTG4.B | Active | Production | WQFN (RNH) 30 | 250 SMALL T&R | - | Call TI | Call TI | -40 to 85 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # PACKAGE OPTION ADDENDUM www.ti.com 24-Jul-2025 (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 30-Jul-2025 ## TAPE AND REEL INFORMATION # TAPE DIMENSIONS KO P1 BO BO Cavity AO | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | HD3SS3220IRNHR | WQFN | RNH | 30 | 3000 | 330.0 | 12.4 | 2.8 | 4.8 | 1.2 | 4.0 | 12.0 | Q1 | | HD3SS3220IRNHR | WQFN | RNH | 30 | 3000 | 330.0 | 12.4 | 2.8 | 4.8 | 1.2 | 4.0 | 12.0 | Q1 | | HD3SS3220IRNHT | WQFN | RNH | 30 | 250 | 180.0 | 12.4 | 2.8 | 4.8 | 1.2 | 4.0 | 12.0 | Q1 | | HD3SS3220IRNHT | WQFN | RNH | 30 | 250 | 180.0 | 12.4 | 2.8 | 4.8 | 1.2 | 4.0 | 12.0 | Q1 | | HD3SS3220IRNHTG4 | WQFN | RNH | 30 | 250 | 180.0 | 12.4 | 2.8 | 4.8 | 1.2 | 4.0 | 12.0 | Q1 | | HD3SS3220LRNHR | WQFN | RNH | 30 | 3000 | 330.0 | 12.4 | 2.8 | 4.8 | 1.2 | 4.0 | 12.0 | Q1 | | HD3SS3220RNHR | WQFN | RNH | 30 | 3000 | 330.0 | 12.4 | 2.8 | 4.8 | 1.2 | 4.0 | 12.0 | Q1 | | HD3SS3220RNHR | WQFN | RNH | 30 | 3000 | 330.0 | 12.4 | 2.8 | 4.8 | 1.2 | 4.0 | 12.0 | Q1 | | HD3SS3220RNHT | WQFN | RNH | 30 | 250 | 180.0 | 12.4 | 2.8 | 4.8 | 1.2 | 4.0 | 12.0 | Q1 | | HD3SS3220RNHT | WQFN | RNH | 30 | 250 | 180.0 | 12.4 | 2.8 | 4.8 | 1.2 | 4.0 | 12.0 | Q1 | | HD3SS3220RNHTG4 | WQFN | RNH | 30 | 250 | 180.0 | 12.4 | 2.8 | 4.8 | 1.2 | 4.0 | 12.0 | Q1 | www.ti.com 30-Jul-2025 \*All dimensions are nominal | 7 il diffictiono de fiornifici | | | | | | | | | |--------------------------------|--------------|-----------------|------|------|-------------|------------|-------------|--| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | | HD3SS3220IRNHR | WQFN | RNH | 30 | 3000 | 367.0 | 367.0 | 35.0 | | | HD3SS3220IRNHR | WQFN | RNH | 30 | 3000 | 346.0 | 346.0 | 33.0 | | | HD3SS3220IRNHT | WQFN | RNH | 30 | 250 | 182.0 | 182.0 | 20.0 | | | HD3SS3220IRNHT | WQFN | RNH | 30 | 250 | 210.0 | 185.0 | 35.0 | | | HD3SS3220IRNHTG4 | WQFN | RNH | 30 | 250 | 182.0 | 182.0 | 20.0 | | | HD3SS3220LRNHR | WQFN | RNH | 30 | 3000 | 346.0 | 346.0 | 33.0 | | | HD3SS3220RNHR | WQFN | RNH | 30 | 3000 | 346.0 | 346.0 | 33.0 | | | HD3SS3220RNHR | WQFN | RNH | 30 | 3000 | 360.0 | 360.0 | 36.0 | | | HD3SS3220RNHT | WQFN | RNH | 30 | 250 | 182.0 | 182.0 | 20.0 | | | HD3SS3220RNHT | WQFN | RNH | 30 | 250 | 210.0 | 185.0 | 35.0 | | | HD3SS3220RNHTG4 | WQFN | RNH | 30 | 250 | 182.0 | 182.0 | 20.0 | | PLASTIC QUAD FLATPACK - NO LEAD #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated