ESDS311, ESDS312, ESDS314 SLVSEG9C - MAY 2018 - REVISED FEBRUARY 2024 # ESDS31x Data-Line Surge and ESD Protection Diode Array #### 1 Features - IEC 61000-4-2 ESD protection: - ±30kV Contact Discharge - ±30kV Air Gap Discharge - IEC 61000-4-4 EFT protection: - 80A (5/50ns) - IEC 61000-4-5 surge protection: - 25A (8/20µs) - IO capacitance: - 4.5pF (typical) - DC breakdown voltage: 5.5V (minimum) - Ultra low leakage current: 5nA (typical) - Supports high speed interfaces up to 5Gbps - Industrial temperature range: -40°C to +125°C - Easy flow-through routing package (ESDS312) # 2 Applications - End equipment: - Ethernet switches - Access points - Gateways - **Printers** - DVR and NVR - Interfaces: - Ethernet<sup>™</sup> 10/100/1000Mbps - USB™ 2.0 - **GPIO** ### 3 Description The ESDS31x devices are unidirectional TVS ESD protection diode array for Ethernet, USB and general purpose data line surge protection up to 25A (8/20µs). The ESDS31x devices are rated to dissipate ESD strikes above the maximum level specified in the IEC 61000-4-2 international standard (Level 4). The devices feature a 4.5pF IO capacitance per channel making the device an excellent choice for protecting high-speed interfaces such as Ethernet 10/100/1000, USB 2.0 and GPIO. The low dynamic resistance and low clamping voltage provides system level protection against transient events. #### **Package Information** | PART NUMBER | CHANNEL COUNT | PACKAGE <sup>(1)</sup> | | | | | |-------------|---------------|------------------------|--|--|--|--| | ESDS311 | 1 Channel | DYF (SOD323, 2) | | | | | | ESDS312 | 2 Channels | DBV (SOT-23, 5) | | | | | | ESDS314 | 4 Channels | DBV (SOT-23, 5) | | | | | For more information, Section 10 **Typical Application Schematic** # **Table of Contents** | 1 Features1 | 6.4 Device Functional Modes | 8 | |-----------------------------------------|-----------------------------------------------------|----------| | 2 Applications1 | 7 Application and Implementation | <u>S</u> | | 3 Description1 | 7.1 Application Information | <u>ç</u> | | 4 Pin Configuration and Functions2 | 7.2 Typical Application | | | 5 Specifications4 | 7.3 Power Supply Recommendations | 10 | | 5.1 Absolute Maximum Ratings4 | 7.4 Layout | 10 | | 5.2 ESD Ratings - JEDEC Specifications4 | 8 Device and Documentation Support | | | 5.3 ESD Ratings - IEC Specifications4 | 8.1 Documentation Support | 12 | | 5.4 Recommended Operating Conditions4 | 8.2 Receiving Notification of Documentation Updates | 12 | | 5.5 Thermal Information4 | 8.3 Support Resources | 12 | | 5.6 Electrical Characteristics5 | 8.4 Trademarks | | | 5.7 Typical Characteristics6 | 8.5 Electrostatic Discharge Caution | 12 | | 6 Detailed Description8 | 8.6 Glossary | | | 6.1 Overview8 | 9 Revision History | | | 6.2 Functional Block Diagram8 | 10 Mechanical, Packaging, and Orderable | | | 6.3 Feature Description8 | Information | 13 | # **4 Pin Configuration and Functions** Figure 4-1. ESDS311 DYF, 2-Pin SOD323 (Top View) Figure 4-2. ESDS312 DBV Package, 5-Pin SOT23 (Top View) Figure 4-3. ESDS314 DBV Package, 5-Pin SOT23 (Top View) ### **Table 4-1. Pin Functions for ESDS311** | F | PIN TYPE <sup>(1)</sup> | | DESCRIPTION | | |------|-------------------------|-----|---------------------------------------------------------------------|--| | NAME | | | DESCRIPTION | | | I/O | 1 | I/O | Surge/ESD protected channels. Connect to the lines being protected. | | | GND | 2 | GND | Ground. Connect to ground. | | ### **Table 4-2. Pin Functions for ESDS312** | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | |------|-----|---------------------|------------------------------------------------------------------------------------| | NAME | NO. | IIFE(/ | DESCRIPTION | | I/O1 | 4 | I/O | Surge/ESD protected channels. Connect to the lines being protected. | | 1/02 | 5 | 1/0 | Surge/ESD protected channels. Connect to the lines being protected. | | GND | 2 | GND | Ground. Connect to ground. | | NC | 1 | NC | Not connected; Used for optional straight-through routing. Can be left floating or | | NC | 3 | INC | grounded | #### Table 4-3. Pin Functions for ESDS314 | PIN | | TYPE <sup>(1)</sup> | DESCRIPTION | | | |------|-----|-------------------------------|--------------------------------------------------------------------|-----|---------------------------------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | | | I/O1 | 1 | | | | | | I/O2 | 3 | 1/0 | Surge/FCD protected abanyola. Connect to the lines being protected | | | | I/O3 | 4 | 1/0 | 1/0 | I/O | Surge/ESD protected channels. Connect to the lines being protected. | | I/O4 | 5 | | | | | | GND | 2 | GND Ground. Connect to ground | | | | (1) I = input, O = output, NC = no connection, and GND = ground # **5 Specifications** # 5.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-----------------------------------------------|--------------------------------|-------------|-----|------| | IEC 61000-4-4<br>Electrical Fast<br>Transient | Peak Power at 25 °C | | 80 | Α | | IEC 61000-4-5 | Peak Power at 25 °C | | 170 | W | | Surge (t <sub>p</sub><br>8/20µs | Peak Current at 25 °C | | 25 | Α | | T <sub>A</sub> | Operating free-air temperature | -40 | 125 | °C | | T <sub>stg</sub> | Storage temperature | <b>–</b> 65 | 155 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Rating may cause permanent device damage. Absolute Maximum Rating do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Condition. If used outside the Recommended Operating Condition but within the Absolute Maximum Rating, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ## 5.2 ESD Ratings - JEDEC Specifications | | | | VALUE | UNIT | |--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all-pins <sup>(1)</sup> | ±2500 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. #### 5.3 ESD Ratings - IEC Specifications | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------|--------|------| | V | Electrostatic discharge | IEC 61000-4-2 Contact Discharge, all pins | ±30000 | \/ | | V <sub>(ESD)</sub> | | IEC 61000-4-2 Air Discharge, all pins | ±30000 | V | ## **5.4 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-----------------|--------------------------------|-----|---------|------| | V <sub>IN</sub> | Input voltage | 0 | 3.6 | V | | T <sub>A</sub> | Operating Free Air Temperature | -40 | 125 | °C | #### 5.5 Thermal Information | | | ESDS311 | ESDS312 | ESDS314 | | |-----------------------|----------------------------------------------|--------------|--------------|--------------|------| | | THERMAL METRIC (1) | DYF (SOD323) | DBV (SOT-23) | DBV (SOT-23) | UNIT | | | | 2 PINS | 5 PINS | 5 PINS | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 739.2 | 163.9 | 127.6 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 287.7 | 113.4 | 78.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 605.5 | 76.9 | 43.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 118.4 | 59.8 | 24.5 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 591.1 | 76.8 | 43.7 | °C/W | Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated # 5.5 Thermal Information (continued) | | | ESDS311 | ESDS312 | ESDS314 | | |----------------------|----------------------------------------------|------------------------------------|---------|--------------|------| | | THERMAL METRIC (1) | DYF (SOD323) DBV (SOT-23) DBV (SOT | | DBV (SOT-23) | UNIT | | | | | 5 PINS | 5 PINS | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A | N/A | N/A | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ### 5.6 Electrical Characteristics At T<sub>A</sub> = 25°C unless otherwise noted | | PARAMETER | TEST CONDITIONS | Device | MIN | TYP | MAX | UNIT | | |----------------------|-------------------------------------------------|----------------------------------------------------------------------------------------------------|-------------|-----|------|------|------|--| | $V_{RWM}$ | Reverse stand-off voltage | I <sub>IO</sub> < 500nA, across operating temperature range | | | | 3.6 | V | | | I <sub>LEAKAGE</sub> | Leakage current at 3.6V | V <sub>IO</sub> = 3.6V, Any IO pin to GND | | | 5 | 50 | nA | | | V <sub>BRF</sub> | Breakdown voltage, IO to GND (1) | I <sub>IO</sub> = 1mA | | 4.5 | | 7.5 | V | | | V <sub>FWD</sub> | Forward Voltage, GND to IO | I <sub>IO</sub> = 1mA | | | 0.8 | | V | | | V <sub>HOLD</sub> | Holding Voltage, IO to GND (2) | I <sub>IO</sub> = 1mA | | | 5 | | V | | | V <sub>CLAMP</sub> | | I <sub>PP</sub> = 1A, Any IO pin to GND | ESDS312/314 | | 5 | | V | | | | | L = 10A Any IO nin to CND | ESDS311 | | 6.3 | | V | | | $V_{CLAMP}$ | | I <sub>PP</sub> = 12A, Any IO pin to GND | ESDS312/314 | | 5.6 | | V | | | \/ | Surge Clamping voltage, t <sub>p</sub> = 8/20µs | $I_{PP}$ = 25A, Any IO pin to GND urge Clamping voltage, $t_p$ = | ESDS311 | | 7.7 | | V | | | $V_{CLAMP}$ | | | ESDS312/314 | | 6.5 | | | | | V <sub>CLAMP</sub> | | I <sub>PP</sub> = 1A, GND to any IO pin | ESDS312/314 | | 1 | | V | | | \/ | | I <sub>PP</sub> = 12A, GND to any IO pin | ESDS311 | | 3 | | V | | | $V_{CLAMP}$ | | | ESDS312/314 | | 2.1 | | | | | \/ | | I <sub>PP</sub> = 25A, GND to any IO pin | ESDS311 | | 4.9 | | V | | | $V_{CLAMP}$ | | IPP - 25A, GIND to any 10 pm | ESDS312/314 | | 3.6 | | V | | | V | | L = 46A Any IO nin to CND | ESDS311 | | 6.5 | | V | | | $V_{CLAMP}$ | TLP Clamping Voltage, t <sub>p</sub> = | I <sub>PP</sub> = 16A, Any IO pin to GND | ESDS312/314 | | 5.5 | | V | | | \ / | 100ns | L = 404 CND to any IO min | ESDS311 | | 3.4 | | W | | | $V_{CLAMP}$ | | I <sub>PP</sub> = 16A, GND to any IO pin | ESDS312/314 | | 2.2 | | V | | | C <sub>LINE</sub> | Line capacitance, Any IO to GND | V <sub>IO</sub> = 0V, V <sub>p-p</sub> = 30mV, f = 1MHz | | | 4.5 | 5.5 | pF | | | ΔC <sub>LINE</sub> | Variation of line capacitance | $C_{\text{LINE1}}$ - $C_{\text{LINE2}}$ , $V_{\text{IO}}$ = 0V, $V_{\text{P}}$ -p = 30mV, f = 1MHz | ESDS312/314 | | 0.05 | 0.1 | pF | | | C <sub>CROSS</sub> | Line-to-line capacitance | $V_{IO} = 0V$ , $V_{rms} = 30$ mV, $f = 1$ MHz | ESDS312/314 | | 2.25 | 2.75 | pF | | <sup>(1)</sup> V<sub>BRF</sub> and V<sub>BRR</sub> are defined as the voltage obtained at 1mA when sweeping the voltage up, before the device latches into the snapback state <sup>(2)</sup> V<sub>HOLD</sub> is defined as the voltage when 1mA is applied, after the device has successfully latched into the snapback state. ### 5.7 Typical Characteristics ## **6 Detailed Description** #### 6.1 Overview The ESDS31x devices are unidirectional ESD Protection Diodes with a low capacitance. These devices can dissipate high surge currents up to 25A (8/20µs) and ESD strikes above the maximum level specified by the IEC 61000-4-2 International Standard. The low capacitance makes this device an excellent choice for protecting high-speed signal interfaces such as Ethernet 10/100/1000Mbps and general purpose high speed data lines. ### 6.2 Functional Block Diagram #### **6.3 Feature Description** #### 6.3.1 IEC 61000-4-4 EFT Protection The I/O pins of ESDS311, ESDS312, and ESDS314 can withstand surge events (IEC 61000-4-5, $8/20\mu s$ waveform) up to 25A and 170W. These devices also provide ESD protection up to $\pm 30kV$ contact and $\pm 30kV$ air gap per IEC 61000-4-2 standard. The I/O pins can withstand an electrical fast transient (EFT) burst of up to 80A (IEC 61000-4-4 5/50ns waveform, 4kV with $50\Omega$ impedance). The capacitance between each I/O pin to ground is 4.5pF (typical) and 5.5pF (maximum). This device supports data rates up to 1Gbps. The reverse DC breakdown voltage of each I/O pin is a minimum of 4.5V. This ensures that sensitive equipment is protected from surges above the reverse standoff voltage of 3.6V. The I/O pins feature an ultra-low leakage current of 100nA (maximum) with a bias of 3.6V. This device features an industrial operating range of –40°C to +125°C. ### 6.4 Device Functional Modes The ESDS31x devices are a passive integrated circuit that triggers when voltages are above $V_{BRF}$ or below 0.7V. During ESD events, voltages as high as $\pm 30 \text{kV}$ (air) can be directed to ground via the internal diode network. When the voltages on the protected line fall below the trigger levels of ESDS31x (usually within a few nano-seconds) the devices reverts to passive. ## 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ### 7.1 Application Information The ESDS31x devices are a diode type TVS which is used to provide a path to ground for dissipating surge and ESD events on high-speed signal lines between a human interface connector and a system. As the current from surge or ESD passes through the TVS, only a small voltage drop is present across the diode. This is the voltage presented to the protected IC. The low $R_{DYN}$ of the triggered TVS holds this voltage, $V_{CLAMP}$ , to a safe level for the protected IC. ### 7.2 Typical Application Figure 7-1. ESDS314 Protecting the Ethernet 1Gbps Interface #### 7.2.1 Design Requirements A typical operation for the ESDS314 would be protecting a high speed dataline similar to one shown in Figure 7-1. In this example, the ESDS314 is protecting an Ethernet PHY's data lines that has a nominal operating voltage of 3.6V. Many of the Ethernet interfaces that connect to long cables require protection against $\pm 1 \text{kV}$ surge test through a $42\Omega$ coupling resistor and a $0.5\mu\text{F}$ capacitor, equaling roughly 24A of surge current. Without any input protection, if a surge event is caused by lightning, coupling, ringing, or any other fault condition, this input voltage will rise to hundreds of volts for multiple microseconds, harming the device. For Ethernet 1000Base-T (1Gbps), application design parameters listed in Table 7-1 are known. | lable | 7-1. Design Pa | arameters | |-------|----------------|-----------| | | | | | DESIGN PARAMETER | VALUE | |----------------------------------------------|-----------| | Signal range on differential data line pairs | 0 to 3.6V | | Operating frequency | 125MHz | #### 7.2.2 Detailed Design Procedure #### 7.2.2.1 Signal Range The ESDS314 has 4 identical surge protection channels with each channel supporting a signal range of 0 to 3.6V. The device will work well with any Ethernet PHY that drives the single ended voltage on the data line up to a 3.6V. ### 7.2.2.2 Operating Frequency The ESDS314 has a capacitance of 4.5pF (typical) and can support the 125MHz operation of Ethernet 1000Base-T application ### 7.2.3 Application Curves Figure 7-2. Differential Insertion Loss vs. Frequency ## 7.3 Power Supply Recommendations The ESDS314, ESDS312 devices are passive ESD devices and there is no need to power it. Take care not to violate the recommended I/O specification (0 V to 3.6 V) to ensure the device functions properly. # 7.4 Layout #### 7.4.1 Layout Guidelines - The optimum placement is as close to the connector as possible. - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures. - The PCB designer must minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector. - · Route the protected traces as straight as possible. - Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible. - Electric fields tend to build up on corners, increasing EMI coupling. # 7.4.2 Layout Example Figure 7-3. Layout Example for 4-channel Device ## 8 Device and Documentation Support ### 8.1 Documentation Support #### 8.1.1 Related Documentation For related documentation, see the following: - Texas Instruments, TI's IEC 61000-4-x Testing application note - Texas Instruments, ESD Layout Guide user's guide - Texas Instruments, ESD Protection Diodes EVM user's guide - Texas Instruments, Generic ESD Evaluation Module user's guide - Texas Instruments, Reading and Understanding an ESD Protection Data Sheet user's guide ### 8.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 8.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 8.4 Trademarks Ethernet<sup>™</sup> is a trademark of Xerox Corporation. USB™ is a trademark of USB Implementers Forum. TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ### 8.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. #### 8.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 9 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision B (September 2018) to Revision C (February 2024) | Page | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | <ul> <li>Updated the numbering format for tables, figures, and cross-references throughout the document</li> <li>Added the ESDS311 device to the data sheet</li> </ul> | | | Changes from Revision A (July 2018) to Revision B (September 2018) | Page | | Changed from Advanced Information to Production Data | 1 | Submit Document Feedback # Changes from Revision \* (May 2018) to Revision A (July 2018) Page # 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback www.ti.com 18-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|--------|---------------|------------------|-----------------------|------|---------------|---------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | ESDS311DYFR | Active | Production | SOT (DYF) 2 | 3000 LARGE T&R | Yes | SN | Level-3-260C-168 HR | -40 to 125 | 370F | | ESDS311DYFR.B | Active | Production | SOT (DYF) 2 | 3000 LARGE T&R | Yes | SN | Level-3-260C-168 HR | -40 to 125 | 370F | | ESDS312DBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 1R4B | | ESDS312DBVR.B | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | | ESDS314DBVR | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | Yes | SN | Level-1-260C-UNLIM | -40 to 125 | 1R2B | | ESDS314DBVR.B | Active | Production | SOT-23 (DBV) 5 | 3000 LARGE T&R | - | Call TI | Call TI | -40 to 125 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 18-Jul-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 20-Feb-2024 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | ESDS311DYFR | SOT | DYF | 2 | 3000 | 178.0 | 9.5 | 1.48 | 3.3 | 1.25 | 4.0 | 8.0 | Q1 | | ESDS312DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | | ESDS314DBVR | SOT-23 | DBV | 5 | 3000 | 178.0 | 9.0 | 3.3 | 3.2 | 1.4 | 4.0 | 8.0 | Q3 | www.ti.com 20-Feb-2024 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |-------------|--------------|-----------------|------|------|-------------|------------|-------------| | ESDS311DYFR | SOT | DYF | 2 | 3000 | 210.0 | 200.0 | 42.0 | | ESDS312DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | | ESDS314DBVR | SOT-23 | DBV | 5 | 3000 | 180.0 | 180.0 | 18.0 | #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. Reference JEDEC MO-178. - 4. Body dimensions do not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.25 mm per side. - 5. Support pin may differ or may not be present. NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. NOTES: (continued) 3. Publication IPC-7351 may have alternate designs.4. Solder mask tolerances between and around signal pads can vary based on board fabrication site. NOTES: (continued) - 5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 6. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated