











**DS90LV028AQ-Q1** 

SNLS299I -MAY 2008-REVISED JUNE 2020

# DS90LV028AQ-Q1 Automotive LVDS Dual Differential Line Receiver

#### 1 Features

- AECQ-100 Qualified for Automotive Applications
   Temperature Grade 1: -40°C to +125°C T<sub>△</sub>
- >400 Mbps (200 MHz) Switching Rates
- 50 ps Differential Skew (Typical)
- 0.1 ns Channel-to-Channel Skew (Typical)
- 2.5 ns Maximum Propagation Delay
- 3.3V Power Supply Design
- Flow-Through Pinout
- · Power Down High Impedance on LVDS Inputs
- Low Power design (18 mW at 3.3 V static)
- LVDS Inputs Accept LVDS/CML/LVPECL Signals
- Conforms to ANSI/TIA/EIA-644 Standard
- Available in SOIC Package

## 2 Applications

- LVDS-to-LVCMOS Translation
- Infotainment and Cluster
- · Automotive Head Unit

## 3 Description

The DS90LV028AQ is a dual CMOS differential line receiver designed for applications requiring ultra low power dissipation, low noise and high data rates. The device is designed to support data rates in excess of 400 Mbps (200 MHz) utilizing Low Voltage Differential Signaling (LVDS) technology.

The DS90LV028AQ accepts low voltage (350 mV typical) differential input signals and translates them to 3 V CMOS output levels. The DS90LV028AQ has a flow-through design for easy PCB layout.

The DS90LV028AQ and companion LVDS line driver DS90LV027AQ provide a new alternative to high power PECL/ECL devices for high speed point-to-point interface applications.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| DS90LV028AQ | SOIC (D 8) | 4.90 mm x 3.91 mm |  |  |

- (1) For all available packages, see the orderable addendum at the end of the data sheet.
- (2) Product Preview

#### **Functional Diagram**





## **Table of Contents**

| 1 | Features 1                           | 8.1 Functional Block Diagram9           |
|---|--------------------------------------|-----------------------------------------|
| 2 | Applications 1                       | 8.2 Device Functional Modes 9           |
| 3 | Description 1                        | 9 Application and Implementation 10     |
| 4 | Revision History2                    | 9.1 Application Information             |
| 5 | Pin Configuration and Functions3     | 9.2 Typical Application10               |
| 6 | Specifications4                      | 10 Layout 12                            |
| • | 6.1 Absolute Maximum Ratings         | 10.1 Layout Guidelines 12               |
|   | 6.2 ESD Ratings                      | 11 Device and Documentation Support 13  |
|   | 6.3 Recommended Operating Conditions | 11.1 Device Support13                   |
|   | 6.4 Thermal Information              | 11.2 Community Resources                |
|   | 6.5 Electrical Characteristics       | 11.3 Trademarks13                       |
|   | 6.6 Switching Characteristics        | 11.4 Electrostatic Discharge Caution    |
|   | 6.7 Typical Performance Curves       | 11.5 Glossary13                         |
| 7 | Parameter Measurement Information 8  | 12 Mechanical, Packaging, and Orderable |
| 8 | Detailed Description9                | Information 13                          |
|   |                                      |                                         |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision H (May 2019) to Revision I                                                                                                                                                     | Page |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|
| Deleted DQF from Device Information table                                                                                                                                                            | 1    |
| Deleted DQF package option                                                                                                                                                                           | 3    |
| Changes from Revision G (November 2018) to Revision H                                                                                                                                                | Page |
| Deleted the Thermal Pad from the DQF package                                                                                                                                                         | 3    |
| Changed V <sub>CC</sub> 0.3 To: V <sub>CC</sub> + 0.3 in the Absolute Maximum Ratings table                                                                                                          | 4    |
| Added NOTE: "These parameters are specified by design."                                                                                                                                              | 5    |
| Changes from Revision F (August 2018) to Revision G                                                                                                                                                  | Page |
| Changed the Pin image views                                                                                                                                                                          | 3    |
| Changed the Pin Descriptions format                                                                                                                                                                  | 3    |
| Changes from Revision E (April 2013) to Revision F                                                                                                                                                   | Page |
| <ul> <li>Added Applications list, Device Information table, ESD Ratings table, Device Functional Mo-<br/>Implementation section, Layout section, Device and Documentation Support section</li> </ul> |      |
| Added the DQF package to the data sheet                                                                                                                                                              | 3    |
| Changes from Revision D (April 2013) to Revision E                                                                                                                                                   | Page |
| Changed layout of National Data Sheet to TI format                                                                                                                                                   | 7    |

Submit Documentation Feedback

Copyright © 2008–2020, Texas Instruments Incorporated



# **5 Pin Configuration and Functions**



#### **Pin Descriptions**

| Pin Number | Name               | Description                      |  |  |  |  |
|------------|--------------------|----------------------------------|--|--|--|--|
| 1          | R <sub>IN</sub> 1- |                                  |  |  |  |  |
| 4          | R <sub>IN</sub> 2- | Inverting receiver input pin     |  |  |  |  |
| 2          | R <sub>IN</sub> 1+ | Non-inverting receiver input pig |  |  |  |  |
| 3          | R <sub>IN</sub> 2+ | Non-inverting receiver input pin |  |  |  |  |
| 6          | R <sub>OUT</sub> 2 |                                  |  |  |  |  |
| 7          | R <sub>OUT</sub> 1 | Receiver output pin              |  |  |  |  |
| 8          | V <sub>CC</sub>    | Power supply pin, +3.3V +/- 0.3V |  |  |  |  |
| 5          | GND                | Ground pin                       |  |  |  |  |

Copyright © 2008–2020, Texas Instruments Incorporated

Submit Documentation Feedback



## 6 Specifications

# 6.1 Absolute Maximum Ratings (1)(2)

|                                                      |        |   | MIN  | MAX            | UNIT |
|------------------------------------------------------|--------|---|------|----------------|------|
| Supply Voltage (V <sub>CC</sub> )                    |        |   | -0.3 | 4              | V    |
| Input Voltage (R <sub>IN</sub> +, R <sub>IN</sub> -) |        |   | -0.3 | 3.9            | V    |
| Output Voltage (R <sub>OUT</sub> )                   |        |   | -0.3 | $V_{CC} + 0.3$ | V    |
| Lead Temperature Range Soldering                     | (4 sec | ) |      | 260            | °C   |
| Maximum Junction Temperature                         |        |   |      | 135            | °C   |
| Storage temperature, T <sub>stg</sub>                |        |   | -65  | 150            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

#### 6.2 ESD Ratings

|             |                         |                                                                                               | VALUE | UNIT |
|-------------|-------------------------|-----------------------------------------------------------------------------------------------|-------|------|
|             |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)                                        | ±8000 |      |
| $V_{(ESD)}$ | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 or ANSI/ESDA/JEDEC JS-002 (2) | ±1250 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. .

#### 6.3 Recommended Operating Conditions

|                                                  | Min | Тур | Max  | Units |
|--------------------------------------------------|-----|-----|------|-------|
| Supply Voltage (V <sub>CC</sub> )                | 3   | 3.3 | 3.6  | V     |
| Receiver Input Voltage                           | GND |     | 3    | V     |
| Operating Free Air Temperature (T <sub>A</sub> ) | -40 | 25  | +125 | °C    |

#### 6.4 Thermal Information

|                      |                                              | DS90LV028AQ |      |
|----------------------|----------------------------------------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | D (SOIC)    | UNIT |
|                      |                                              | 8 PINS      |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 103.0       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 41.0        | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

Product Folder Links: DS90LV028AQ-Q1

<sup>(2)</sup> If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/ Distributors for availability and specifications.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



#### 6.5 Electrical Characteristics

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified. (1)(2)

| Symbol          | Parameter                         |                                                     | Conditions                               | Pin                                     | Min  | Тур  | Max  | Units |
|-----------------|-----------------------------------|-----------------------------------------------------|------------------------------------------|-----------------------------------------|------|------|------|-------|
| $V_{TH}$        | Differential Input High Threshold | V .40V                                              | 21/ 21/                                  |                                         |      |      | +100 | mV    |
| $V_{TL}$        | Differential Input Low Threshold  | $V_{CM} = +1.2 \text{ V}, 0 \text{ V}, 3 \text{ V}$ |                                          |                                         | -100 |      |      | mV    |
|                 |                                   | V <sub>IN</sub> = +2.8V                             | V 26V 0V                                 | R <sub>IN</sub> +,<br>R <sub>IN</sub> - | -10  | ±1   | +10  | μА    |
| I <sub>IN</sub> | Input Current                     | V <sub>IN</sub> = 0V                                | $V_{CC} = 3.6 \text{ V or } 0 \text{ V}$ | TAIN                                    | -10  | ±1   | +10  | μА    |
|                 |                                   | V <sub>IN</sub> = +3.6V                             | V <sub>CC</sub> = 0 V                    |                                         | -20  |      | +20  | μА    |
| $V_{OH}$        | Output High Voltage               | $I_{OH} = -0.4 \text{ mA},$                         | $V_{ID}$ = +200 mV                       |                                         | 2.7  | 3.1  |      | V     |
| $V_{OL}$        | Output Low Voltage                | $I_{OL} = 2 \text{ mA}, V_{ID}$                     | = −200 mV                                | R <sub>OUT</sub>                        |      | 0.3  | 0.5  | V     |
| Ios             | Output Short Circuit Current      | V <sub>OUT</sub> = 0 V <sup>(3)</sup>               | V <sub>OUT</sub> = 0 V <sup>(3)</sup>    |                                         | -15  | -50  | -100 | mA    |
| V <sub>CL</sub> | Input Clamp Voltage               | I <sub>CL</sub> = −18 mA                            |                                          |                                         | -1.5 | -0.8 |      | V     |
| I <sub>CC</sub> | No Load Supply Current            | Inputs Open                                         |                                          | V <sub>CC</sub>                         |      | 5.4  | 9    | mA    |

Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground unless otherwise specified (such as V<sub>ID</sub>).

## 6.6 Switching Characteristics<sup>(1)</sup>

Over Supply Voltage and Operating Temperature ranges, unless otherwise specified. (2)(3)(4)

| Symbol            | Parameter                                                            | Conditions                | Min | Тур | Max | Units |
|-------------------|----------------------------------------------------------------------|---------------------------|-----|-----|-----|-------|
| t <sub>PHLD</sub> | Differential Propagation Delay High to Low                           | C <sub>L</sub> = 15 pF    | 1   | 1.6 | 2.5 | ns    |
| t <sub>PLHD</sub> | Differential Propagation Delay Low to High                           | V <sub>ID</sub> = 200 mV  | 1   | 1.7 | 2.5 | ns    |
| t <sub>SKD1</sub> | Differential Pulse Skew  t <sub>PHLD</sub> - t <sub>PLHD</sub>   (5) | (Figure 15 and Figure 16) | 0   | 50  | 650 | ps    |
| t <sub>SKD2</sub> | Differential Channel-to-Channel Skew-same device (6)                 |                           | 0   | 0.1 | 0.5 | ns    |
| t <sub>SKD3</sub> | Differential Part to Part Skew (7)                                   |                           | 0   |     | 1   | ns    |
| t <sub>SKD4</sub> | Differential Part to Part Skew (8)                                   |                           | 0   |     | 1.5 | ns    |
| t <sub>TLH</sub>  | Rise Time                                                            |                           |     | 325 | 800 | ps    |
| t <sub>THL</sub>  | Fall Time                                                            |                           |     | 225 | 800 | ps    |
| $f_{MAX}$         | Maximum Operating Frequency (9)                                      |                           |     | 250 |     | MHz   |

<sup>(1)</sup> These parameters are specified by design. The min/max limits are not tested in production and are based on statistical analysis of the device performance over PVT (process, voltage, temperature) ranges.

(9)  $f_{MAX}$  generator input conditions:  $t_r = t_f < 1$  ns (0% to 100%), 50% duty cycle, differential (1.05V to 1.35 peak to peak). Output criteria: 60%/40% duty cycle,  $V_{OL}$  (max 0.4V),  $V_{OH}$  (min 2.7V), load = 15 pF (stray plus probes).

Product Folder Links: DS90LV028AQ-Q1

<sup>(2)</sup> All typicals are given for:  $V_{CC} = +3.3V$  and  $T_A = +25$ °C.

<sup>(3)</sup> Output short circuit current (I<sub>OS</sub>) is specified as magnitude only, minus sign indicates direction only. Only one output should be shorted at a time, do not exceed maximum junction temperature specification.

<sup>(2)</sup> All typicals are given for:  $V_{CC} = +3.3V$  and  $T_A = +25$ °C.

<sup>(3)</sup> C<sub>L</sub> includes probe and jig capacitance.

<sup>(4)</sup> Generator waveform for all tests unless otherwise specified: f = 1 MHz, Z<sub>Ω</sub> = 50Ω, t<sub>r</sub> and t<sub>f</sub> (0% to 100%) ≤ 3 ns for R<sub>IN</sub>.

<sup>(5)</sup> t<sub>SKD1</sub> is the magnitude difference in differential propagation delay time between the positive-going-edge and the negative-going-edge of the same channel

<sup>(6)</sup> t<sub>SKD2</sub> is the differential channel-to-channel skew of any event on the same device. This specification applies to devices having multiple receivers within the integrated circuit.

<sup>(7)</sup> t<sub>SKD3</sub>, part to part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices at the same V<sub>CC</sub> and within 5°C of each other within the operating temperature range.

<sup>(8)</sup> t<sub>SKD4</sub>, part to part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices over the recommended operating temperature and voltage ranges, and across process distribution. t<sub>SKD4</sub> is defined as |Max - Min| differential propagation delay.

# TEXAS INSTRUMENTS

## 6.7 Typical Performance Curves



Voltage



## **Typical Performance Curves (continued)**



Figure 7. Differential Propagation Delay vs Differential Input Voltage



Figure 8. Differential Propagation Delay vs Common-Mode Voltage



Figure 9. Transition Time vs Power Supply Voltage



Figure 10. Differential Skew vs Power Supply Voltage







Figure 12. Differential Propagation Delay vs Load

# TEXAS INSTRUMENTS

#### **Typical Performance Curves (continued)**



#### 7 Parameter Measurement Information



Figure 15. Receiver Propagation Delay and Transition Time Test Circuit



Figure 16. Receiver Propagation Delay and Transition Time Waveforms



## 8 Detailed Description

## 8.1 Functional Block Diagram



## 8.2 Device Functional Modes

**Table 1. Truth Table** 

| INPUTS                                    | OUTPUT           |
|-------------------------------------------|------------------|
| [R <sub>IN</sub> +] - [R <sub>IN</sub> -] | R <sub>OUT</sub> |
| V <sub>ID</sub> ≥ 0.1V                    | Н                |
| V <sub>ID</sub> ≤ −0.1V                   | L                |
| $-0.1V \le V_{ID} \le 0.1V$               | ? <sup>(1)</sup> |

(1) ? indicates state is indeterminate



## 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

General application guidelines and hints for LVDS drivers and receivers may be found in the following application notes: LVDS Owner's Manual at www.ti.com.

LVDS drivers and receivers are intended to be primarily used in a simple point-to-point configuration as is shown in Figure 17. This configuration provides a clean signaling environment for the fast edge rates of the drivers. The receiver is connected to the driver through a balanced media which may be a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically the characteristic impedance of the media is in the range of  $100\Omega$ . A termination resistor of  $100\Omega$  should be used, and is located as close to the receiver input pins as possible. The termination resistor converts the driver output (current mode) into a voltage that is detected by the receiver. Other configurations are possible such as a multi-receiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities as well as ground shifting, noise margin limits, and total termination loading must be taken into account.

The DS90LV028AQ differential line receiver is capable of detecting signals as low as 100 mV, over a  $\pm 1$ V common-mode range centered around  $\pm 1.2$ V. This is related to the driver offset voltage which is typically  $\pm 1.2$ V. The driven signal is centered around this voltage and may shift  $\pm 1$ V around this center point. The  $\pm 1$ V shifting may be the result of a ground potential difference between the driver's ground reference and the receiver's ground reference, the common-mode effects of coupled noise, or a combination of the two. The AC parameters of both receiver input pins are optimized for a recommended operating input voltage range of 0V to  $\pm 1.4$ V (measured from each pin to ground). The device will operate for receiver input voltages up to  $\pm 1.4$ V (we will turn on the ESD protection circuitry which will clamp the bus voltages.

#### 9.2 Typical Application



Figure 17. Balanced System Point-to-Point Application

#### 9.2.1 Detailed Design Procedure

#### 9.2.1.1 Power Decoupling Recommendations

Bypass capacitors must be used on power pins. Use high frequency ceramic (surface mount is recommended) 0.1  $\mu$ F and 0.01  $\mu$ F capacitors in parallel at the power supply pin with the smallest value capacitor closest to the device supply pin. Additional scattered capacitors over the printed circuit board will improve decoupling. Multiple vias should be used to connect the decoupling capacitors to the power planes. A 10  $\mu$ F (35 V) or greater solid tantalum capacitor should be connected at the power entry point on the printed circuit board between the supply and ground.

#### 9.2.1.2 Termination

Use a termination resistor which best matches the differential impedance or your transmission line. The resistor should be between 90  $\Omega$  and 130  $\Omega$ . Remember that the current mode outputs need the termination resistor to generate the differential voltage. LVDS will not work correctly without resistor termination. Typically, connecting a single resistor across the pair at the receiver end will suffice.

Product Folder Links: DS90LV028AQ-Q1



#### **Typical Application (continued)**

Surface mount 1% - 2% resistors are the best. PCB stubs, component lead, and the distance from the termination to the receiver inputs should be minimized. The distance between the termination resistor and the receiver should be < 10 mm (12 mm MAX).

#### 9.2.1.3 Input Failsafe Biasing

External pull up and pull down resistors may be used to provide enough of an offset to enable an input failsafe under open-circuit conditions. This configuration ties the positive LVDS input pin to VDD thru a pull up resistor and the negative LVDS input pin is tied to GND by a pull down resistor. The pull up and pull down resistors should be in the 5 k $\Omega$  to 15 k $\Omega$  range to minimize loading and waveform distortion to the driver. The common-mode bias point ideally should be set to approximately 1.2 V (less than 1.75 V) to be compatible with the internal circuitry. Please refer to application note AN-1194, "Failsafe Biasing of LVDS Interfaces" (SNLA051)for more information.

#### 9.2.1.4 Probing LVDS Transmission Lines

Always use high impedance (> 100 k $\Omega$ ), low capacitance (< 2 pF) scope probes with a wide bandwidth (1 GHz) scope. Improper probing will give deceiving results.

#### 9.2.1.5 Cables and Connectors, General Comments

When choosing cable and connectors for LVDS it is important to remember:

Use controlled impedance media. The cables and connectors you use should have a matched differential impedance of about  $100\Omega$ . They should not introduce major impedance discontinuities.

Balanced cables (e.g. twisted pair) are usually better than unbalanced cables (ribbon cable, simple coax) for noise reduction and signal quality. Balanced cables tend to generate less EMI due to field canceling effects and also tend to pick up electromagnetic radiation a common-mode (not differential mode) noise which is rejected by the receiver.

For cable distances < 0.5 M, most cables can be made to work effectively. For distances 0.5 M  $\leq$  d  $\leq$  10 M, CAT 3 (category 3) twisted pair cable works well, is readily available and relatively inexpensive.

Product Folder Links: DS001

Copyright © 2008-2020, Texas Instruments Incorporated



## 10 Layout

#### 10.1 Layout Guidelines

#### 10.1.1 Differential Traces

Use controlled impedance traces which match the differential impedance of your transmission medium (ie. cable) and termination resistor. Run the differential pair trace lines as close together as possible as soon as they leave the IC (stubs should be < 10mm long). This will help eliminate reflections and ensure noise is coupled as common-mode. In fact, we have seen that differential signals which are 1mm apart radiate far less noise than traces 3mm apart since magnetic field cancellation is much better with the closer traces. In addition, noise induced on the differential lines is much more likely to appear as common-mode which is rejected by the receiver.

Match electrical lengths between traces to reduce skew. Skew between the signals of a pair means a phase difference between signals which destroys the magnetic field cancellation benefits of differential signals and EMI will result! (Note that the velocity of propagation,  $v = c/E_r$  where c (the speed of light) = 0.2997 mm/ps or 0.0118 in/ps). Do not rely solely on the autoroute function for differential traces. Carefully review dimensions to match differential impedance and provide isolation for the differential lines. Minimize the number of vias and other discontinuities on the line.

Avoid 90° turns (these cause impedance discontinuities). Use arcs or 45° bevels.

Within a pair of traces, the distance between the two traces should be minimized to maintain common-mode rejection of the receivers. On the printed circuit board, this distance should remain constant to avoid discontinuities in differential impedance. Minor violations at connection points are allowable.

#### 10.1.2 PC Board Considerations

Use at least 4 PCB board layers (top to bottom): LVDS signals, ground, power, TTL signals.

Isolate TTL signals from LVDS signals, otherwise the TTL signals may couple onto the LVDS lines. It is best to put TTL and LVDS signals on different layers which are isolated by a power/ground plane(s).

Keep drivers and receivers as close to the (LVDS port side) connectors as possible.

Submit Documentation Feedback

Copyright © 2008–2020, Texas Instruments Incorporated



## 11 Device and Documentation Support

#### 11.1 Device Support

#### 11.2 Community Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.3 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### **Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 11.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2008-2020, Texas Instruments Incorporated

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------|
| DS90LV028AQMA/NOPB    | Active     | Production    | SOIC (D)   8   | 95   TUBE             | Yes      | (4)<br>SN                     | (5)<br>Level-1-260C-UNLIM  | -40 to 125   | 90LV0            |
| D390LV026AQIVIA/NOPB  | Active     | Production    | 301C (D)   6   | 95   TOBE             | 165      | SIN                           | Level-1-200C-UNLIM         | -40 to 125   | 28AQM            |
| DS90LV028AQMA/NOPB.B  | Active     | Production    | SOIC (D)   8   | 95   TUBE             | Yes      | SN                            | Level-1-260C-UNLIM         | -40 to 125   | 90LV0<br>28AQM   |
| DS90LV028AQMAX/NOPB   | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes      | SN                            | Level-1-260C-UNLIM         | -40 to 125   | 90LV0<br>28AQM   |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device                  | U    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------------------|------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DS90LV028AQMAX/<br>NOPB | SOIC | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025



#### \*All dimensions are nominal

| Device              | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS90LV028AQMAX/NOPB | SOIC         | D               | 8    | 2500 | 367.0       | 367.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### **TUBE**



#### \*All dimensions are nominal

| Device                   | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |  |  |
|--------------------------|--------------|--------------|------|-----|--------|--------|--------|--------|--|--|
| DS90LV028AQMA/NOPB       | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |  |  |
| DS90LV028AQMA/<br>NOPB.B | D            | SOIC         | 8    | 95  | 495    | 8      | 4064   | 3.05   |  |  |



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES:

- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side.
- 4. This dimension does not include interlead flash.
- 5. Reference JEDEC registration MS-012, variation AA.



SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE INTEGRATED CIRCUIT



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated