





Support & training



DS320PR1601 SNLS683 - JUNE 2023

# DS320PR1601 32 Gbps 16 Lane PCIe<sup>®</sup> 5.0, CXL 2.0 Linear Redriver

## 1 Features

- 16-lane linear redriver supporting PCIe® 5.0, CXL 2.0, CCIX, and UPI 2.0
- Supports data rates up to 32-Gbps
- Intel retimer common footprint compatible
- 64 integrated AC coupling capacitors on Tx pins inside package saving board space
- CTLE boosts of 21 dB at 16 GHz
- ٠ Ultra-low latency of 130 ps
- Low additive random jitter of 50 fs for PRBS data
- ٠ Single 3.3 V supply
- Low active power of 164 mW/channel
- I<sup>2</sup>C/SMBus or EEPROM programming
- Automatic receiver detection for PCIe use cases
- Seamless support for PCIe link training
- Internal voltage regulator provides immunity to ٠ supply noise
- Support for x4, x8, x16 bus width
- 8.90 mm × 22.80 mm BGA package

## 2 Applications

- Rack server, Microserver, and tower server
- High performance computing •
- Hardware accelerator
- Network attached storage ٠
- Storage area network (SAN) and host bus adapter (HBA) card
- Network interface card (NIC)
- Desktop PC or motherboard

## **3 Description**

The DS320PR1601 is a 32-channel (16-channel in each direction) or x16 (16-lane) low-power highperformance linear repeater or redriver designed to support PCIe 5.0, CXL 2.0, UPI 2.0 and other interfaces up to 32 Gbps.

The DS320PR1601 receivers deploy continuous time linear equalizers (CTLE) to provide a programmable high-frequency boost. The equalizer can open an input eye that is completely closed due to intersymbol interference (ISI) induced by an interconnect medium, such as PCB traces. The CTLE receiver is followed by a linear output driver. The linear datapaths of DS320PR1601 preserves transmit preset signal characteristics. The linear redriver becomes part of the passive channel that as a whole get link trained for best transmit and receive equalization settings. This transparency in the link training protocol results in best electrical link and lowest possible latency. Low channel-channel cross-talk, low additive jitter and excellent return loss makes the device almost a passive element in the link, but with its equalization.

#### **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
| DS320PR1601 | ZDG (nfBGA, 354)       | 22.89 mm × 8.9 mm           |

For all available packages, see the orderable addendum at (1) the end of the data sheet.

The package size (length × width) is a nominal value and (2) includes pins, where applicable ...





## **Typical Application**





## **Table of Contents**

| 1 Features                                        | 1               |
|---------------------------------------------------|-----------------|
| 2 Applications                                    | 1               |
| 3 Description                                     | 1               |
| 4 Revision History                                | 2               |
| 5 Pin Configuration and Functions                 | 3               |
| 6 Specifications                                  | 15              |
| 6.1 Absolute Maximum Ratings                      | 15              |
| 6.2 ESD and Latchup Ratings                       | 15              |
| 6.3 Recommended Operating Conditions              | 15              |
| 6.4 Thermal Information                           | 16              |
| 6.5 DC Electrical Characteristics                 | 16              |
| 6.6 High Speed Electrical Characteristics         | 17              |
| 6.7 SMBUS/I <sup>2</sup> C Timing Characteristics | 18              |
| 6.8 Typical Characteristics                       | 20              |
| 6.9 Typical Jitter Characteristics                | 20              |
| 7 Detailed Description                            | <mark>21</mark> |
| 7.1 Overview                                      | <mark>21</mark> |
| 7.2 Functional Block Diagram                      | 21              |
| 7.3 Feature Description.                          | 22              |
| 7.4 Device Functional Modes                       | 23              |

| 8 Programming                                            | . 24 |
|----------------------------------------------------------|------|
| 8.1 Pin Configurations for Lanes                         | .24  |
| 8.2 SMBUS/I <sup>2</sup> C Register Control Interface    | 25   |
| 8.3 SMBus/I <sup>2</sup> C Controller Mode Configuration |      |
| (EEPROM Self Load)                                       | 28   |
| 9 Application and Implementation                         | . 30 |
| 9.1 Application Information                              | 30   |
| 9.2 Typical Applications                                 | 30   |
| 9.3 Power Supply Recommendations                         | .34  |
| 9.4 Lavout                                               | 34   |
| 10 Device and Documentation Support                      | .36  |
| 10.1 Documentation Support                               | 36   |
| 10.2 Receiving Notification of Documentation Updates.    | .36  |
| 10.3 Support Resources                                   | 36   |
| 10.4 Trademarks                                          | .36  |
| 10.5 Electrostatic Discharge Caution                     | .36  |
| 10.6 Glossary                                            | 36   |
| 11 Mechanical, Packaging, and Orderable                  |      |
| Information                                              | 36   |
|                                                          |      |

# **4 Revision History**

| DATE      | REVISION | NOTES           |
|-----------|----------|-----------------|
| June 2023 | *        | Initial Release |



## **5** Pin Configuration and Functions



Figure 5-1. ZDG Package, 354-Pin BGA (Top View 1/3)



Figure 5-2. ZDG Package, 354-Pin BGA (Top View 2/3)

DS320PR1601

SNLS683 - JUNE 2023

Texas Instruments

www.ti.com



DS320PR1601 SNLS683 – JUNE 2023



#### Figure 5-3. ZDG Package 354-Pin BGA Top View 3/3

|        |       | Legend        |                    |                     |
|--------|-------|---------------|--------------------|---------------------|
| Ground | Power | IOs, RSVD /NC | Differential Input | Differential Output |



#### Table 5-1. Pin Functions

|     | PIN         | TVDE              | DESCRIPTION                                                                                                                                                                                                                                                                      |
|-----|-------------|-------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME        | ITPE              | DESCRIPTION                                                                                                                                                                                                                                                                      |
| A1  | N/C         | —                 | No internal connection.                                                                                                                                                                                                                                                          |
| A35 | N/C         | —                 | No internal connection.                                                                                                                                                                                                                                                          |
| B12 | RSVD8       | —                 | Reserved for future use. No internal connection.                                                                                                                                                                                                                                 |
| B16 | RSVD7       | —                 | Reserved for future use. No internal connection.                                                                                                                                                                                                                                 |
| B19 | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| B23 | A_ADDR0_7-0 | Input             | 5-level input strap pins, as provided in Table 7-3. Sets SMBus/I <sup>2</sup> C target address, as provided in Table 8-1 and Table 8-2.                                                                                                                                          |
| B25 | B_ADDR0_7-0 | Input             | 5-level input strap pins, as provided in Table 7-3. Sets SMBus/I <sup>2</sup> C target address, as provided in Table 8-1 and Table 8-2.                                                                                                                                          |
| B28 | SDA         | Input /<br>Output | 3.3 V SMBus/I <sup>2</sup> C data IO pin SDA. External 1 k $\Omega$ to 5 k $\Omega$ pullup resistor is required as per SMBus / I <sup>2</sup> C interface standard. The device can alter between SMBus/I <sup>2</sup> C controller and target mode through exercising MODE pin.  |
| B3  | RSVD11      | —                 | Reserved for future use. No internal connection.                                                                                                                                                                                                                                 |
| B31 | SCL         | Input /<br>Output | 3.3 V SMBus/l <sup>2</sup> C clock IO pin SCL. External 1 k $\Omega$ to 5 k $\Omega$ pullup resistor is required as per SMBus / l <sup>2</sup> C interface standard. The device can alter between SMBus/l <sup>2</sup> C controller and target mode through exercising MODE pin. |
| B6  | RSVD10      | —                 | Reserved for future use. No internal connection.                                                                                                                                                                                                                                 |
| B9  | RSVD9       | —                 | Reserved for future use. No internal connection.                                                                                                                                                                                                                                 |
| C2  | N/C         | _                 | No internal connection.                                                                                                                                                                                                                                                          |
| C34 | N/C         | _                 | No internal connection.                                                                                                                                                                                                                                                          |
| D1  | N/C         | _                 | No internal connection.                                                                                                                                                                                                                                                          |
| D35 | N/C         | —                 | No internal connection.                                                                                                                                                                                                                                                          |
| E11 | RSVD13      | _                 | Reserved for future use. No internal connection.                                                                                                                                                                                                                                 |
| E14 | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| E18 | RSVD14      | _                 | Reserved for future use. No internal connection.                                                                                                                                                                                                                                 |
| E27 | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| E30 | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| E33 | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| E8  | RSVD12      | _                 | Reserved for future use. No internal connection.                                                                                                                                                                                                                                 |
| F2  | RSVD3       | _                 | Reserved for future use. No internal connection.                                                                                                                                                                                                                                 |
| F34 | B_ADDR1_7-0 | Input             | 5-level input strap pins, as provided in Table 7-3. Sets SMBus/I <sup>2</sup> C target address, as provided in Table 8-1 and Table 8-2.                                                                                                                                          |
| G1  | A_ADDR1_7-0 | Input             | 5-level input strap pins, as provided Table 7-3. Sets SMBus/l <sup>2</sup> C target address, as provided in Table 8-1 and Table 8-2.                                                                                                                                             |
| G35 | RSVD4       | —                 | Reserved for future use. No internal connection.                                                                                                                                                                                                                                 |
| H12 | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| H16 | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| H19 | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| H31 | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| J22 | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| J4  | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| K2  | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| K34 | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| L1  | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| L35 | GND         | Ground            | Ground                                                                                                                                                                                                                                                                           |
| M26 | A_PETp0     | Diff Output       | Differential transmit signal, side A, channel 0, positive                                                                                                                                                                                                                        |
| M7  | B_PETn0     | Diff Output       | Differential transmit signal, side B, channel 0, negative                                                                                                                                                                                                                        |



|      | PIN     | ТҮРЕ        | DESCRIPTION                                               |
|------|---------|-------------|-----------------------------------------------------------|
| NO.  | NAME    |             | DESCRIPTION                                               |
| N2   | A_PERp0 | Diff Input  | Differential receive signal, side A, channel 0, positive  |
| N34  | B_PERn0 | Diff Input  | Differential receive signal, side B, channel 0, negative  |
| P10  | B_PETp0 | Diff Output | Differential transmit signal, side B, channel 0, positive |
| P29  | A_PETn0 | Diff Output | Differential transmit signal, side A, channel 0, negative |
| R1   | A_PERn0 | Diff Input  | Differential receive signal, side A, channel 0, negative  |
| R35  | B_PERp0 | Diff Input  | Differential receive signal, side B, channel 0, positive  |
| T13  | GND     | Ground      | Ground                                                    |
| T17  | VCC1    | Power       | 3.3 V Supply Voltage                                      |
| T20  | VCC1    | Power       | 3.3 V Supply Voltage                                      |
| T22  | GND     | Ground      | Ground                                                    |
| T32  | GND     | Ground      | Ground                                                    |
| T4   | GND     | Ground      | Ground                                                    |
| U2   | GND     | Ground      | Ground                                                    |
| U34  | GND     | Ground      | Ground                                                    |
| V1   | GND     | Ground      | Ground                                                    |
| V35  | GND     | Ground      | Ground                                                    |
| W26  | A_PETp1 | Diff Output | Differential transmit signal, side A, channel 1, positive |
| W7   | B_PETn1 | Diff Output | Differential transmit signal, side B, channel 1, negative |
| Y2   | A_PERp1 | Diff Input  | Differential receive signal, side A, channel 1, positive  |
| Y34  | B_PERn1 | Diff Input  | Differential receive signal, side B, channel 1, negative  |
| AA10 | B_PETp1 | Diff Output | Differential transmit signal, side B, channel 1, positive |
| AA29 | A_PETn1 | Diff Output | Differential transmit signal, side B, channel 1, negative |
| AB1  | A_PERn1 | Diff Input  | Differential receive signal, side A, channel 1, negative  |
| AB35 | B_PERp1 | Diff Input  | Differential receive signal, side B, channel 1, positive  |
| AC13 | GND     | Ground      | Ground                                                    |
| AC17 | VCC1    | Power       | 3.3 V Supply Voltage                                      |
| AC20 | VCC1    | Power       | 3.3 V Supply Voltage                                      |
| AC22 | GND     | Ground      | Ground                                                    |
| AC32 | GND     | Ground      | Ground                                                    |
| AC4  | GND     | Ground      | Ground                                                    |
| AD2  | GND     | Ground      | Ground                                                    |
| AD34 | GND     | Ground      | Ground                                                    |
| AE1  | GND     | Ground      | Ground                                                    |
| AE35 | GND     | Ground      | Ground                                                    |
| AF26 | A_PETp2 | Diff Output | Differential transmit signal, side A, channel 2, positive |
| AF7  | B_PETn2 | Diff Output | Differential transmit signal, side B, channel 2, negative |
| AG2  | A_PERn2 | Diff Input  | Differential receive signal, side A, channel 2, negative  |
| AG34 | B_PERp2 | Diff Input  | Differential receive signal, side B, channel 2, positive  |
| AH10 | B_PETp2 | Diff Output | Differential transmit signal, side B, channel 2, positive |
| AH29 | A_PETn2 | Diff Output | Differential transmit signal, side A, channel 2, negative |
| AJ1  | A_PERp2 | Diff Input  | Differential receive signal, side A, channel 2, positive  |
| AJ35 | B_PERn2 | Diff Input  | Differential receive signal, side B, channel 2, negative  |
| AK13 | GND     | Ground      | Ground                                                    |
| AK17 | VCC1    | Power       | 3.3 V Supply Voltage                                      |



|      | PIN     |             | DESCRIPTION                                               |
|------|---------|-------------|-----------------------------------------------------------|
| NO.  | NAME    |             | DESCRIPTION                                               |
| AK20 | VCC1    | Power       | 3.3 V Supply Voltage                                      |
| AK22 | GND     | Ground      | Ground                                                    |
| AK32 | GND     | Ground      | Ground                                                    |
| AK4  | GND     | Ground      | Ground                                                    |
| AL2  | GND     | Ground      | Ground                                                    |
| AL34 | GND     | Ground      | Ground                                                    |
| AM1  | GND     | Ground      | Ground                                                    |
| AM35 | GND     | Ground      | Ground                                                    |
| AN26 | A_PETp3 | Diff Output | Differential transmit signal, side A, channel 3, positive |
| AN7  | B_PETn3 | Diff Output | Differential transmit signal, side B, channel 3, negative |
| AP2  | A_PERn3 | Diff Input  | Differential receive signal, side A, channel 3, negative  |
| AP34 | B_PERp3 | Diff Input  | Differential receive signal, side B, channel 3, positive  |
| AR10 | B_PETp3 | Diff Output | Differential transmit signal, side B, channel 3, positive |
| AR29 | A_PETn3 | Diff Output | Differential transmit signal, side A, channel 3, negative |
| AT1  | A_PERp3 | Diff Input  | Differential receive signal, side A, channel 3, positive  |
| AT35 | B_PERn3 | Diff Input  | Differential receive signal, side B, channel 3, negative  |
| AU13 | GND     | Ground      | Ground                                                    |
| AU17 | VCC1    | Power       | 3.3 V Supply Voltage                                      |
| AU20 | VCC2    | Power       | 3.3 V Supply Voltage                                      |
| AU22 | GND     | Ground      | Ground                                                    |
| AU32 | GND     | Ground      | Ground                                                    |
| AU4  | GND     | Ground      | Ground                                                    |
| AV2  | GND     | Ground      | Ground                                                    |
| AV34 | GND     | Ground      | Ground                                                    |
| AW1  | GND     | Ground      | Ground                                                    |
| AW35 | GND     | Ground      | Ground                                                    |
| AY26 | A_PETp4 | Diff Output | Differential transmit signal, side A, channel 4, positive |
| AY7  | B_PETn4 | Diff Output | Differential transmit signal, side B, channel 4, negative |
| BA2  | A_PERp4 | Diff Input  | Differential receive signal, side A, channel 4, positive  |
| BA34 | B_PERn4 | Diff Input  | Differential receive signal, side B, channel 4, negative  |
| BB10 | B_PETp4 | Diff Output | Differential transmit signal, side B, channel 4, positive |
| BB29 | A_PETn4 | Diff Output | Differential transmit signal, side A, channel 4, negative |
| BC1  | A_PERn4 | Diff Input  | Differential receive signal, side A, channel 4, negative  |
| BC35 | B_PERp4 | Diff Input  | Differential receive signal, side B, channel 4, positive  |
| BD13 | GND     | Ground      | Ground                                                    |
| BD17 | VCC2    | Power       | 3.3 V Supply Voltage                                      |
| BD20 | VCC2    | Power       | 3.3 V Supply Voltage                                      |
| BD22 | GND     | Ground      | Ground                                                    |
| BD32 | GND     | Ground      | Ground                                                    |
| BD4  | GND     | Ground      | Ground                                                    |
| BE2  | GND     | Ground      | Ground                                                    |
| BE34 | GND     | Ground      | Ground                                                    |
| BF1  | GND     | Ground      | Ground                                                    |
| BF35 | GND     | Ground      | Ground                                                    |
|      | 1       | 1           |                                                           |



|      | PIN     | ТҮРЕ        | DECODIDION                                                |
|------|---------|-------------|-----------------------------------------------------------|
| NO.  | NAME    |             | DESCRIPTION                                               |
| BG26 | A_PETp5 | Diff Output | Differential transmit signal, side A, channel 5, positive |
| BG7  | B_PETn5 | Diff Output | Differential transmit signal, side B, channel 5, negative |
| BH2  | A_PERp5 | Diff Input  | Differential receive signal, side A, channel 5, positive  |
| BH34 | B_PERn5 | Diff Input  | Differential receive signal, side B, channel 5, negative  |
| BJ10 | B_PETp5 | Diff Output | Differential transmit signal, side B, channel 5, positive |
| BJ29 | A_PETn5 | Diff Output | Differential transmit signal, side A, channel 5, negative |
| BK1  | A_PERn5 | Diff Input  | Differential receive signal, side A, channel 5, negative  |
| BK35 | B_PERp5 | Diff Input  | Differential receive signal, side B, channel 5, positive  |
| BL13 | GND     | Ground      | Ground                                                    |
| BL17 | VCC2    | Power       | 3.3 V Supply Voltage                                      |
| BL20 | VCC2    | Power       | 3.3 V Supply Voltage                                      |
| BL22 | GND     | Ground      | Ground                                                    |
| BL32 | GND     | Ground      | Ground                                                    |
| BL4  | GND     | Ground      | Ground                                                    |
| BM2  | GND     | Ground      | Ground                                                    |
| BM34 | GND     | Ground      | Ground                                                    |
| BN1  | GND     | Ground      | Ground                                                    |
| BN35 | GND     | Ground      | Ground                                                    |
| BP26 | A_PETp6 | Diff Output | Differential transmit signal, side A, channel 6, positive |
| BP7  | B_PETn6 | Diff Output | Differential transmit signal, side B, channel 6, negative |
| BR2  | A_PERn6 | Diff Input  | Differential receive signal, side A, channel 6, negative  |
| BR34 | B_PERp6 | Diff Input  | Differential receive signal, side B, channel 6, positive  |
| BT10 | B_PETp6 | Diff Output | Differential transmit signal, side B, channel 6, positive |
| BT29 | A_PETn6 | Diff Output | Differential transmit signal, side A, channel 6, negative |
| BU1  | A_PERp6 | Diff Input  | Differential receive signal, side A, channel 6, positive  |
| BU35 | B_PERn6 | Diff Input  | Differential receive signal, side B, channel 6, negative  |
| BV13 | GND     | Ground      | Ground                                                    |
| BV17 | VCC2    | Power       | 3.3 V Supply Voltage                                      |
| BV20 | VCC2    | Power       | 3.3 V Supply Voltage                                      |
| BV22 | GND     | Ground      | Ground                                                    |
| BV32 | GND     | Ground      | Ground                                                    |
| BV4  | GND     | Ground      | Ground                                                    |
| BW2  | GND     | Ground      | Ground                                                    |
| BW34 | GND     | Ground      | Ground                                                    |
| BY1  | GND     | Ground      | Ground                                                    |
| BY35 | GND     | Ground      | Ground                                                    |
| CA26 | A_PETp7 | Diff Output | Differential transmit signal, side A, channel 7, positive |
| CA7  | B_PETn7 | Diff Output | Differential transmit signal, side B, channel 7, negative |
| CB2  | A_PERn7 | Diff Input  | Differential receive signal, side A, channel 7, negative  |
| CB34 | B_PERp7 | Diff Input  | Differential receive signal, side B, channel 7, positive  |
| CC10 | B_PETp7 | Diff Output | Differential transmit signal, side B, channel 7, positive |
| CC29 | A_PETn7 | Diff Output | Differential transmit signal, side A, channel 7, negative |
| CD1  | A_PERp7 | Diff Input  | Differential receive signal, side A, channel 7, positive  |
| CD35 | B_PERn7 | Diff Input  | Differential receive signal, side B, channel 7, negative  |



|      | PIN     | TYPE        | DESCRIPTION                                               |
|------|---------|-------------|-----------------------------------------------------------|
| NO.  | NAME    | ITPE        | DESCRIPTION                                               |
| CE13 | GND     | Ground      | Ground                                                    |
| CE17 | VCC2    | Power       | 3.3 V Supply Voltage                                      |
| CE20 | VCC3    | Power       | 3.3 V Supply Voltage                                      |
| CE22 | GND     | Ground      | Ground                                                    |
| CE32 | GND     | Ground      | Ground                                                    |
| CE4  | GND     | Ground      | Ground                                                    |
| CF2  | GND     | Ground      | Ground                                                    |
| CF34 | GND     | Ground      | Ground                                                    |
| CG1  | GND     | Ground      | Ground                                                    |
| CG35 | GND     | Ground      | Ground                                                    |
| CH26 | A_PETp8 | Diff Output | Differential transmit signal, side A, channel 8, positive |
| CH7  | B_PETn8 | Diff Output | Differential transmit signal, side B, channel 8, negative |
| CJ2  | A_PERp8 | Diff Input  | Differential receive signal, side A, channel 8, positive  |
| CJ34 | B_PERn8 | Diff Input  | Differential receive signal, side B, channel 8, negative  |
| CK10 | B_PETp8 | Diff Output | Differential transmit signal, side B, channel 8, positive |
| CK29 | A_PETn8 | Diff Output | Differential transmit signal, side A, channel 8, negative |
| CL1  | A_PERn8 | Diff Input  | Differential receive signal, side A, channel 8, negative  |
| CL35 | B_PERp8 | Diff Input  | Differential receive signal, side B, channel 8, positive  |
| CM13 | GND     | Ground      | Ground                                                    |
| CM17 | VCC3    | Power       | 3.3 V Supply Voltage                                      |
| CM20 | VCC3    | Power       | 3.3 V Supply Voltage                                      |
| CM22 | GND     | Ground      | Ground                                                    |
| CM32 | GND     | Ground      | Ground                                                    |
| CM4  | GND     | Ground      | Ground                                                    |
| CN2  | GND     | Ground      | Ground                                                    |
| CN34 | GND     | Ground      | Ground                                                    |
| CP1  | GND     | Ground      | Ground                                                    |
| CP35 | GND     | Ground      | Ground                                                    |
| CR26 | A_PETp9 | Diff Output | Differential transmit signal, side A, channel 9, positive |
| CR7  | B_PETn9 | Diff Output | Differential transmit signal, side B, channel 9, negative |
| CT2  | A_PERp9 | Diff Input  | Differential receive signal, side A, channel 9, positive  |
| CT34 | B_PERn9 | Diff Input  | Differential receive signal, side B, channel 9, negative  |
| CU10 | B_PETp9 | Diff Output | Differential transmit signal, side B, channel 9, positive |
| CU29 | A_PETn9 | Diff Output | Differential transmit signal, side A, channel 9, negative |
| CV1  | A_PERn9 | Diff Input  | Differential receive signal, side A, channel 9, negative  |
| CV35 | B_PERp9 | Diff Input  | Differential receive signal, side B, channel 9, positive  |
| CW13 | GND     | Ground      | Ground                                                    |
| CW17 | VCC3    | Power       | 3.3 V Supply Voltage                                      |
| CW20 | VCC3    | Power       | 3.3 V Supply Voltage                                      |
| CW22 | GND     | Ground      | Ground                                                    |
| CW32 | GND     | Ground      | Ground                                                    |
| CW4  | GND     | Ground      | Ground                                                    |
| CY2  | GND     | Ground      | Ground                                                    |
| CY34 | GND     | Ground      | Ground                                                    |

|      | PIN      | ТҮРЕ        | DESCRIPTION                                                |
|------|----------|-------------|------------------------------------------------------------|
| NO.  | NAME     |             | DESCRIPTION                                                |
| DA1  | GND      | Ground      | Ground                                                     |
| DA35 | GND      | Ground      | Ground                                                     |
| DB26 | A_PETp10 | Diff Output | Differential transmit signal, side A, channel 10, positive |
| DB7  | B_PETn10 | Diff Output | Differential transmit signal, side B, channel 10, negative |
| DC2  | A_PERn10 | Diff Input  | Differential receive signal, side A, channel 10, negative  |
| DC34 | B_PERp10 | Diff Input  | Differential receive signal, side B, channel 10, positive  |
| DD10 | B_PETp10 | Diff Output | Differential transmit signal, side B, channel 10, positive |
| DD29 | A_PETn10 | Diff Output | Differential transmit signal, side A, channel 10, negative |
| DE1  | A_PERp10 | Diff Input  | Differential receive signal, side A, channel 10, positive  |
| DE35 | B_PERn10 | Diff Input  | Differential receive signal, side B, channel 10, negative  |
| DF13 | GND      | Ground      | Ground                                                     |
| DF17 | VCC3     | Power       | 3.3 V Supply Voltage                                       |
| DF20 | VCC3     | Power       | 3.3 V Supply Voltage                                       |
| DF22 | GND      | Ground      | Ground                                                     |
| DF32 | GND      | Ground      | Ground                                                     |
| DF4  | GND      | Ground      | Ground                                                     |
| DG2  | GND      | Ground      | Ground                                                     |
| DG34 | GND      | Ground      | Ground                                                     |
| DH1  | GND      | Ground      | Ground                                                     |
| DH35 | GND      | Ground      | Ground                                                     |
| DJ26 | A_PETp11 | Diff Output | Differential transmit signal, side A, channel 11, positive |
| DJ7  | B_PETn11 | Diff Output | Differential transmit signal, side B, channel 11, negative |
| DK2  | A_PERn11 | Diff Input  | Differential receive signal, side A, channel 11, negative  |
| DK34 | B_PERp11 | Diff Input  | Differential receive signal, side B, channel 11, positive  |
| DL10 | B_PETp11 | Diff Output | Differential transmit signal, side B, channel 11, positive |
| DL29 | A_PETn11 | Diff Output | Differential transmit signal, side A, channel 11, negative |
| DM1  | A_PERp11 | Diff Input  | Differential receive signal, side A, channel 11, positive  |
| DM35 | B_PERn11 | Diff Input  | Differential receive signal, side B, channel 11, negative  |
| DN13 | GND      | Ground      | Ground                                                     |
| DN17 | VCC3     | Power       | 3.3 V Supply Voltage                                       |
| DN20 | VCC4     | Power       | 3.3 V Supply Voltage                                       |
| DN22 | GND      | Ground      | Ground                                                     |
| DN32 | GND      | Ground      | Ground                                                     |
| DN4  | GND      | Ground      | Ground                                                     |
| DP2  | GND      | Ground      | Ground                                                     |
| DP34 | GND      | Ground      | Ground                                                     |
| DR1  | GND      | Ground      | Ground                                                     |
| DR35 | GND      | Ground      | Ground                                                     |
| DT26 | A_PETp12 | Diff Output | Differential transmit signal, side A, channel 12, positive |
| DT7  | B_PETn12 | Diff Output | Differential transmit signal, side B, channel 12, negative |
| DU2  | A_PERp12 | Diff Input  | Differential receive signal, side A, channel 12, positive  |
| DU34 | B_PERn12 | Diff Input  | Differential receive signal, side B, channel 12, negative  |
| DV10 | B_PETp12 | Diff Output | Differential transmit signal, side B, channel 12, positive |
| DV29 | A_PETn12 | Diff Output | Differential transmit signal, side A, channel 12, negative |



|      | PIN      | TYPE        | DECODIDEION                                                |
|------|----------|-------------|------------------------------------------------------------|
| NO.  | NAME     | ITPE        | DESCRIPTION                                                |
| DW1  | A_PERn12 | Diff Input  | Differential receive signal, side A, channel 12, negative  |
| DW35 | B_PERp12 | Diff Input  | Differential receive signal, side B, channel 12, positive  |
| DY13 | GND      | Ground      | Ground                                                     |
| DY17 | VCC4     | Power       | 3.3 V Supply Voltage                                       |
| DY20 | VCC4     | Power       | 3.3 V Supply Voltage                                       |
| DY22 | GND      | Ground      | Ground                                                     |
| DY32 | GND      | Ground      | Ground                                                     |
| DY4  | GND      | Ground      | Ground                                                     |
| EA2  | GND      | Ground      | Ground                                                     |
| EA34 | GND      | Ground      | Ground                                                     |
| EB1  | GND      | Ground      | Ground                                                     |
| EB35 | GND      | Ground      | Ground                                                     |
| EC26 | A_PETp13 | Diff Output | Differential transmit signal, side A, channel 13, positive |
| EC7  | B_PETn13 | Diff Output | Differential transmit signal, side B, channel 13, negative |
| ED2  | A_PERp13 | Diff Input  | Differential receive signal, side A, channel 13, positive  |
| ED34 | B_PERn13 | Diff Input  | Differential receive signal, side B, channel 13, negative  |
| EE10 | B_PETp13 | Diff Output | Differential transmit signal, side B, channel 13, positive |
| EE29 | A_PETn13 | Diff Output | Differential transmit signal, side A, channel 13, negative |
| EF1  | A_PERn13 | Diff Input  | Differential receive signal, side A, channel 13, negative  |
| EF35 | B_PERp13 | Diff Input  | Differential receive signal, side B, channel 13, positive  |
| EG13 | GND      | Ground      | Ground                                                     |
| EG17 | VCC4     | Power       | 3.3 V Supply Voltage                                       |
| EG20 | VCC4     | Power       | 3.3 V Supply Voltage                                       |
| EG22 | GND      | Ground      | Ground                                                     |
| EG32 | GND      | Ground      | Ground                                                     |
| EG4  | GND      | Ground      | Ground                                                     |
| EH2  | GND      | Ground      | Ground                                                     |
| EH34 | GND      | Ground      | Ground                                                     |
| EJ1  | GND      | Ground      | Ground                                                     |
| EJ35 | GND      | Ground      | Ground                                                     |
| EK26 | A_PETp14 | Diff Output | Differential transmit signal, side A, channel 14, positive |
| EK7  | B_PETn14 | Diff Output | Differential transmit signal, side B, channel 14, negative |
| EL2  | A_PERn14 | Diff Input  | Differential receive signal, side A, channel 14, negative  |
| EL34 | B_PERp14 | Diff Input  | Differential receive signal, side B, channel 14, positive  |
| EM10 | B_PETp14 | Diff Output | Differential transmit signal, side B, channel 14, positive |
| EM29 | A_PETn14 | Diff Output | Differential transmit signal, side A, channel 14, negative |
| EN1  | A_PERp14 | Diff Input  | Differential receive signal, side A, channel 14, positive  |
| EN35 | B_PERn14 | Diff Input  | Differential receive signal, side B, channel 14, negative  |
| EP13 | GND      | Ground      | Ground                                                     |
| EP17 | VCC4     | Power       | 3.3 V Supply Voltage                                       |
| EP20 | VCC4     | Power       | 3.3 V Supply Voltage                                       |
| EP22 | GND      | Ground      | Ground                                                     |
| EP32 | GND      | Ground      | Ground                                                     |
| EP4  | GND      | Ground      | Ground                                                     |

|      | PIN      | TVDE        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|----------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.  | NAME     | ITPE        | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| ER2  | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ER34 | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ET1  | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| ET35 | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| EU26 | A_PETp15 | Diff Output | Differential transmit signal, side A, channel 15, positive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| EU7  | B_PETn15 | Diff Output | Differential transmit signal, side B, channel 15, negative                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| EV2  | A_PERn15 | Diff Input  | Differential receive signal, side A, channel 15, positive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| EV34 | B_PERp15 | Diff Input  | Differential receive signal, side B, channel 15, positive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| EW10 | B_PETp15 | Diff Output | Differential transmit signal, side B, channel 15, negative                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| EW29 | A_PETn15 | Diff Output | Differential transmit signal, side A, channel 15, negative                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| EY1  | A_PERp15 | Diff Input  | Differential receive signal, side A, channel 15, positive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| EY35 | B_PERn15 | Diff Input  | Differential receive signal, side B, channel 15, negative                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| FA15 | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FA32 | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FB2  | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FB34 | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FC19 | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FC23 | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FC25 | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FC28 | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FC3  | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FC6  | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FC9  | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FD1  | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FD35 | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FE2  | N/C      | —           | No internal connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| FE34 | N/C      | —           | No internal connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| FF11 | RSVD2    | —           | Reserved for future use. No internal connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| FF14 | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FF18 | RSVD6    | —           | Reserved for future use. No internal connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| FF21 | GND      | Ground      | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FF24 | MODE     | Input       | 5-level input strap pin. Sets device control configuration modes. The pin can be exercised at device power up or in normal operation mode. Note the pull-down resistor values as outlined below are different than other 5-level pins of the device.<br>L1: SMBus/I <sup>2</sup> C controller mode - device control configuration is read from external EEPROM. When the device has finished reading from the EEPROM successfully, it will drive the ALL_DONE_N pin LOW. SMBus/I <sup>2</sup> C target operation is available in this mode before, during or after EEPROM reading. Note during EEPROM reading if the external SMBus/I <sup>2</sup> C controller wants to access the device registers it must support arbitration. To set the pin for L1 pull-down with 2.062 kΩ±10% resistor.<br>L2: SMBus/I <sup>2</sup> C controller. To set the pin for L2 pull-down with 6.225 kΩ±10% resistor.<br>L0, L3 and L4: RESERVED – TI internal test modes. |

|      | PIN          |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|------|--------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.  | NAME         | ITPE   | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| FF27 | ALL_DONE#    | Output | <ul> <li>EEPROM loading is done. Active low 3.3 V open drain output pin. The pin can be left unconnected.</li> <li>In <i>SMBus/l<sup>2</sup>C controller mode</i>: Indicates the completion of a valid EEPROM register load operation. External pullup resistor such as 4.7 kΩ required for operation.</li> <li>High: External EEPROM load failed or incomplete</li> <li>Low: External EEPROM load successful and complete</li> <li>In <i>SMBus/l<sup>2</sup>C target</i>: The pin is High-Z.</li> </ul>                                                                      |
| FF30 | B_ADDR1_15-8 | Input  | 5-level input strap pins, as provided in Table 7-3. Sets SMBus/I <sup>2</sup> C target address, as provided in Table 8-1 and Table 8-2.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| FF33 | PD_3-0       | Input  | 3.3 V LVCMOS input. Implements device power-down or reset, as provided in Table 8-1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FF5  | A_ADDR0_15-8 | Input  | 5-level input strap pins, as provided in Table 7-3. Sets SMBus/I <sup>2</sup> C target address, as provided in Table 8-1 and Table 8-2.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| FF8  | PD_15-12     | Input  | 3.3 V LVCMOS input. Implements device power-down or reset, as provided in Table 8-1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FG1  | N/C          | —      | No internal connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| FG35 | N/C          | —      | No internal connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| FH2  | N/C          | —      | No internal connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| FH34 | N/C          | _      | No internal connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| FJ12 | GND          | Ground | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| FJ16 | RSVD5        | —      | Reserved for future use. No internal connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| FJ19 | GND          | Ground | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| FJ23 | RSVD1        | Input  | TI internal use. Leave unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| FJ25 | READ_EN_#    | Input  | Initiate EEPROM load. Active low 3.3 V LVCMOS input<br>In <i>SMBus/l<sup>2</sup>C controller mode</i> : After device power up, when the pin is low, it initiates the<br>EEPROM read function. Once EEPROM read is complete (indicated by ALL_DONE# asserted<br>low), this pin can be held low for normal device operation. During the EEPROM load process<br>the device's signal path is disabled.<br>In <i>SMBus/l<sup>2</sup>C target</i> : In these modes the pin is not used. The pin can be left floating. The pin<br>has internal 1-M $\Omega$ weak pull-down resistor. |
| FJ28 | B_ADDR0_15-8 | Input  | 5-level input strap pins, as provided in Table 7-3. Sets SMBus/I <sup>2</sup> C target address, as provided in Table 8-1 and Table 8-2.                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| FJ3  | A_ADDR1_15-8 | Input  | 5-level input strap pins as provided in Table 7-3. Sets SMBus/I <sup>2</sup> C target address, as provided in Table 8-1 and Table 8-2.                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| FJ31 | PD_7-4       | Input  | 3.3 V LVCMOS input. Implements device power-down or reset, as provided in Table 8-1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FJ6  | PD_11-8      | Input  | 3.3 V LVCMOS input. Implements device power-down or reset, as provided in Table 8-1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| FJ9  | RSVD0        | Input  | TI internal use. Leave unconnected.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |



## **6** Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                             |                                         | MIN  | MAX  | UNIT |
|-----------------------------|-----------------------------------------|------|------|------|
| VCC <sub>ABSMAX</sub>       | Supply voltage (VCC)                    | -0.5 | 4.0  | V    |
| VIO <sub>CMOS,ABSMAX</sub>  | 3.3 V LVCMOS and open drain I/O voltage | -0.5 | 4.0  | V    |
| VIO <sub>5LVL,ABSMAX</sub>  | 5-level input I/O voltage               | -0.5 | 2.75 | V    |
| VIO <sub>HS-RX,ABSMAX</sub> | High-speed I/O voltage (RXnP, RXnN)     | -0.5 | 3.2  | V    |
| VIO <sub>HS-TX,ABSMAX</sub> | High-speed I/O voltage (TXnP, TXnN)     | -0.5 | 2.75 | V    |
| T <sub>J,ABSMAX</sub>       | Junction temperature                    |      | 150  | °C   |
| T <sub>stq</sub>            | Storage temperature range               | -65  | 150  | °C   |

(1) Operation outside the Absolute Maximum Rating may cause permanent device damage. Absolute Maximum Rating do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Condition. If used outside the Recommended Operating Condition but within the Absolute Maximum Rating, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 6.2 ESD and Latchup Ratings

|                       |                         |                                                                       | VALUE | UNIT |
|-----------------------|-------------------------|-----------------------------------------------------------------------|-------|------|
| V                     | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>     | ±2000 | V    |
| V <sub>(ESD)</sub>    | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500  | v    |
| V <sub>(Signal)</sub> | Signal pin latch-up     | Signal pin test, per JESD78F class II, immunity level A               | ±100  | mA   |

 JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Pins listed as ±2 kV may actually have higher performance.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

## 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                       |                                                                                             |                                                    | MIN   | NOM | MAX  | UNIT |
|-----------------------|---------------------------------------------------------------------------------------------|----------------------------------------------------|-------|-----|------|------|
| VCC                   | Supply voltage, VCC to GND                                                                  | DC plus AC power should not<br>exceed these limits | 3.0   | 3.3 | 3.6  | V    |
|                       |                                                                                             | DC to <50 Hz, sinusoidal <sup>1</sup>              |       |     | 250  | mVpp |
|                       |                                                                                             | 50 Hz to 500 kHz, sinusoidal <sup>1</sup>          |       |     | 100  | mVpp |
| N <sub>VCC</sub>      | Supply noise tolerance                                                                      | 500 kHz to 2.5 MHz, sinusoidal <sup>1</sup>        |       |     | 33   | mVpp |
|                       |                                                                                             | Supply noise, >2.5 MHz, sinusoidal <sup>1</sup>    |       |     | 10   | mVpp |
| T <sub>RampVCC</sub>  | VCC supply ramp time                                                                        | From 0 V to 3.0 V                                  | 0.150 |     | 100  | ms   |
| TJ                    | Operating junction temperature                                                              |                                                    | -40   |     | 120  | °C   |
| PW <sub>LVCMOS</sub>  | Minimum pulse width required for<br>the device to detect a valid signal<br>on LVCMOS inputs | PDx, and READ_EN_N                                 | 200   |     |      | μs   |
| VCC <sub>SMBUS</sub>  | SMBus/I <sup>2</sup> C SDA and SCL open drain termination voltage                           | Supply voltage for open drain<br>pull-up resistor  |       |     | 3.6  | V    |
| F <sub>SMBus</sub>    | SMBus/I <sup>2</sup> C clock (SCL) frequency<br>in target mode                              |                                                    | 10    |     | 400  | kHz  |
| VID <sub>LAUNCH</sub> | Source differential launch<br>amplitude                                                     |                                                    | 800   |     | 1200 | mVpp |
| DR                    | Data rate                                                                                   |                                                    | 1     |     | 32   | Gbps |



## 6.4 Thermal Information

|                         |                                              | DS320PR1601      |      |
|-------------------------|----------------------------------------------|------------------|------|
|                         |                                              | ZDG (nfBGA, 354) | UNIT |
| R <sub>0JA-High K</sub> | Junction-to-ambient thermal resistance       | 17.4             | °C/W |
| R <sub>0JC(top)</sub>   | Junction-to-case (top) thermal resistance    | 6.5              | °C/W |
| R <sub>0JB</sub>        | Junction-to-board thermal resistance         | 6.1              | °C/W |
| ΨJT                     | Junction-to-top characterization parameter   | 3.6              | °C/W |
| $\Psi_{JB}$             | Junction-to-board characterization parameter | 5.9              | °C/W |
| R <sub>0JC(bot)</sub>   | Junction-to-case (bottom) thermal resistance | N/A              | °C/W |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report.

## **6.5 DC Electrical Characteristics**

over operating free-air temperature and voltage range (unless otherwise noted)

|                                     | PARAMETER                                                                      | TEST CONDITIONS                                                       | MIN  | TYP | MAX  | UNIT |
|-------------------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------|------|-----|------|------|
| Power                               |                                                                                | ·                                                                     |      |     | ř    |      |
| P <sub>ACT</sub>                    | Device active power                                                            | 32-channels (16-lanes), EQ = 0-2                                      |      | 4.7 | 6.0  | W    |
| P <sub>ACT</sub>                    | Device active power                                                            | 32-channels (16-lanes), EQ = 5-19                                     |      | 5.8 | 7.0  | W    |
| P <sub>RXDET</sub>                  | Device power consumption while<br>waiting for far end receiver<br>terminations | All channels enabled but no far end receiver detected                 |      | 660 |      | mW   |
| P <sub>STBY</sub>                   | Device power consumption in standby power mode                                 | All channels disabled                                                 |      | 92  |      | mW   |
| Control IO                          |                                                                                |                                                                       |      |     |      |      |
| V <sub>IH</sub>                     | High level input voltage                                                       | SDA, SCL, PD, READ_EN_N pins                                          | 2.1  |     |      | V    |
| V <sub>IL</sub>                     | Low level input voltage                                                        | SDA, SCL, PD, READ_EN_N,<br>SEL pins                                  |      |     | 1.08 | V    |
| V <sub>OH</sub>                     | High level output voltage                                                      | R <sub>pull-up</sub> = 4.7 kΩ (SDA, SCL,<br>ALL_DONE_N pins)          | 2.1  |     |      | V    |
| V <sub>OL</sub>                     | Low level output voltage                                                       | I <sub>OL</sub> = –4 mA (SDA, SCL,<br>ALL_DONE_N pins)                |      |     | 0.4  | V    |
| I <sub>IH</sub>                     | Input high leakage current                                                     | V <sub>Input</sub> = VCC, (SCL, SDA, PD,<br>READ_EN_N pins)           |      |     | 40   | μA   |
| IIL                                 | Input low leakage current                                                      | V <sub>Input</sub> = 0 V, (SCL, SDA, PD,<br>READ_EN_N pins)           | -40  |     |      | μΑ   |
| I <sub>IH,FS</sub>                  | Input high leakage current for fail safe input pins                            | V <sub>Input</sub> = 3.6 V, VCC = 0 V, (SCL, SDA, PD, READ_EN_N pins) |      |     | 800  | μΑ   |
| C <sub>IN-CTRL</sub>                | Input capacitance                                                              | SDA, SCL, PD, READ_EN_Npins                                           |      | 1.2 |      | pF   |
| 5 Level IOs (I                      | MODE, A/B_ADDR pins)                                                           |                                                                       |      |     | ·    |      |
| I <sub>IH_5L</sub>                  | Input high leakage current, 5-level IOs                                        | VIN = 2.5 V                                                           |      |     | 40   | μA   |
| I <sub>IL_5L</sub>                  | Input low leakage current for all 5-level IOs except MODE.                     | VIN = GND                                                             | -40  |     |      | μΑ   |
| I <sub>IL_5L,MODE</sub>             | Input low leakage current for MODE pin                                         | VIN = GND                                                             | -800 |     |      | μΑ   |
| Receiver                            |                                                                                |                                                                       |      |     |      |      |
| V <sub>RX-DC-CM</sub>               | Rx DC common mode voltage                                                      | Device is in active or standby state                                  |      | 1.4 |      | V    |
| Z <sub>RX-DC</sub>                  | Rx DC single-ended impedance                                                   |                                                                       |      | 50  |      | Ω    |
| Z <sub>RX-HIGH-IMP-</sub><br>DC-POS | DC input CM input impedance during<br>Reset or power-down                      | Inputs are at V <sub>RX-DC-CM</sub> voltage                           | 15   |     |      | kΩ   |
| Transmitter                         |                                                                                |                                                                       |      |     |      |      |
| Z <sub>TX-DIFF-DC</sub>             | DC differential Tx impedance                                                   | Impedance of Tx during active signaling, VID,diff = 1Vpp              |      | 100 |      | Ω    |



## 6.5 DC Electrical Characteristics (continued)

over operating free-air temperature and voltage range (unless otherwise noted)

| PARAMETER             |                           | TEST CONDITIONS                                     | MIN | ТҮР | MAX | UNIT |
|-----------------------|---------------------------|-----------------------------------------------------|-----|-----|-----|------|
| V <sub>TX-DC-CM</sub> | Tx DC common mode Voltage |                                                     |     | 1.0 |     | V    |
| I <sub>TX-SHORT</sub> | Tx short Circuit Current  | Total current the Tx can supply when shorted to GND |     | 70  |     | mA   |

## 6.6 High Speed Electrical Characteristics

over operating free-air temperature and voltage range (unless otherwise noted)

|                                | PARAMETER                                                                        | TEST CONDITIONS                                                                                                              | MIN TYP | MAX | UNIT |
|--------------------------------|----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|---------|-----|------|
| Receiver                       |                                                                                  |                                                                                                                              |         |     |      |
|                                |                                                                                  | 50 MHz                                                                                                                       | -32     |     | dB   |
|                                | Input differential raturn loss                                                   | 4 GHz                                                                                                                        | -22     |     | dB   |
| RL <sub>RX-DIFF</sub>          | Input differential return loss                                                   | 8 GHz                                                                                                                        | -14     |     | dB   |
|                                |                                                                                  | 16 GHz                                                                                                                       | -9      |     | dB   |
|                                |                                                                                  | 50 MHz                                                                                                                       | -24     |     | dB   |
| RI av av                       |                                                                                  | 4 GHz                                                                                                                        | -18     |     | dB   |
| RL <sub>RX-CM</sub>            | Input common-mode return loss                                                    | 8 GHz                                                                                                                        | -14     |     | dB   |
|                                |                                                                                  | 16 GHz                                                                                                                       | -8      |     | dB   |
| XT <sub>RX</sub>               | Receive-side pair-to-pair isolation                                              | Pair-to-pair isolation (SDD21) between<br>two adjacent receiver pairs from 10<br>MHz to 16 GHz.                              | -50     |     | dB   |
| Transmitter                    |                                                                                  |                                                                                                                              |         |     |      |
| V <sub>TX-AC-CM-PP</sub>       | Tx AC peak-to-peak common mode voltage                                           | Measured with lowest EQ, flat_gain = 101                                                                                     |         | 50  | mVpp |
| V <sub>TX-RCV-</sub><br>DETECT | Amount of voltage change allowed during receiver detection                       | Measured while Tx is sensing whether<br>a low-impedance receiver is present.<br>No load is connected to the driver<br>output | 0       | 600 | mV   |
|                                |                                                                                  | 50 MHz                                                                                                                       | -30     |     | dB   |
| DI                             | Output differential return loss                                                  | 4 GHz                                                                                                                        | -14     |     | dB   |
| RLTX-DIFF                      |                                                                                  | 8 GHz                                                                                                                        | -11     |     | dB   |
|                                |                                                                                  | 16.0 GHz                                                                                                                     | -9      |     | dB   |
|                                |                                                                                  | 50 MHz                                                                                                                       | -22     |     | dB   |
| ы                              | Output common mode return loss                                                   | 4 GHz                                                                                                                        | -16     |     | dB   |
| RLTX-CM                        | Output common-mode return loss                                                   | 8 GHz                                                                                                                        | -8      |     | dB   |
|                                |                                                                                  | 16 GHz                                                                                                                       | -8      |     | dB   |
| хт <sub>тх</sub>               | Transmit-side pair-to-pair isolation                                             | Minimum pair-to-pair isolation<br>(SDD21) between two adjacent<br>transmitter pairs from 10 MHz to 16<br>GHz.                | -45     |     | dB   |
| C <sub>AC,TX</sub>             | AC coupling capacitors on transmit<br>pins (integrated inside device<br>package) |                                                                                                                              | 220     |     | nF   |
| Device Datap                   | ath                                                                              |                                                                                                                              |         |     |      |
| T <sub>PLHD/PHLD</sub>         | Input-to-output latency (propagation delay) through a data channel               | For either Low-to-High or High-to-Low transition.                                                                            | 130     | 170 | ps   |
| L <sub>TX-SKEW</sub>           | Lane-to-Lane Output Skew                                                         | Between any two lanes within a single transmitter.                                                                           |         | 24  | ps   |
| T <sub>RJ-DATA</sub>           | Additive random jitter with data                                                 | Jitter through redriver minus the calibration trace. 32 Gbps PRBS15. 800 mVpp-diff input swing.                              | 50      |     | fs   |



## 6.6 High Speed Electrical Characteristics (continued)

over operating free-air temperature and voltage range (unless otherwise noted)

|                                  | PARAMETER                                     | TEST CONDITIONS                                                                                   | MIN  | TYP  | MAX | UNIT |
|----------------------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------|------|------|-----|------|
| T <sub>RJ-INTRINSIC</sub>        | Intrinsic additive random jitter with clock   | Jitter through redriver minus the calibration trace. 16 GHz CK. 800 mVpp-diff input swing.        |      | 30   |     | fs   |
| JITTER <sub>TOTAL-</sub><br>DATA | Additive total jitter with data               | Jitter through redriver minus the calibration trace. 32 Gbps PRBS15. 800 mVpp-diff input swing.   |      | 2.3  |     | ps   |
| JITTER <sub>TOTAL</sub> -        | Intrinsic additive total jitter with clock    | Jitter through redriver minus the calibration trace. 16 GHz CK. 800 mVpp-diff input swing.        |      | 1    |     | ps   |
| EQ-MIN <sub>16G</sub>            | EQ boost at min setting (EQ INDEX = 0)        | AC gain at 16 GHz relative to gain at 100 MHz.                                                    |      | 2.9  |     | dB   |
| EQ-MAX <sub>16G</sub>            | EQ boost at max setting (EQ INDEX = 19)       | AC gain at 16 GHz relative to gain at 100 MHz.                                                    |      | 21   |     | dB   |
| FLAT-<br>GAIN <sub>VAR</sub>     | Flat gain variation across PVT measured at DC | Flat_gain = 000, 001, 011, 101 or 111,<br>at minimum EQ setting. Max-Min for a<br>single channel. | -1.0 |      | 1.0 | dB   |
| EQ-<br>GAIN <sub>VAR,16G</sub>   | EQ boost variation across PVT                 | At 16 GHz. Flat_gain = 101, maximum<br>EQ setting. Max-Min.                                       | -4   |      | 3   | dB   |
| LINEARITY-<br>DC                 | Output DC linearity                           | Flat_gain = 101. 128T pattern at 2.5<br>Gbps.                                                     |      | 1800 |     | mVpp |
| LINEARITY-<br>AC                 | Output AC linearity                           | Flat_gain = 101. 1T pattern at 32<br>Gbps.                                                        |      | 770  |     | mVpp |

## 6.7 SMBUS/I<sup>2</sup>C Timing Characteristics

over operating free-air temperature range (unless otherwise noted)

|                     | PARAMETER                                                                                         | TEST CONDITIONS                                | MIN | TYP  | MAX | UNIT |
|---------------------|---------------------------------------------------------------------------------------------------|------------------------------------------------|-----|------|-----|------|
| Target Mode         |                                                                                                   |                                                |     |      |     |      |
| t <sub>SP</sub>     | Pulse width of spikes which must be suppressed by the input filter                                |                                                |     |      | 50  | ns   |
| t <sub>HD-STA</sub> | Hold time (repeated) START condition.<br>After this period, the first clock pulse is<br>generated |                                                | 0.6 |      |     | μs   |
| t <sub>LOW</sub>    | LOW period of the SCL clock                                                                       |                                                | 1.3 |      |     | μs   |
| T <sub>HIGH</sub>   | HIGH period of the SCL clock                                                                      |                                                | 0.6 |      |     | μs   |
| t <sub>SU-STA</sub> | Set-up time for a repeated START condition                                                        |                                                | 0.6 |      |     | μs   |
| t <sub>HD-DAT</sub> | Data hold time                                                                                    |                                                | 0   |      |     | μs   |
| T <sub>SU-DAT</sub> | Data setup time                                                                                   |                                                | 0.1 |      |     | μs   |
| t <sub>r</sub>      | Rise time of both SDA and SCL signals                                                             | Pull-up resistor = 4.7 k $\Omega$ , Cb = 10 pF |     | 120  |     | ns   |
| t <sub>f</sub>      | Fall time of both SDA and SCL signals                                                             | Pull-up resistor = 4.7 k $\Omega$ , Cb = 10 pF |     | 2    |     | ns   |
| t <sub>SU-STO</sub> | Set-up time for STOP condition                                                                    |                                                | 0.6 |      |     | μs   |
| t <sub>BUF</sub>    | Bus free time between a STOP and START condition                                                  |                                                | 1.3 |      |     | μs   |
| t <sub>VD-DAT</sub> | Data valid time                                                                                   |                                                |     |      | 0.9 | μs   |
| t <sub>VD-ACK</sub> | Data valid acknowledge time                                                                       |                                                |     |      | 0.9 | μs   |
| C <sub>b</sub>      | Capacitive load for each bus line                                                                 |                                                |     |      | 400 | pF   |
| Controller Mo       | ode                                                                                               |                                                |     |      |     |      |
| f <sub>SCL-M</sub>  | SCL clock frequency                                                                               | MODE = L1 (controller mode)                    |     | 303  |     | kHz  |
| t <sub>LOW-M</sub>  | SCL low period                                                                                    |                                                |     | 1.90 |     | μs   |



## 6.7 SMBUS/I<sup>2</sup>C Timing Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)

|                       | PARAMETER                                                                                         | TEST CONDITIONS                                                                  | MIN | TYP  | MAX | UNIT |
|-----------------------|---------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------|-----|------|-----|------|
| T <sub>HIGH-M</sub>   | SCL high period                                                                                   |                                                                                  |     | 1.40 |     | μs   |
| t <sub>SU-STA-M</sub> | Set-up time for a repeated START condition                                                        |                                                                                  |     | 2    |     | μs   |
| t <sub>HD-STA-M</sub> | Hold time (repeated) START condition.<br>After this period, the first clock pulse is<br>generated |                                                                                  |     | 1.5  |     | μs   |
| T <sub>SU-DAT-M</sub> | Data setup time                                                                                   |                                                                                  |     | 1.4  |     | μs   |
| t <sub>HD-DAT-M</sub> | Data hold time                                                                                    |                                                                                  |     | 0.5  |     | μs   |
| t <sub>R-M</sub>      | Rise time of both SDA and SCL signals                                                             | Pull-up resistor = 4.7 k $\Omega$ , Cb = 10 pF                                   |     | 120  |     | ns   |
| T <sub>F-M</sub>      | Fall time of both SDA and SCL signals                                                             | Pull-up resistor = 4.7 k $\Omega$ , Cb = 10 pF                                   |     | 2    |     | ns   |
| t <sub>su-sто-м</sub> | Stop condition setup time                                                                         |                                                                                  |     | 1.5  |     | μs   |
| EEPROM Tim            | ing                                                                                               |                                                                                  |     |      |     |      |
| T <sub>EEPROM</sub>   | EEPROM configuration load time                                                                    | Time to assert ALL_DONE_N after READ_EN_N has been asserted.                     |     | 30   |     | ms   |
| T <sub>POR</sub>      | Time to first SMBus access                                                                        | Power supply stable after initial ramp.<br>Includes initial power-on reset time. |     | 50   |     | ms   |



## 6.8 Typical Characteristics

Figure 6-1 shows typical EQ gain curves versus frequency for different EQ settings for the DS320PR1601. Figure 6-2 shows typical differential return loss for Rx and Tx pins - smoothing window applied.



## 6.9 Typical Jitter Characteristics

Figure 6-3 and Figure 6-4 show eye diagrams through calibration traces, and through the DS320PR1601 (DUT) respectively. Note: DS320PR1601 adds almost no random or deterministic jitter.





## 7 Detailed Description

## 7.1 Overview

The DS320PR1601 is a 16-lane multi-rate linear repeater with integrated signal conditioning. The device's signal channels operate independently from one another. Each channel includes a continuous-time linear equalizer (CTLE) and a linear output driver, which together compensate for a lossy transmission channel between the source transmitter and the final receiver. The linearity of the data path is specifically designed to preserve any transmit equalization while keeping receiver equalization effective.

The DS320PR1601 can be configured two different ways:

**SMBus/I<sup>2</sup>C controller mode** – device control configuration is read from external EEPROM. When the DS320PR1601 has finished reading from the EEPROM successfully, it will drive the ALL\_DONE\_N pin LOW. SMBus/I<sup>2</sup>C target operation is available in this mode before, during or after EEPROM reading. Note during EEPROM reading if the external SMBus/I<sup>2</sup>C controller wants to access DS320PR1601 registers it must support arbitration. The mode is preferred when software implementation is not desired.

**SMBus/I<sup>2</sup>C target mode** – provides most flexibility. Requires a SMBus/I<sup>2</sup>C controller device to configure DS320PR1601 though writing to its target address.



#### 7.2 Functional Block Diagram



## 7.3 Feature Description

#### 7.3.1 Linear Equalization

The DS320PR1601 receivers feature a continuous-time linear equalizer (CTLE) that applies high-frequency boost and low-frequency attenuation to help equalize the frequency-dependent insertion loss effects of the passive channel. The device has 18 available equalization boost settings that can be set though SMBus/I<sup>2</sup>C registers. Table 7-1 provides the device EQ settings.

Refer to the *DS160PR1601 and DS320PR1601 Programming Guide* for detail register sets and control configuration procedures.

| EQUALIZATION<br>SETTING |          | TYPICAL EQ BOOST (dB) |           |  |  |  |
|-------------------------|----------|-----------------------|-----------|--|--|--|
| EQ INDEX                | at 4 GHz | at 8 GHz              | at 16 GHz |  |  |  |
| 0                       | 1.5      | 2.9                   | 2.9       |  |  |  |
| 1                       | 2.1      | 4.3                   | 4.9       |  |  |  |
| 2                       | 2.8      | 5.7                   | 6.9       |  |  |  |
| 5                       | 3.7      | 6.4                   | 9.2       |  |  |  |
| 6                       | 4.1      | 7.2                   | 10.1      |  |  |  |
| 7                       | 4.4      | 7.8                   | 10.9      |  |  |  |
| 8                       | 4.9      | 8.5                   | 11.5      |  |  |  |
| 9                       | 5.3      | 9.1                   | 12.2      |  |  |  |
| 10                      | 5.9      | 10.1                  | 13.5      |  |  |  |
| 11                      | 6.2      | 10.5                  | 14.0      |  |  |  |
| 12                      | 6.9      | 11.5                  | 15.0      |  |  |  |
| 13                      | 7.5      | 12.4                  | 15.8      |  |  |  |
| 14                      | 7.7      | 12.7                  | 16.5      |  |  |  |
| 15                      | 8.1      | 13.5                  | 17.5      |  |  |  |
| 16                      | 8.4      | 14.1                  | 18.3      |  |  |  |
| 17                      | 8.9      | 14.9                  | 19.2      |  |  |  |
| 18                      | 9.3      | 15.6                  | 20.0      |  |  |  |
| 19                      | 9.8      | 16.3                  | 21.0      |  |  |  |

#### Table 7-1. Equalization Control Settings

Note in I<sup>2</sup>C mode default EQ setting does not map one of the EQ index, as provided in Table 7-1. EQ Boost values are same as EQ INDEX = 5 with slightly different EQ profile.

EQ profile selection option available through I<sup>2</sup>C shared register 0x03 provides subtle EQ gain curve modification option to match board trace or cable loss profile. The fine tuning alters mid frequency EQ boost values. EQ profile controls are thermometer coded and increase boost at 1 GHz by about 0.5 dB per setting increase. The equalization boost values for the range of 4-16 GHz are mostly unchanged with this subtle EQ gain profile change.

#### 7.3.2 Flat-Gain

The overall datapath Flat-Gain (DC and AC) of the DS320PR1601 can be programmed through SMBus/I<sup>2</sup>C registers. Table 7-2 provides five available flat gain settings to configure the DS320PR1601 datapaths.

| Flat_gain | SETTING                                     |  |  |  |  |
|-----------|---------------------------------------------|--|--|--|--|
| 000       | -6 dB (-5.6 dB actual)                      |  |  |  |  |
| 001       | -4 dB (-3.8 dB actual)                      |  |  |  |  |
| 011       | -2 dB (-1.2 dB actual)                      |  |  |  |  |
| 101       | 0 dB (0.6 dB actual, default / recommended) |  |  |  |  |

Table 7-2. Flat Gain Settings



#### Table 7-2. Flat Gain Settings (continued)

|           | <b>0</b> ( )           |
|-----------|------------------------|
| Flat_gain | SETTING                |
| 111       | + 2dB (+2.6 dB actual) |

The default recommendation for most systems will be 0 dB.

The Flat-Gain and equalization of the DS320PR1601 must be set such that the output signal swing at DC and high frequency does not exceed the DC and AC linearity ranges of the devices, respectively.

Refer to the *DS160PR1601 and DS320PR1601 Programming Guide* for detail register sets and control configuration procedures.

#### 7.3.3 Receiver Detect State Machine

The DS320PR1601 deploys an Rx detect state machine that governs the Rx detection cycle as defined in the PCI express specifications. At power up, after a manually triggered event through PDx pins, or writing to the relevant I<sup>2</sup>C/SMBus register, the redriver determines whether or not a valid PCI express termination is present at the far end of the link. The Rx Detect Registers provide additional flexibility for system designers to appropriately set the device in desired mode through SMBus/I<sup>2</sup>C control interface.

#### 7.3.4 Five-Level Control Inputs

The DS320PR1601 has 5-level inputs pins that are used to control the configuration of the device. These 5-level inputs use a resistor divider (internal pull-up and external pull-down resistor) to help set the 5 valid levels and provide a wider range of control settings. External resistors must be of 10% tolerance or better. The pins are sampled at power-up only. Table 7-3 lists the pull-down resistor values to set the control logic levels for all 5-level control pins except MODE pin. For MODE pin refer to pin definition.

| LEVEL | SETTING        |
|-------|----------------|
| LO    | 1 kΩ to GND    |
| L1    | 8.25 kΩ to GND |
| L2    | 24.9 kΩ to GND |
| L3    | 75 kΩ to GND   |
| L4    | F (Float)      |

#### Table 7-3. 5-level Control Pin Settings

#### 7.3.5 Integrated Capacitors

The DS320PR1601 has integrated AC coupling capacitors for all Tx pins (64 count). The capacitors are 220 nF each with 2.5 V voltage rating and 20% tolerance.

#### 7.4 Device Functional Modes

#### 7.4.1 Active PCIe Mode

The device is in normal operation with PCIe state machine enabled through SMBus/I<sup>2</sup>C registers. In this mode PDx pins are driven low in a system (by PCIe connector PRSNTx# or fundamental reset PERST# signal). In this mode, the DS320PR1601 equalizes PCIe Rx or Tx signals to provide better signal integrity.

#### 7.4.2 Active Buffer Mode

The device is in normal operation with PCIe state machine disabled through I<sup>2</sup>C registers. This mode is recommended for non-PCIe use cases. In this mode the device is working as a buffer to provide linear equalization to improve signal integrity.

#### 7.4.3 Standby Mode

The device is in standby mode invoked by PDx pins. In this mode, the device is in standby mode conserving power.



## 8 Programming

## 8.1 Pin Configurations for Lanes

The DS320PR1601 has 16 data lanes with 16-Tx channels and 16-Rx channels. The data channels are grouped for I<sup>2</sup>C configurations and PCIe state machine grouping as provided in Table 8-1 using xADDRx and PDx pins. Table 8-1 provides the channel grouping.



Figure 8-1. Pin Configurations for Lanes



| Pin Name                                                                                                                                | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PD_15-12<br>PD_11-8<br>PD_7-4<br>PD_3-0                                                                                                 | <ul> <li>Active in all device control modes. The pin has internal 1-MΩ weak pulldown resistor. The pin triggers PCIe Rx detect state machine when toggled.</li> <li>High: power down</li> <li>Low: power up normal operation.</li> <li>Each PD pin sets control for a bank of 8 lanes (4 from Side A and 4 from Side B) to provide flexibility for x4 and x8 bifurcation:</li> <li>PD_15-12: channels x15-12, both Side A and B</li> <li>PD_11-8: channels x11-8, both Side A and B</li> <li>PD_7-4: channels x7-4, both Side A and B</li> <li>PD_3-0: channels x3-0, both Side A and B</li> </ul>                                                                     |
|                                                                                                                                         | PCIe hot plug insertion implementation varies from system to system. PDx pins are driven low in a system (for example, by PCIe CEM interface PRSNTx# or fundamental reset PERST# signal with appropriate polarity). For PCIe x16 application all four PD signals can be shorted together.                                                                                                                                                                                                                                                                                                                                                                              |
| A_ADDR1_15-8<br>A_ADDR0_15-8<br>A_ADDR1_7-0<br>A_ADDR0_7-0<br>B_ADDR1_15-8<br>B_ADDR0_15-8<br>B_ADDR1_7-0<br>B_ADDR1_7-0<br>B_ADDR0_7-0 | <ul> <li>5-level input pins as implemented by pull-down resistor on the pin as provided in Table 7-3.<br/>These pins are sampled at device power-up only. Sets SMBus / I<sup>2</sup>C target address as provided in Table 8-2. Each set of ADDR1 and ADDR0 pins defines the addresses for bank of 8 lanes:</li> <li>A_ADDR1_15-8, A_ADDR0_15-8: channels A15-8 of Side A</li> <li>A_ADDR1_7-0, A_ADDR0_7-0: channels A7-0 of Side A</li> <li>B_ADDR1_15-8, B_ADDR0_15-8: channels B15-8 of Side B</li> <li>B_ADDR1_7-0, B_ADDR0_7-0: channels B7-0 of Side B</li> <li>Figure 8-1 shows how I<sup>2</sup>C target addresses are accessed for specific lanes.</li> </ul> |

....

## 8.2 SMBUS/I<sup>2</sup>C Register Control Interface

. .

. ...

If MODE = L2 (SMBus /  $I^2C$  target control mode), the DS320PR1601 is configured through a standard  $I^2C$  or SMBus interface that may operate up to 400 kHz. The device also can be configured through loading settings from EEPROM. The SMBus /  $I^2C$  target address of the DS320PR1601 is determined by the pin strap settings on the xADDRx pins. Note addresses to access differential channels are different. To illustrate A\_ADDR1\_15\_8 and A\_ADDR0\_15\_8 sets the target address for bank of lanes 15-12 and 11-8 of Side A, while A\_ADDR1\_7\_0 and A\_ADDR0\_7\_0 sets for bank of lanes 7-4 and 3-0 of Side A. B side address is also set similarly. Table 8-2 provides SMBus /  $I^2C$  target addresses.



| Table 8-2. SMBus / I <sup>2</sup> C Target Address |           |                                                                                  |                                                                                  |  |  |  |
|----------------------------------------------------|-----------|----------------------------------------------------------------------------------|----------------------------------------------------------------------------------|--|--|--|
| x_ADDR1_x                                          | x_ADDR0_x | 7-bit address<br>Upper (for Side A) / Lower (for Side B) 4<br>Lanes of each Bank | 7-bit address<br>Lower (for Side A) / Upper (for Side B) 4<br>Lanes of each Bank |  |  |  |
| LO                                                 | LO        | 0x19                                                                             | 0x18                                                                             |  |  |  |
| LO                                                 | L1        | 0x1B                                                                             | 0x1A                                                                             |  |  |  |
| LO                                                 | L2        | 0x1D                                                                             | 0x1C                                                                             |  |  |  |
| LO                                                 | L3        | 0x1F                                                                             | 0x1E                                                                             |  |  |  |
| LO                                                 | L4        | Reserved                                                                         | Reserved                                                                         |  |  |  |
| L1                                                 | LO        | 0x21                                                                             | 0x20                                                                             |  |  |  |
| L1                                                 | L1        | 0x23                                                                             | 0x22                                                                             |  |  |  |
| L1                                                 | L2        | 0x25                                                                             | 0x24                                                                             |  |  |  |
| L1                                                 | L3        | 0x27                                                                             | 0x26                                                                             |  |  |  |
| L1                                                 | L4        | Reserved                                                                         | Reserved                                                                         |  |  |  |
| L2                                                 | LO        | 0x29                                                                             | 0x28                                                                             |  |  |  |
| L2                                                 | L1        | 0x2B                                                                             | 0x2A                                                                             |  |  |  |
| L2                                                 | L2        | 0x2D                                                                             | 0x2C                                                                             |  |  |  |
| L2                                                 | L3        | 0x2F                                                                             | 0x2E                                                                             |  |  |  |
| L2                                                 | L4        | Reserved                                                                         | Reserved                                                                         |  |  |  |
| L3                                                 | LO        | 0x31                                                                             | 0x30                                                                             |  |  |  |
| L3                                                 | L1        | 0x33                                                                             | 0x32                                                                             |  |  |  |
| L3                                                 | L2        | 0x35                                                                             | 0x34                                                                             |  |  |  |
| L3                                                 | L3        | 0x37                                                                             | 0x36                                                                             |  |  |  |
| L3                                                 | L4        | Reserved                                                                         | Reserved                                                                         |  |  |  |

In SMBus/I<sup>2</sup>C modes the SCL, SDA pins must be pulled up to a 3.3 V supply with a pull-up resistor. The value of the resistor depends on total bus capacitance. 4.7 k $\Omega$  is a good first approximation for a bus capacitance of 10 pF.

Refer to the *DS160PR1601* and *DS320PR1601* Programming Guide for detail register sets and control configuration procedures.

#### 8.2.1 Shared Registers

#### Table 8-3. General Registers (Offset = 0xE2)

| Bit | Field        | Туре   | Reset | Description                                                                                   |
|-----|--------------|--------|-------|-----------------------------------------------------------------------------------------------|
| 7   | RESERVED     | R      | 0x0   | Reserved                                                                                      |
| 6   | rst_i2c_regs | R/W/SC | 0x0   | Device reset control: Reset all I <sup>2</sup> C registers to default values (self-clearing). |
| 5   | rst_i2c_mas  | R      | 0x0   | Reserved                                                                                      |
| 4-1 | RESERVED     | R      | 0x0   | Reserved                                                                                      |
| 0   | frc_eeprm_rd | R/W/SC | 0x0   | Override MODE and READ_EN_N status to force manual<br>EEPROM configuration load.              |

#### Table 8-4. DEVICE\_ID0 Register (Offset = 0xF0)

| Bit | Field        | Туре | Reset | Description           |
|-----|--------------|------|-------|-----------------------|
| 7-5 | RESERVED     | R    | 0x0   | Reserved              |
| 4   | RESERVED     | R    | 0x1   | Reserved              |
| 3   | device_id0_3 | R    | 0x0   | Device ID0 [3:1]: 011 |
| 2   | device_id0_2 | R    | 0x1   | see MSB               |
| 1   | device_id0_1 | R    | 0x1   | see MSB               |



#### Table 8-4. DEVICE\_ID0 Register (Offset = 0xF0) (continued)

| Bit | Field    | Туре | Reset | Description |
|-----|----------|------|-------|-------------|
| 0   | RESERVED | R    | 0     | Reserved    |

| Table 8-5. DEVICE_ID1 Register (Offset = 0xF1) |              |      |       |                                  |  |
|------------------------------------------------|--------------|------|-------|----------------------------------|--|
| Bit                                            | Field        | Туре | Reset | Description                      |  |
| 7                                              | device_id[7] | R    | 0x0   | Device ID 0010 1001: DS320PR1601 |  |
| 6                                              | device_id[6] | R    | 0x0   | see MSB                          |  |
| 5                                              | device_id[5] | R    | 0x1   | see MSB                          |  |
| 4                                              | device_id[4] | R    | 0x0   | see MSB                          |  |
| 3                                              | device_id[3] | R    | 0x1   | see MSB                          |  |
| 2                                              | device_id[2] | R    | 0x0   | see MSB                          |  |
| 1                                              | device_id[1] | R    | 0x0   | see MSB                          |  |
| 0                                              | device_id[0] | R    | 0x1   | see MSB                          |  |

#### 8.2.2 Channel Registers

#### Table 8-6. RX Detect Status Register (Channel Register Base + Offset = 0x00)

| Bit | Field         | Туре | Reset | Description                                                                                  |
|-----|---------------|------|-------|----------------------------------------------------------------------------------------------|
| 7   | rx_det_comp_p | R    | 0x0   | Rx detect positive data pin status:<br>0: not detected                                       |
|     |               |      |       | 1: detected – the value is latched                                                           |
| 6   | rx_det_comp_n | R    | 0x0   | Rx detect negative data pin status:<br>0: not detected<br>1: detected – the value is latched |
| 5-0 | RESERVED      | R    | 0x0   | Reserved                                                                                     |

#### Table 8-7. EQ Gain Control Register (Channel Register Base + Offset = 0x01)

| Bit | Field            | Туре | Reset | Description               |
|-----|------------------|------|-------|---------------------------|
| 7   | eq_stage1_bypass | R/W  | 0x0   | Enable EQ stage 1 bypass: |
|     |                  |      |       | 0: bypass disabled        |
|     |                  |      |       | 1: bypass enabled         |
| 6   | eq_stage1_3      | R/W  | 0x0   | EQ boost stage 1 control  |
| 5   | eq_stage1_2      | R/W  | 0x0   | See Table 7-1 for details |
| 4   | eq_stage1_1      | R/W  | 0x0   |                           |
| 3   | eq_stage1_0      | R/W  | 0x0   |                           |
| 2   | eq_stage2_2      | R/W  | 0x0   | EQ boost stage 2 control  |
| 1   | eq_stage2_1      | R/W  | 0x0   | See Table 7-1 for details |
| 0   | eq_stage2_0      | R/W  | 0x0   |                           |

#### Table 8-8. Mute EQ Control Register (Channel register base + Offset = 0x02)

| Bit | Field    | Туре | Reset | Description    |
|-----|----------|------|-------|----------------|
| 7   | RESERVED | R    | 0x0   | Reserved       |
| 6-4 | RESERVED | R/W  | 0x0   | Reserved       |
| 3   | mute_eq  | R/W  | 0x0   | Mute EQ output |
| 2-0 | RESERVED | R    | 0x0   | Reserved       |

#### Table 8-9. EQ Gain / Flat Gain Control Register (Channel Register Base + Offset = 0x03)

| Bit | Field    | Туре | Reset | Description |
|-----|----------|------|-------|-------------|
| 7   | RESERVED | R    | 0x0   | Reserved    |

Copyright © 2023 Texas Instruments Incorporated

#### Table 8-9. EQ Gain / Flat Gain Control Register (Channel Register Base + Offset = 0x03) (continued)

| Bit | Field        | Туре | Reset | Description                    |
|-----|--------------|------|-------|--------------------------------|
| 6   | eq_profile_3 | R/W  | 0x0   | EQ mid-frequency boost profile |
| 5   | eq_profile_2 | R/W  | 0x0   | See Section 7.3.1 for details  |
| 4   | eq_profile_1 | R/W  | 0x0   |                                |
| 3   | eq_profile_0 | R/W  | 0x0   | _                              |
| 2   | flat_gain_2  | R/W  | 0x1   | Flat gain select:              |
| 1   | flat_gain_1  | R/W  | 0x0   | See Table 7-2 for details      |
| 0   | flat_gain_0  | R/W  | 0x1   | _                              |

#### Table 8-10. Rx Detect Control Register (Channel Register Base + Offset = 0x04)

| Bit | Field            | Туре | Reset | Description                                                                                                                                                                                                      |  |  |  |
|-----|------------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 7-3 | RESERVED         | R    | 0x0   | Reserved                                                                                                                                                                                                         |  |  |  |
| 2   | mr_rx_det_man    | R/W  | 0x0   | Manual override of rx_detect_p/n decision:<br>0: Rx detect state machine is enabled<br>1: Rx detect state machine is overridden – always valid RX<br>termination detected                                        |  |  |  |
| 1   | en_rx_det_count  | R/W  | 0x0   | Enable additional Rx detect polling<br>0: additional Rx detect polling disabled<br>1: additional Rx detect polling enabled                                                                                       |  |  |  |
| 0   | sel_rx_det_count | R/W  | 0x0   | Select number of valid Rx detect polls – gated by<br>en_rx_det_count = 1<br>0: device transmitters poll until 2 consecutive valid detections<br>1: device transmitters poll until 3 consecutive valid detections |  |  |  |

#### Table 8-11. PD Override Register (Channel Register Base + Offset = 0x05)

| Bit | Field              | Туре | Reset    | Description                                                                                                                                            |
|-----|--------------------|------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| 7   | device_en_override | R/W  | 0x0      | Enable power down overrides through SMBus/I <sup>2</sup> C<br>0: manual override disabled<br>1: manual override enabled                                |
| 6-0 | device_en          | R/W  | 0b111111 | Manual power down of redriver various blocks – gated by<br>device_en_override = 1<br>111111: all blocks are enabled<br>000000: all blocks are disabled |

#### Table 8-12. Bias Register (Channel Register Base + Offset = 0x06)

| Bit     | Field        | Туре | Reset   | Description          |
|---------|--------------|------|---------|----------------------|
| 5-3     | Bias current | R/W  | 0b100   | Control bias current |
| 7,6,2-0 | Reserved     | R/W  | 0b00000 | Reserved             |

## 8.3 SMBus/I<sup>2</sup>C Controller Mode Configuration (EEPROM Self Load)

The DS320PR1601 can also be configured by reading from EEPROM. To enter into this mode MODE pin must be set to L1. The EEPROM load operation only happens once after the device's initial power-up. If the DS320PR1601 is configured for SMBus controller mode, then it will remain in the SMBus IDLE state until the READ\_EN\_N pin is asserted to LOW. After the READ\_EN\_N pin is driven LOW, the DS320PR1601 becomes an SMBus controller and attempts to self-configure by reading device settings stored in an external EEPROM (SMBus 8-bit address 0xA0). When the DS320PR1601 has finished reading from the EEPROM successfully, it will drive the ALL\_DONE\_N pin LOW. SMBus/I<sup>2</sup>C target operation is available in this mode before, during or after EEPROM reading. Note during EEPROM reading if the external SMBus/I<sup>2</sup>C controller wants to access DS320PR1601 registers it must support arbitration.

When designing a system for using the external EEPROM, the user must follow these specific guidelines:



- EEPROM size of 2Kb (256 × 8-bit) is recommended.
- Set MODE = L1, configure for SMBus controller mode
- The external EEPROM device address byte must be 0xA0 and capable of 400 kHz operation at 3.3 V supply
- In SMBus/I<sup>2</sup>C modes the SCL, SDA pins must be pulled up to a 3.3 V supply with a pull-up resistor. The value
  of the resistor depends on total bus capacitance. 4.7 kΩ is a good first approximation for a bus capacitance of
  10 pF.

Refer to the *DS160PR1601* and *DS320PR1601* Programming Guide for detail register sets and control configuration procedures.



## 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The DS320PR1601 is a high-speed linear repeater which extends the reach of differential channels impaired by loss from transmission media like PCBs and cables. It can be deployed in a variety of different systems. The following sections outline typical applications and their associated design considerations.

#### 9.2 Typical Applications

The DS320PR1601 is a 16-lane protocol agnostic PCI Express linear redriver. Its protocol agnostic nature allows it to be used in PCI Express x4, x8, and x16 applications. Figure 9-1 shows how single DS320PR1601 can be used in four x4, two x8 or single x16 links.







#### 9.2.1 PCIe x16 Lane Configuration

The DS320PR1601 can be used in server or motherboard applications to boost transmit and receive signals to increase the reach of the host or root complex processor to PCI Express slots or connectors. The section outlines detailed procedure and design requirement for a typical PCIe x16 lane configuration. However, the design recommendations can also be used in x4 or x8 lane configuration.

#### 9.2.1.1 Design Requirements

As with any high-speed design, there are many factors which influence the overall performance. The following list indicates critical areas for consideration during design.

- Use 85 Ω impedance traces when interfacing with PCIe CEM connectors. Length matching on the P and N traces should be done on the single-end segments of the differential pair.
- Use a uniform trace width and trace spacing for differential pairs.
- Back-drill connector vias and signal vias to minimize stub length.
- Use reference plane vias for a low inductance path for the return current.

#### 9.2.1.2 Detailed Design Procedure

In PCIe Gen 3.0, 4.0 and 5.0 applications, the specification requires Rx-Tx (of root-complex and endpoint) link training to establish and optimize signal conditioning settings. In link training, the Rx partner requests a series of FIR – preshoot and deemphasis coefficients (10 presets) from the Tx partner. The Rx partner includes 7-levels of CTLE followed by a single tap DFE. The link training would pre-condition the signal, with an equalized link between the root-complex and endpoint resulting an optimized link. Note that there is no link training in PCIe Gen 1.0 (2.5 Gbps) or PCIe Gen 2.0 (5.0 Gbps) applications.

The DS320PR1601 is designed with linear datapath to pass the Tx Preset signaling (by root complex and end point) onto the Rx (of root complex and end point) for a PCIe link to train and optimize for the Rx equalization settings. The linear redriver helps extend the PCB trace reach distance by boosting the attenuated signals with its own equalization, which allows the Rx to recover signals more easily. The device must be placed in between the Tx and Rx (of root complex and end point) such a way that signal swing of both upstream and downstream signals stays within the linearity range of the device. Adjustments to the DS320PR1601 EQ setting should be performed based on the channel loss to optimize the eye opening in the Rx partner. The available EQ gain settings are provided in Table 7-1. For most PCIe systems the default flat gain setting of 0 dB (flat\_gain = 101) would be sufficient.

The DS320PR1601 can be optimized for a given system utilizing its two configuration modes – SMBus/l<sup>2</sup>C controller mode and SMBus/l<sup>2</sup>C target mode. In SMBus/l<sup>2</sup>C modes the SCL, SDA pins must be pulled up to a 3.3 V supply with a pull-up resistor. The value of the resistor depends on total bus capacitance. 4.7 k $\Omega$  is a good first approximation for a bus capacitance of 10 pF.



Figure 9-2 shows a simplified schematic for x16 lane configuration in SMBus/I<sup>2</sup>C controller mode.



Figure 9-2. Simplified Schematic for PCIe x16 Lane Configuration in SMBus/I<sup>2</sup>C Controller Mode



#### 9.2.1.3 Application Curves

The DS320PR1601 is a linear redriver that can be used to extend channel reach of a PCIe link. Normally, PCIe-compliant Tx and Rx are equipped with signal-conditioning functions and can handle channel losses of up to 36 dB at 32 Gbps (16 GHz) PCIe 5.0. With the DS320PR1601, the total channel loss between a PCIe root complex and an end point can be extended up to 52 dB (18 dB additional) at 16 GHz.

To demonstrate the reach extension capability of the DS320PR1601, two comparative setups are constructed. In first setup as shown in Figure 9-3 there is no redriver in the PCIe 5.0 link. Figure 9-4 shows eye diagram at the end of the link using SigTest. In second setup as shown in Figure 9-5, the DS320PR1601 is inserted in the middle to extend link reach. Figure 9-6 shows SigTest eye diagram.



Figure 9-3. PCIe 5.0 Link Baseline Setup Without Redriver – the Link Elements



DS320PR1601 – the Link Elements



Figure 9-4. PCIe 5.0 link Baseline Setup Without Redriver – Eye Diagram Using SigTest



Figure 9-6. PCIe 5.0 Link Setup with the DS320PR1601 – Eye Diagram Using SigTest

Table 9-1 provides the PCIe 5.0 links without and with the DS320PR1601. The illustration shows that redriver is capable of  $\cong$ 18 dB (additional) reach extension at PCIe 5.0 speed with EQ = 12 (15 dB) and flat\_gain = 011 (-1.2 dB). Note: actual reach extension depends on various signal integrity factors. It is recommended to run signal integrity simulations with all the components in the link to get any guidance.

| Setup                  | Pre Channel Loss | Post Channel Loss | Total Loss | Eye at BER 1E-12 | SigTest Pass? |  |  |  |  |  |  |
|------------------------|------------------|-------------------|------------|------------------|---------------|--|--|--|--|--|--|
| Baseline – no DUT      | —                | —                 | ≅36 dB     | 13.0 ps, 27.8 mV | Pass          |  |  |  |  |  |  |
| With DUT (DS320PR1601) | ≅27 dB           | ≅25 dB            | ≅52 dB     | 13.5 ps, 31.2 mV | Pass          |  |  |  |  |  |  |

#### Table 9-1. PCIe 5.0 Reach Extension Using the DS320PR1601



## 9.3 Power Supply Recommendations

Follow these general guidelines when designing the power supply:

- 1. The power supply should be designed to provide the operating conditions outlined in the *Recommended Operating Conditions* section in terms of DC voltage, AC noise, and start-up ramp time.
- 2. The DS320PR1601 does not require any special power supply filtering, such as ferrite beads, provided that the recommended operating conditions are met. Only standard supply decoupling is required. Typical supply decoupling consists of adequate numbers of 0.1 μF capacitors near device VCC pins, several 1.0 μF and 10.0 bulk capacitors on VCC power plane. The local decoupling (0.1 μF) capacitors must be connected as close to the V<sub>CC</sub> pins as possible and with minimal path to the DS320PR1601 ground pad. For more specific guidance, refer to DS320PR1601RSC-EVM User's Guide.

## 9.4 Layout

#### 9.4.1 Layout Guidelines

The following guidelines should be followed when designing the layout:

- 1. Decoupling capacitors should be placed as close to the VCC pins as possible. Placing the decoupling capacitors directly underneath the device is recommended if the board design permits.
- 2. High-speed differential signals TXnP/TXnN and RXnP/RXnN should be tightly coupled, skew matched, and impedance controlled.
- 3. Vias should be avoided when possible on the high-speed differential signals. When vias must be used, take care to minimize the via stub, either by transitioning through most or all layers or by back drilling.
- 4. GND relief can be used (but is not required) beneath the high-speed differential signal pads to improve signal integrity by counteracting the pad capacitance.
- 5. GND vias should be placed directly beneath the device connecting the GND plane attached to the device to the GND planes on other layers. This has the added benefit of improving thermal conductivity from the device to the board.



## 9.4.2 Layout Example

Figure 9-7. Top Layer View of TI PCIe Riser Card Using DS320PR1601 with CEM Connectors





Figure 9-8. Bottom Layer View of TI PCIe Riser Card Using DS320PR1601 with CEM Connectors



## **10 Device and Documentation Support**

## **10.1 Documentation Support**

#### **10.1.1 Related Documentation**

For related documentation, see the following:

- Texas Instruments, DS320PR1601RSC-EVM User's Guide
- Texas Instruments, DS160PR1601 and DS320PR1601 Programming Guide

## **10.2 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **10.3 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

is a registered trademark of PCI-SIG.

All trademarks are the property of their respective owners.

#### **10.5 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 10.6 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.

## 11 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



#### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-------------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                   |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                   |                       |      | (4)           | (5)                 |              |              |
| DS320PR1601ZDGR       | Active | Production    | NFBGA (ZDG)   354 | 1000   LARGE T&R      | Yes  | SNAGCU        | Level-3-260C-168 HR | -40 to 85    | PR16X        |
| DS320PR1601ZDGR.B     | Active | Production    | NFBGA (ZDG)   354 | 1000   LARGE T&R      | Yes  | SNAGCU        | Level-3-260C-168 HR | -40 to 85    | PR16X        |
| DS320PR1601ZDGT       | Active | Production    | NFBGA (ZDG)   354 | 250   SMALL T&R       | Yes  | SNAGCU        | Level-3-260C-168 HR | -40 to 85    | PR16X        |
| DS320PR1601ZDGT.B     | Active | Production    | NFBGA (ZDG)   354 | 250   SMALL T&R       | Yes  | SNAGCU        | Level-3-260C-168 HR | -40 to 85    | PR16X        |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



Texas

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *A | Il dimensions are nominal |                 |                    |      |      |                          |                          |            |            |            |            |           |                  |
|----|---------------------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
|    | Device                    | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|    | DS320PR1601ZDGR           | NFBGA           | ZDG                | 354  | 1000 | 330.0                    | 44.4                     | 9.5        | 23.4       | 2.0        | 16.0       | 44.0      | Q1               |
|    | DS320PR1601ZDGT           | NFBGA           | ZDG                | 354  | 250  | 330.0                    | 44.4                     | 9.5        | 23.4       | 2.0        | 16.0       | 44.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

3-Jul-2023



\*All dimensions are nominal

| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DS320PR1601ZDGR | NFBGA        | ZDG             | 354  | 1000 | 336.6       | 336.6      | 53.2        |
| DS320PR1601ZDGT | NFBGA        | ZDG             | 354  | 250  | 336.6       | 336.6      | 53.2        |

# ZDG0354A

# **PACKAGE OUTLINE** NFBGA - 1.4 mm max height

PLASTIC BALL GRID ARRAY



NOTES:

NanoFree is a trademark of Texas Instruments.

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing 1. per ASME Y14.5M.
- 2. This drawing is subject to change without notice.



# ZDG0354A

## EXAMPLE BOARD LAYOUT

## NFBGA - 1.4 mm max height

PLASTIC BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. Refer to Texas Instruments Literature number SNVA009 (www.ti.com/lit/snva009).



# ZDG0354A

# **EXAMPLE STENCIL DESIGN**

## NFBGA - 1.4 mm max height

PLASTIC BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated