

# DRV81545: 55V Four-Channel Low-side Driver With Integrated Protection Features

#### 1 Features

- Four-channel integrated low-side switches
  - **235mΩ** R<sub>DS(ON)</sub> at 25°C
  - Output stage 55V operating maximum (60V absolute maximum)
  - Low minimum operating supply voltage range with stable R<sub>DS(ON)</sub> across voltage: 4.5V
  - Selectable current limit from 0.5A up to 3A per channel
  - Integrated catch diodes for flexible decay (external TVS/Zener) as an alternate current path on switch turn-off
- Hardware INx interface for fast switching up to 250kHz
- Diagnostic feedback
  - MCU fault interrupt signal (nFAULT)
- Thermally enhanced surface mount package (PWP20)
- Protection features
  - User settable current limit
  - Independent overtemperature, overcurrent protection for each switch
  - Configurable over-current cut-off delay (COD)

## 2 Applications

- **PLC**
- Distributed I/O
- Field Devices
- General relay and solenoid drive
- Textile machines

## 3 Description

The DRV81545 is a four-channel low-side switch driver that operates from 4.5V to 55V and supports a wide range of load currents. The device integrates four low-side switches with a  $R_{DS(ON)}$  of 235m $\Omega$ , each with a freewheeling diode to the VCLAMP pin. This feature allows the user to either recirculate current or connect an external TVS for inductive load turn-off.

The device can be controlled through a hardware GPIO interface. Each channel features individual overtemperature protection, and an analog current limit adjustable with an external resistor on the ILIM pin. There is an optional cut-off delay (COD) configuration which limits the duration of a currentlimiting condition on the respective channel, helping to prevent damage to the device or the load. Faults are indicated on a fault output pin (nFAULT).

**Package Information** 

| PART NUMBER  | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|--------------|------------------------|-----------------------------|
| DRV81545PWPR | PWP (HTSSOP, 20)       | 6.50mm × 6.40mm             |

- For more information, see Section 10.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Simplified Schematic



## **Table of Contents**

| 1 Features                            | 7 Application and Implementation16                    |
|---------------------------------------|-------------------------------------------------------|
| 2 Applications                        | 7.1 Application Information                           |
| 3 Description                         |                                                       |
| 4 Pin Configuration and Functions     |                                                       |
| 5 Specification4                      | 7.4 Layout20                                          |
| 5.1 Absolute Maximum Ratings4         |                                                       |
| 5.2 ESD Ratings4                      | 8.1 Documentation Support21                           |
| 5.3 Recommended Operating Conditions4 | 8.2 Receiving Notification of Documentation Updates21 |
| 5.4 Thermal Information5              | 8.3 Support Resources21                               |
| 5.5 Electrical Characteristics5       | 8.4 Trademarks21                                      |
| 5.6 Typical Characteristics7          | 8.5 Electrostatic Discharge Caution21                 |
| 6 Detailed Description                | 8.6 Glossary21                                        |
| 6.1 Overview                          | 9 Revision History21                                  |
| 6.2 Functional Block Diagram          | 10 Mechanical, Packaging, and Orderable               |
| 6.3 Feature Description               |                                                       |
| 6.4 Device Functional Modes14         |                                                       |

# **4 Pin Configuration and Functions**



Figure 4-1. 20-Pin PWP Package, HTSSOP (Top View)

**Table 4-1. Pin Functions** 

|              | PIN          |                     |                                                                                                                                                                                   |
|--------------|--------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME         | PWP (20)     | TYPE <sup>(1)</sup> | DESCRIPTION                                                                                                                                                                       |
| POWER AND GR | ROUND        |                     |                                                                                                                                                                                   |
| GND          | 8            | GND                 | Device ground. Connect to system ground.                                                                                                                                          |
| NC           | 9            | _                   | Not connected                                                                                                                                                                     |
| PGND         | 1, 2, 19, 20 | GND                 | Power ground. Connect to system ground.                                                                                                                                           |
| THERMAL PAD  | _            | _                   | Thermal Pad. Connect to system ground. Connect to a continuous ground pour copper plane with direct-connect vias for the best thermal dissipation.                                |
| VCLAMP       | 3, 18        | PWR                 | Connect directly to VM supply, or Zener diode to VM supply or GND                                                                                                                 |
| VM           | 13           | PWR                 | Power supply. Bypass this pin to GND with a 0.1µF capacitor as well as sufficient bulk capacitance.                                                                               |
| CONTROL      |              |                     |                                                                                                                                                                                   |
| COD          | 11           | I                   | Device configuration pin for Cut-off Delay. Connect to an appropriate resistor to GND to set the corresponding cut off delay. Connect directly to GND to disable this feature.    |
| ILIM         | 12           | I                   | Connect a resistor between ILIM and GND to set the current limit and threshold. Do not leave this pin unconnected. Connect directly to GND for the maximum current limit setting. |
| IN1          | 4            | I                   | Controls the output of channel 1. For details, see the Hardware Interface section. Pin has internal pull-down resistor.                                                           |
| IN2          | 5            | I                   | Controls the output of channel 2. For details, see the Hardware Interface section. Pin has internal pull-down resistor.                                                           |
| IN3          | 6            | I                   | Controls the output of channel 3. For details, see the Hardware Interface section. Pin has internal pull-down resistor.                                                           |
| IN4          | 7            | I                   | Controls the output of channel 4. For details, see the Hardware Interface section. Pin has internal pull-down resistor.                                                           |
| nFAULT       | 10           | 0                   | Open drain output. Pulled low when in fault condition. Connect pull-up resistor to external logic supply.                                                                         |
| OUTPUT       |              |                     |                                                                                                                                                                                   |
| OUT1         | 17           | 0                   | Connect to load 1                                                                                                                                                                 |
| OUT2         | 16           | 0                   | Connect to load 2                                                                                                                                                                 |
| OUT3         | 15           | 0                   | Connect to load 3                                                                                                                                                                 |
| OUT4         | 14           | 0                   | Connect to load 4                                                                                                                                                                 |

<sup>(1)</sup> I = input, O = output, PWR = power, GND = ground



## 5 Specification

## 5.1 Absolute Maximum Ratings

Over operating temperature range (unless otherwise noted)(1)

|                                                             | PIN                 | MIN  | MAX                   | UNIT |
|-------------------------------------------------------------|---------------------|------|-----------------------|------|
| Power supply voltage                                        | VM                  | -0.3 | 60                    | V    |
| Output voltage                                              | OUTx                | -0.3 | VCLAMP+0.3            | V    |
| Peak output current                                         | OUTx                |      | Internally<br>limited | - Δ  |
| Clamp voltage                                               | VCLAMP              | -0.3 | 60                    | V    |
| Continuous RMS current on VCLAMP (pins 3, 18 tied together) | VCLAMP              |      | 8                     | Α    |
| Transient current < 1ms on VCLAMP (pin 3, 18 tied together) | VCLAMP              |      | 16                    | Α    |
| OUTx FET recirculation diode current RMS or continuous      | OUTx FET body diode |      | 5                     | Α    |
| Digital input pin voltage                                   | ILIM, INx           | -0.5 | 5.5                   | V    |
| Digital output current                                      | nFAULT              |      | 10                    | mA   |
| Digital output pin voltage                                  | nFAULT              | -0.5 | 7                     | V    |
| Operating virtual junction temperature, T <sub>J</sub>      | 1                   | -40  | 150                   | °C   |
| Storage temperature, T <sub>stg</sub>                       |                     | -60  | 150                   | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

## 5.2 ESD Ratings

|                    |               |                                                                                | VALUE | UNIT |
|--------------------|---------------|--------------------------------------------------------------------------------|-------|------|
| V                  | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±3000 | V    |
| V <sub>(ESD)</sub> | discharge     | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V    |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

#### 5.3 Recommended Operating Conditions

Over operating temperature range (unless otherwise noted)

|                    |                                          |                                    |               | MIN | NOM MAX          | UNIT |
|--------------------|------------------------------------------|------------------------------------|---------------|-----|------------------|------|
| V <sub>M</sub>     | Power supply voltage                     |                                    |               | 4.5 | 55 <sup>(2</sup> | ) V  |
| V <sub>CLAMP</sub> | Output clamp voltage                     |                                    |               |     | 5                | 5 V  |
|                    |                                          |                                    | 1 channel on  |     | 3.3              | 3 A  |
| I <sub>OUT</sub>   | Continuous output current (each channel) | $T_A = 25^{\circ}C^{(1)}$ , no PWM | 2 channels on |     | 2.8              | 3 A  |
|                    |                                          |                                    | 4 channels on |     | 2.0              | ) A  |
| T <sub>AMB</sub>   | Operating Ambient temperature            |                                    |               | -40 | 12               | °C   |
| TJ                 | Operating junction temperature           |                                    |               | -40 | 150              | °C   |

- (1) See Continuous Current Capability for ratings across temperature
- (2) The overcurrent protection does not support short circuit above 50V  $V_{\rm M}$



## **5.4 Thermal Information**

|                       |                                              | DRV81545     |      |
|-----------------------|----------------------------------------------|--------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | PWP (HTSSOP) | UNIT |
|                       |                                              | 20 PINS      |      |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 32.9         | °C/W |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 30.5         | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 13.2         | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 1.2          | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 13.1         | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.3          | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note.

#### 5.5 Electrical Characteristics

 $4.5\text{V} \le \text{V}_{\text{VM}} \le 55\text{V}$ ,  $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150^{\circ}\text{C}$  (unless otherwise noted), Typical values at 24V, 25°C

|                            | PARAMETER                                                                            | TEST CONDITIONS                                                                                                                                                                 | MIN        | TYP  | MAX  | UNIT |
|----------------------------|--------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------|------|------|
| POWER SUPP                 | PLY                                                                                  |                                                                                                                                                                                 |            |      |      |      |
|                            | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                               | V <sub>M</sub> = 24V, No Switching                                                                                                                                              |            |      | 3    | mA   |
| I <sub>VM</sub>            | VM operating supply current                                                          | V <sub>M</sub> = 24V, Output switching at 200kHz                                                                                                                                |            |      | 5    | mA   |
| \/                         | VM undervoltage lockout voltage                                                      | V <sub>M</sub> rising                                                                                                                                                           | 4.1        | 4.25 | 4.45 | V    |
| $V_{UVLO}$                 | VIVI undervoltage lockout voltage                                                    | V <sub>M</sub> falling                                                                                                                                                          | 4.0        | 4.15 | 4.35 | V    |
| V <sub>UVLO_HYS</sub>      | VM undervoltage lockout hysteresis                                                   |                                                                                                                                                                                 |            | 100  |      | mV   |
| t <sub>UVLO</sub>          | VM undervoltage deglitch                                                             |                                                                                                                                                                                 |            | 10   |      | μs   |
| LOGIC-LEVEL                | INPUTS (INx)                                                                         |                                                                                                                                                                                 |            |      |      |      |
| V <sub>IL</sub>            | Input low voltage                                                                    |                                                                                                                                                                                 |            |      | 0.8  | V    |
| V <sub>IH</sub>            | Input high voltage                                                                   |                                                                                                                                                                                 | 2          |      |      | V    |
| V <sub>HYS</sub>           | Input hysteresis                                                                     |                                                                                                                                                                                 |            | 0.4  |      | V    |
| I <sub>IL</sub>            | Input low current                                                                    | V <sub>IN</sub> = 0                                                                                                                                                             | <b>-</b> 5 |      | 5    | μΑ   |
| I <sub>IH</sub>            | Input high current                                                                   | V <sub>IN</sub> = 3.3V                                                                                                                                                          |            | 50   | 100  | μA   |
| OPEN-DRAIN                 | OUTPUT (nFAULT)                                                                      |                                                                                                                                                                                 |            |      | •    |      |
| V <sub>OL</sub>            | Output low voltage for nFAULT                                                        | I <sub>O</sub> = 5mA                                                                                                                                                            |            |      | 0.1  | V    |
| I <sub>OH</sub>            | Output high leakage current for nFAULT                                               | Pull-up resistor to 5V                                                                                                                                                          |            |      | 1    | μΑ   |
| t <sub>nFAULT_</sub> VALID | Time after V <sub>VM</sub> > V <sub>UVLO</sub> (rising) that nFAULT signal is valid. |                                                                                                                                                                                 |            |      | 30   | μs   |
| SWITCHING                  | ,                                                                                    |                                                                                                                                                                                 |            |      |      |      |
| t <sub>R</sub>             | Rise time<br>OUTx rising from 10% to 90%                                             | $V_{\rm M} = 24 V, R_{\rm L} = 48 \Omega, C_{\rm L} = 0.1 {\rm nF}$                                                                                                             |            | 200  | 300  | ns   |
| t <sub>F</sub>             | Fall time                                                                            | $V_M = 24 \text{ V; } R_L = 48\Omega \text{ C}_L = 0.1 \text{nF , input} \\ \text{fall time } < 0.1 \text{ µs, Output falling } 90\% \text{ to} \\ 10\% \text{ of final value}$ |            | 200  | 300  | ns   |
| t <sub>PD</sub>            | Input to output propagation delay                                                    | INx crossing 50% voltage to OUTx falling to 90% $V_{M} = 24 \text{ V; } R_{L} = 48\Omega \text{ C}_{L} = 0.1 \text{nF}$                                                         |            | 300  | 500  | ns   |
| DRIVER OUTF                | PUTS (OUTx)                                                                          |                                                                                                                                                                                 |            |      | '    |      |
| В                          | FFT on registeres                                                                    | V <sub>M</sub> = 24V, I <sub>O</sub> = 500mA, T <sub>J</sub> = 25°C                                                                                                             |            | 235  |      | mΩ   |
| R <sub>DS(ON)</sub>        | FET on resistance                                                                    | V <sub>M</sub> = 24V, I <sub>O</sub> = 500mA, T <sub>J</sub> = 85°C                                                                                                             |            |      | 350  | mΩ   |
| I <sub>OFF</sub>           | Off-state leakage current                                                            | V <sub>OUT</sub> = V <sub>M</sub> = 24V                                                                                                                                         |            | 0.5  |      | μA   |
| I <sub>OFF</sub>           | Off-state leakage current                                                            | V <sub>OUT</sub> = V <sub>M</sub> = 55V                                                                                                                                         |            |      | 10   | μA   |

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



## **5.5 Electrical Characteristics (continued)**

 $4.5 \text{V} \le \text{V}_{\text{VM}} \le 55 \text{V}, -40 ^{\circ}\text{C} \le \text{T}_{\text{J}} \le 150 ^{\circ}\text{C}$  (unless otherwise noted), Typical values at 24V, 25  $^{\circ}\text{C}$ 

|                           | PARAMETER                                                           | TEST CONDITIONS                                                     | MIN | TYP  | MAX | UNIT |
|---------------------------|---------------------------------------------------------------------|---------------------------------------------------------------------|-----|------|-----|------|
| V <sub>F</sub>            | Recirculation Diodes forward voltage                                | V <sub>OUT</sub> = 24V, I <sub>O</sub> = 500mA                      |     |      | 1.2 | V    |
| I <sub>OFF</sub>          | Recirculation Diodes reverse leakage current                        | V <sub>OUT</sub> = 0V, V <sub>CLAMP</sub> = 55V                     |     |      | 10  | μΑ   |
| PROTECTION                | CIRCUITS                                                            |                                                                     |     |      |     |      |
|                           |                                                                     | $R_{ILIM}$ short to GND or $R_{ILIM}$ < 20k $\Omega$                |     | 3    |     | Α    |
|                           | Current limitation value                                            | R <sub>ILIM</sub> = 30kΩ                                            | 1.4 | 2    | 2.6 | Α    |
| I <sub>LIM</sub>          | Follows $60/R_{ILIM}[k\Omega]$ for $30k\Omega \le R_{ILIM} \le$     | R <sub>ILIM</sub> = 60kΩ                                            | 0.7 | 1    | 1.3 | Α    |
|                           | 120kΩ                                                               | R <sub>ILIM</sub> = 90kΩ                                            | 0.4 | 0.66 | 0.9 | Α    |
|                           |                                                                     | R <sub>ILIM</sub> = 120kΩ                                           | 0.3 | 0.5  | 0.7 | Α    |
|                           |                                                                     | R <sub>ILIM</sub> = Short to GND                                    |     | 4    |     | Α    |
|                           | Current limit activation threshold                                  | R <sub>ILIM</sub> = 30kΩ                                            |     | 3    |     | Α    |
| I <sub>LIM_ACTIVATE</sub> |                                                                     | R <sub>ILIM</sub> = 60kΩ                                            |     | 1.5  |     | Α    |
|                           |                                                                     | R <sub>ILIM</sub> = 90kΩ                                            |     | 1    |     | Α    |
|                           |                                                                     | R <sub>ILIM</sub> = 120kΩ                                           |     | 0.75 |     | Α    |
| t <sub>COD_DIS</sub>      | Cut off Delay disable threshold                                     | Value of external resistor below which Cut off function is disabled |     |      | 20  | kΩ   |
|                           | Cut off Dolay                                                       | $R_{COD} = 60k\Omega$                                               | 0.4 | 0.5  | 0.6 | ms   |
| 4                         | Cut off Delay Adjust with external resistor R <sub>COD</sub> to GND | R <sub>COD</sub> = 120kΩ                                            | 0.8 | 1    | 1.2 | ms   |
| t <sub>COD</sub>          | Follows R <sub>COD</sub> [ $k\Omega$ ]/120 ±15% for $60k\Omega$     | R <sub>COD</sub> = 180kΩ                                            | 1.2 | 1.5  | 1.8 | ms   |
|                           | ≤ R <sub>COD</sub> ≤ 240kΩ                                          | $R_{COD} = 240k\Omega$                                              | 1.6 | 2    | 2.4 | ms   |
|                           | Overcurrent protection retry time                                   | $R_{COD} = 60k\Omega$                                               |     | 15.5 |     | ms   |
|                           | Adjust with external resistor R <sub>COD</sub> to GND               | R <sub>COD</sub> = 120kΩ                                            |     | 31   |     | ms   |
| t <sub>RETRY</sub>        | Follows $32*t_{COD} \pm 15\%$ for $60k\Omega \le R_{COD} \le$       | R <sub>COD</sub> = 180kΩ                                            |     | 46.5 |     | ms   |
|                           | 240kΩ                                                               | $R_{COD} = 240k\Omega$                                              |     | 62   |     | ms   |
| T <sub>TSD</sub>          | Thermal shutdown temperature                                        | Die temperature                                                     | 150 | 170  | 190 | °C   |
| T <sub>TSD_HYS</sub>      | Thermal shutdown temperature hysteresis                             |                                                                     |     | 40   |     | °C   |
| t <sub>TSD_DG</sub>       | Thermal shutdown deglitch                                           |                                                                     |     | 20   |     | μs   |

## **5.6 Typical Characteristics**





## **6 Detailed Description**

#### 6.1 Overview

The DRV81545 is a four-channel low-side switch driver that operates from 4.5V to 55V and supports a wide range of load currents. The device integrates four low-side switches with a  $R_{DS(on)}$  of  $235m\Omega$ , each with a freewheeling diode to the VCLAMP pin. This feature allows the user to either recirculate current or connect an external TVS for inductive load turn-off.

The device can be controlled through a hardware GPIO interface. Each channel features individual overtemperature protection, and an analog adjustable current limit with an external resistor on the ILIM pin. There is an optional cut-off delay (COD) configuration which limits the duration of a current-limiting condition on the respective channel, helping to prevent damage to the device or the load. Faults are indicated on a fault output pin (nFAULT).

## 6.2 Functional Block Diagram



Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated

#### **6.3 Feature Description**

#### 6.3.1 Integrated Clamp Diode, VCLAMP

The DRV81545 contains four protected low-side drivers. Each output has an integrated clamp diode connected to a common pin, VCLAMP.

VCLAMP can connect to a Zener or TVS diode to VM or to GND, allowing the switch voltage to exceed the main supply voltage VM. This connection can be beneficial when driving loads that require very fast current decay. Because each output has a diode to the VCLAMP pin, the user can share a single external TVS diode for all 4 channels. Alternatively, VCLAMP can be connected directly to the main power supply voltage (VM).

In all cases, the voltage on the outputs must not be allowed to exceed the DRV81545 maximum output voltage specification. Below are some configurations which are supported by the DRV81545.



Figure 6-1. Slow Decay (VCLAMP Tied to VLOAD)

Figure 6-2. Fastest Decay (TVS/Zener VCLAMP to VLOAD)



Figure 6-3. Fast Decay (TVS/Zener CLAMP to GND)



| Table 6- | 1. VC | LAMP | Decay | Modes |
|----------|-------|------|-------|-------|
|----------|-------|------|-------|-------|

| VCLAMP<br>CONNECTION  | DECAY MODE | WHEN TO USE                                                                                                                                               | V <sub>L</sub> VOLTAGE                        |
|-----------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|
| Directly to VLOAD     | Slow Decay | Loads that do not need fast decay. Safe for the full VM operating range.                                                                                  | $V_{\rm L} = -V_{ m diode}$                   |
| TVS or Zener to VLOAD | Fast Decay | Fastest current decay. Not recommended when VM or VLOAD > 28V due to chance of exceeding OUTx maximum voltage.                                            | $V_{L} = -[V_{diode} + V_{zener}]$            |
| TVS or Zener to GND   | Fast Decay | Lower clamping voltage than TVS to VLOAD, but slightly less fast current decay. TVS needs higher breakdown voltage than VLOAD to prevent leakage current. | $V_{L} = -[V_{diode} + V_{zener} - V_{LOAD}]$ |

#### 6.3.2 Protection Circuits

The DRV81545 is protected from VM undervoltage, per-channel overtemperature, die overtemperature, and overcurrent events.

#### 6.3.2.1 ILIM Analog Current Limit

The DRV81545 implements an analog current limit on each output as a protection against short circuits or capacitive loads with large inrush current. If the output stage sees a high-current condition  $I > I_{LIM\_ACTIVATE}$ , the FET gate drive voltage is reduced to regulate the output current at the  $I_{LIM}$  level. This gate drive adjustment operates the FET in the linear region, resulting in a much higher  $R_{DS(ON)}$  and dissipating significant power. This current limiting feature (ILIM) is designed to be similar to overcurrent protection, but instead of completely shutting the FET off during an overcurrent event, the current is limited to a safe level until the device overheats.

Figures Figure 6-4 and Figure 6-5 show ILIM reducing the inrush current to a safe level before steady-state continuous current, such as in the case of a capacitive load. This feature provides system-level benefits of reducing PCB trace width and reducing the system power supply capability requirements.



Figure 6-4. High Startup Current Without Current Limiting Protection

Figure 6-5. Controlled Startup Current With ILIM Current Limiting Protection

The analog current limit level,  $I_{LIM}$ , can be configured with a pull-down resistor on the ILIM pin to GND as shown in Table 6-2. The same value of  $I_{LIM}$  is set for all four channels based on  $R_{ILIM}$ . The current limit condition on one channel does not affect other channels, unless there is an event such as a chip-wide over-temperature.

| Table 6-2 | . Analog | <b>Current Limit</b> | Level De | pending | on ILIM Resistor |
|-----------|----------|----------------------|----------|---------|------------------|
|-----------|----------|----------------------|----------|---------|------------------|

| R <sub>ILIM</sub> RESISTOR BETWEEN ILIM PIN AND GND | CURRENT LIMIT LEVEL, I <sub>LIM</sub>             |  |  |
|-----------------------------------------------------|---------------------------------------------------|--|--|
| $0 \le R_{LIM} < 20k\Omega$                         | 3A                                                |  |  |
| $30k\Omega \le R_{LIM} \le 120k\Omega$              | $I_{LIM}[A] = 60/R_{LIM}[k\Omega]$                |  |  |
| R <sub>LIM</sub> ≥ 120kΩ                            | $I_{LIM}[A] = 60/R_{LIM}[kΩ]$ , can be non-linear |  |  |

Figure 6-6 shows the active current limit during  $t_{\text{TIME\_TO\_TSD}}$  during a short condition with cut-off delay disabled  $(0k\Omega \le R_{\text{COD}} < 20k\Omega)$ . The cut-off delay feature is explained further in Section 6.3.2.2. After the channel shuts off, the channel retries only after the channel temperature returns to safe level  $(t_{\text{TSD}} - t_{\text{TSD\_HYS}})$ . If the channel INx state changes during a  $I_{\text{LIM}}$  condition the controller responds to the input state change, such as shutting off the output. If the device has shut off due to TSD and the temperature is still above a safe level, the device does not respond to the input state change, meaning the devices does not turn the output back on if the device is still too hot, even if INx is toggled.



Figure 6-6. Current Limit Response to Short With Thermal Shutdown Based Retry (Cut-Off Delay Disabled)

Figure 6-7 shows a simplified schematic of the analog current limit circuit for each low-side FET.



Figure 6-7. Analog Current Limit and Sensing Diagram

## 6.3.2.1.1 Effect of Load Resistance on Power Dissipation Before TSD

The resistance of the load affects how long the channel operates in the linear region before hitting thermal shutdown. The resistance functions similarly to a linear drop-out regulator (LDO), where a higher voltage drop requires the device to dissipate more power.

For example, take a 24V system with a 1A  $I_{LIM}$  setting for a  $5\Omega$  load versus an  $11\Omega$  load. Without current limiting these draw 4.8A and 2.2A respectively, but with the  $I_{LIM}$  feature, these regulate to 1A. Use Equation 1 to calculate the linear region resistance of the FET to achieve this 1A current limit:

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



$$I = \frac{V}{R} \tag{1}$$

$$I_{LIM} = \frac{V_{VM}}{\left[R_{LOAD} + R_{DS(ON)}\right]}$$
 (2)

Rearrange Equation 2 to solve for  $R_{DS(ON)}$ , then plug in the system values for loads  $5\Omega$  and  $11\Omega$ :

$$R_{DS(ON)} = \left[\frac{V_{VM}}{I_{LIM}}\right] - R_{LOAD}$$
(3)

$$R_{DS(ON)\_5\Omega} = \left(\frac{24V}{1A}\right) - 5\Omega \to R_{DS(ON)\_5\Omega} = 19\Omega$$
(4)

$$R_{DS(ON)_{-}11\Omega} = \left(\frac{24V}{1A}\right) - 11\Omega \rightarrow R_{DS(ON)_{-}11\Omega} = 13\Omega$$

$$(5)$$

Use this resistance to calculate the power dissipated inside the DRV81545 FET:

$$P_{\text{FET\_5}\Omega} = I^2 \times R = 1A^2 \times 19\Omega = 19W$$
(6)

$$P_{\text{FET }11\Omega} = I^2 \times R = 1A^2 \times 13\Omega = 13W \tag{7}$$

As in Equation 6 and Equation 7, even though both loads are limited to 1A, the DRV81545 has to dissipate more power for a  $5\Omega$  load than an  $11\Omega$  load. This power dissipation directly correlates with the temperature rise of the FET over time. More power dissipated means the channel hits thermal shutdown faster.

#### 6.3.2.2 Cut-Off Delay (COD)

Since the analog current limit condition results in very high power dissipation, the DRV81545 offers a cut-off delay feature that controls the maximum length of an I<sub>LIM</sub> or overcurrent condition. t<sub>COD</sub> can be adjusted with a pull-down resistor on the COD pin as shown in Table 6-3.

Table 6-3. Cut-Off Delay (COD) Settings

| R <sub>COD</sub> RESISTOR<br>BETWEEN COD PIN AND<br>GND | FUNCTION BEHAVIOR                                                                                                 | nFAULT PIN                                                                                                     |  |
|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--|
| 0 ≤ R <sub>COD</sub> < 20kΩ                             | Cut-off delay function is disabled, Output stage and IC are protected by thermal shut down only                   | Pulled low when a channel hits thermal shutdown.<br>Released when channel temperature returns to safe<br>level |  |
| $60k\Omega \le R_{COD} \le 240k\Omega$                  | Current limit allowed to persist for $t_{COD} = R_{COD}(k\Omega)/$<br>120ms typical, before power stage shuts off | Pulled low when t <sub>COD</sub> elapses. Released when t <sub>RET</sub> elapses.                              |  |
| R <sub>COD</sub> ≥ 240kΩ                                | $t_{COD}$ = $R_{COD}(k\Omega)/120$ ms, but linearity is not specified.                                            | elapses.                                                                                                       |  |

For  $60k\Omega \le R_{COD} \le 240k\Omega$ , the device lasts in current limit condition for duration  $t_{COD} = R_{COD}(k\Omega)/120ms$ . After the channel shuts off, the channel retries only after an interval of  $t_{RETRY} = (t_{COD} \times 32)$  ms typical. If the user changes channel state during a current limit condition, the controller responds to the input state change. During t<sub>RETRY</sub>, however, the controller does not respond to an input state change.

For  $R_{COD} \ge 240 k\Omega$  the same equation holds true,  $t_{COD}$  (ms) =  $R_{COD}(k\Omega)/120$ , but linearity is not specified.

If a thermal shutdown occurs during the COD interval, the channel turns off and retries once the temperature reaches safe level. The COD timer is paused for the duration the output turns off due to thermal shutdown.



Figure 6-8. Current Limit Circuit Response to Short with COD Enabled

The cut-off delay-based timing of  $t_{COD}$  and  $t_{RETRY}$  feature reduces the average power dissipation compared to thermal-shutdown based retry. Without COD, the device recovers from thermal shutdown in 1-5ms at room temperature with one channel on. With COD, the device waits the full  $t_{RETRY}$  period before re-enabling the output. For example, let's calculate the average power dissipation per cycle with versus without COD for  $R_{ILIM}$ =100k $\Omega$ ,  $V_{VM}$ = $V_{LOAD}$  = 24V,  $R_{LOAD}$  = 1 $\Omega$ 

$$I_{LIM} = \frac{60}{R_{ILIM}} = \frac{60}{100} = 0.6A \tag{8}$$

$$P_{\text{OUTx\_ILIM}} = V_{\text{OUTx}} \times I_{\text{LIM}} = [V_{\text{LOAD}} - I_{\text{LIM}} \times R_{\text{LOAD}}] \times I_{\text{LIM}}$$

$$= [24V - 1\Omega \times 0.6A] = 0.6A = 14.0W$$
(9)

With cut-off delay enabled  $(60k\Omega \le R_{COD} \le 240k\Omega)$  the average current depends on the  $t_{COD}$  and the  $t_{RETRY} = t_{COD} \times 32ms$ . For  $R_{COD} = 120k\Omega$ 

$$t_{COD} = \frac{R_{COD}[k\Omega]}{120} = \frac{120}{120} = 1 \text{ms}$$
 (10)

$$t_{RETRY} = t_{COD} \times 32 = 1 \text{ms} \times 32 = 32 \text{ms}$$
 (11)

$$P_{\text{COD\_AVERAGE}} = \frac{\left[P_{\text{OUTx\_ILIM}} \times t_{\text{COD}}\right]}{t_{\text{COD}} + t_{\text{RETRY}}} = \frac{\left[14.0W \times 1ms\right]}{1ms + 32ms} = 0.43W$$
(12)

Without cut-off delay (COD pin connected to GND, or  $R_{COD}$  <  $20k\Omega$ ) the device automatically retries after thermal hysteresis ( $T_J$  < ( $t_{TSD}$  –  $t_{TSD\_HYS}$ ). Calculate the average power dissipation using a retry time of  $t_{TSD}$  HYS RETRY = 2.5ms and the same 1ms on-time as if the device thermal shutdown after  $t_{TSD}$  = 1ms:

$$P_{\text{ILIM\_AVERAGE}} = \frac{\left[P_{\text{OUTx\_ILIM}} \times t_{\text{TSD}}\right]}{\left[t_{\text{TSD}} + t_{\text{TSD\_HYS\_RETRY}}\right]} = \frac{\left[14.0W \times 1ms\right]}{\left[1ms + 2.5ms\right]} = 4W \tag{13}$$

Cut-off delay results in a significantly lower average power dissipation (0.43W in this example) than thermal-shutdown based protection (4W in this example). This result leads to lower overall system heating and better performance on adjacent device channels.

## 6.3.2.3 Thermal Shutdown (TSD)

A dedicated thermal sensor is placed close to each power FET. When a channel encounters an overtemperature condition, the corresponding power FET is disabled and the NFAULT pin is asserted low. The thermal protection of the four output power stages is independent.

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback

If the die temperature exceeds safe limits, all output FETs are disabled and the nFAULT pin is driven low. After the die temperature has fallen to a safe level, operation automatically resumes.

#### 6.3.2.4 Undervoltage Lockout (UVLO)

Whenever the voltage on the VM pin falls below the UVLO falling threshold voltage, V<sub>UVLO</sub>, all circuitry in the device is disabled, the output FETS are disabled, and all internal logic is reset. Operation continues when the V<sub>VM</sub> voltage rises above the UVLO rising threshold, as shown in Figure 6-9



Figure 6-9. VM UVLO Operation

#### 6.3.3 Fault Conditions Summary

Table 6-4 summarizes the fault conditions and how to recover from each condition. Additionally, the nFAULT pin is pulled low momentarily when the device first wakes up (VM >  $V_{UVLO(rising)}$ ). After time  $t_{nFAULT\_VALID}$  the nFAULT pin accurately reports any fault states, but during the t<sub>nFAULT VALID</sub> time the microcontroller can ignore any nFAULT low signals.

**RECOVERY FAULT NFAULT PIN** Channel Overtemperature, T<sub>J CHx</sub> > T<sub>TSD</sub> Pulled Low  $T_J < (T_{TSD} - T_{TSD HYS})$ Global (Die) Overtemperature,  $T_{.I} > T_{TSD}$ Pulled Low  $T_J < (T_{TSD} - T_{TSD HYS})$ COD time expiry, when COD enabled Pulled Low t<sub>RETRY</sub> elapses VM Undervoltage (UVLO), V<sub>VM</sub> < V<sub>UVLO</sub> VM falling Internal circuits disabled V<sub>VM</sub> > V<sub>UVLO</sub> VM rising

**Table 6-4. Fault Conditions Summary** 

#### 6.4 Device Functional Modes

#### 6.4.1 Hardware Interface Operation

The DRV81545 can be controlled through a simple hardware interface where IN<sub>X</sub> decides state of OUT<sub>X</sub>. When the INx pin is driven high, internal logic switches on the corresponding output FET. Setting INx low switches off the corresponding OUTx FET. Table 6-5 lists this control scheme.

Table 6-5. Hardware Control Mode for Channel x

| INx | OUTx | DESCRIPTION          |  |  |
|-----|------|----------------------|--|--|
| 0   | Hi-Z | OUTx disabled (Hi-Z) |  |  |
| 1   | L    | OUTx FET on          |  |  |

#### 6.4.2 Parallel Outputs

Two outputs can be connected together in parallel for higher current. Figure 6-10 shows the schematic of DRV81545 driving two solenoid loads. The device also supports paralleling all four channels together.



Figure 6-10. Drive Two Solenoids with Higher Current

Take care that the recirculation current on the VCLAMP pin does not exceed the absolute maximum ratings for continuous RMS current or transient current <1ms. PWM with a large inductive load can cause high current on VCLAMP.



## 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 7.1 Application Information

The DRV81545 is a quad channel low side that can be used to drive loads to ground such as bulbs, coils, unipolar BDC motors, capacitive loads like LED modules. Channels can be paralleled to drive higher current. For inductive loads that need PWM type control, the DRV81545 also integrates catch diodes from OUT to VCLAMP that can be used to recirculate current for a slow decay. For fast turn-off the user can connect a breakdown Zener at the VCLAMP pin for a fast decay of current in an Inductive load.

#### 7.2 Typical Application



Figure 7-1. Typical Application Schematic

Figure 7-1 shows the application schematic of the DRV81545. VLOAD and VM can be tied together, or can be different voltages as long as the voltages do not exceed any pin absolute maximum ratings.

#### 7.2.1 External Components

Table 7-1 lists the recommended external components for the DRV81545, and Table 7-2 lists additional components that can be used to improve performance or add electrical isolation.

**Table 7-1. Required External Components** 

| SYMBOL              | DESCRIPTION                                                | VALUE                                                                          | PURPOSE |  |  |
|---------------------|------------------------------------------------------------|--------------------------------------------------------------------------------|---------|--|--|
| C <sub>VM</sub>     | Capacitor on VM                                            | 1uF Supply voltage filtering                                                   |         |  |  |
| C <sub>BULK</sub>   | Bulk capacitor on VM                                       | 47uF – 100uF Supply voltage inrush and ripple smoothing                        |         |  |  |
| R <sub>COD</sub>    | Pull-down resistor on COD pin                              | Set resistance based on desired cut-off delay                                  |         |  |  |
| R <sub>ILIM</sub>   | Pull-down resistor on ILIM pin                             | Set resistance based on current limit desired                                  |         |  |  |
| R <sub>nFAULT</sub> | Pull-up resistor to logic voltage on open-drain nFAULT pin | 10kΩ Bias the nFAULT voltage to high when the properties of the not pulled low |         |  |  |

**Table 7-2. Optional External Components** 

| SYMBOL                 | DESCRIPTION                           | VALUE               | PURPOSE                                                                         |  |
|------------------------|---------------------------------------|---------------------|---------------------------------------------------------------------------------|--|
| C <sub>OUT</sub>       | Capacitor on each OUTx to GND         | 10nF                | Filtering for system level ESD                                                  |  |
| TVS <sub>SURGE</sub>   | Surge diode on VCLAMP pin             | SMAJ33CA or TVS3300 | Protection against system level voltage surge and for inductive demagnetization |  |
| U <sub>ISOLATION</sub> | Quad-channel digital isolator for INx | ISO6440             | Provide electrical isolation between rest of the circuit and the DRV81545       |  |

#### 7.2.2 Continuous Current Capability

Table 7-3 below shows an estimation of the continuous current ability of each channel with different numbers of channels on for different ambient temperatures. Row 1 Channel on illustrates the continuous current ability if 1 OUT is on, and the other 3 outputs are off. Row 2 Channels on illustrates if 2 channels are on with an equal load and the other two outputs are off. Row 4 Channels on illustrates if all 4 channels are on simultaneously with an equal load on each one. For example, with 4 Channels on each channel can output 2.0A for a total of 8.0A running through the device.

This data is from bench tests on a large PCB with layout optimized for power dissipation, the continuous current capability is different for every system and PCB design.

Table 7-3. FET DC Current Capability per OUTx

| Setup         | 25°C | 55°C | 85°C | 125°C |
|---------------|------|------|------|-------|
| 1 Channel on  | 3.3A | 3.0A | 2.6A | 2.0A  |
| 2 Channels on | 2.8A | 2.5A | 2.2A | 1.7A  |
| 4 Channels on | 2.0A | 1.8A | 1.6A | 1.2A  |

Note that this only applies for loads that are continuous ON, not PWM. Switching the outputs with PWM introduces switching losses which further heat the device and results in significantly less average current capability.

#### 7.2.3 Power Dissipation

Power dissipation in the DRV81545 device is dominated by the power dissipated in the output FET resistance, or  $R_{DS(on)}$ . Average power dissipation of each FET when running a static load can be roughly estimated by Equation 14:

$$P = R_{DS(ON)} \times [I_{OUT}]^2$$
(14)

#### where

- P is the power dissipation of one FET
- R<sub>DS(ON)</sub> is the resistance of each FET
- I<sub>OUT</sub> is equal to the average current drawn by the load.

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



At start-up and fault conditions, this current is much higher than normal running current; consider these peak currents and duration. When driving more than one load simultaneously, the power in all active output stages must be summed.

The maximum amount of power that can be dissipated in the device is dependent on ambient temperature and heatsinking.

Note that  $R_{DS(on)}$  increases with temperature, so as the device heats, the power dissipation increases. Take this action into consideration when sizing the heatsink.

#### 7.2.4 Application Curves



Figure 7-2.  $t_{COD}$  = 1ms with  $R_{COD}$  = 120k $\Omega$ , 12V, 12 $\Omega$  Load, VCLAMP Shorted to VM



Figure 7-3.  $t_{RETRY}$  = 46.5ms with Cut-Off Delay (COD) Enabled,  $R_{COD}$  = 180 $k\Omega$ , 12V, 12 $\Omega$  1mH Load, VCLAMP Shorted to VM

#### 7.3 Power Supply Recommendations

#### 7.3.1 Bulk Capacitance

Appropriate local bulk capacitance is an important factor in motor drive system design. Having more bulk capacitance is generally beneficial, although the disadvantages include increased cost and physical size. Bulk capacitors near the motor driver act as a local reservoir of electrical charge to smooth out the motor current variation.

Experienced engineers often use general guidelines about bulk capacitance to select the capacitor values. One such guideline says to use at least  $1\mu F$  to  $4\mu F$  of capacitance for each Watt of load power. For example, a solenoid which draws 4 Amps from a 24V supply has a power of 96 Watts, leading to bulk capacitance of  $96\mu F$  to  $384\mu F$ , using this general guideline.

The voltage rating for bulk capacitors must be higher than the operating voltage, to provide margin for cases when the motor transfers energy to the supply.

A large value of bulk capacitance is desired to provide a constant VM supply voltage during current transitions, such as solenoid start-up, changes in load torque, or PWM operation. A working estimate of the required capacitance for consistent supply is essential to reduce complexity, cost and size of board electronics. We can use a general guideline method to find an appropriate capacitor size based on the expected load current variation and allowable motor supply voltage variation:

$$C_{BULK} > k \times \Delta I_{MOTOR} \times T_{PWM} \div \Delta V_{SUPPLY}$$
(15)

Where:

C<sub>BULK</sub> is the bulk capacitance

k is a scale factor to account for the ESR for typical capacitors in this type of application;  $k \approx 3$  is practical for these cases.

 $\Delta I_{MOTOR}$  is the expected variation in motor current,  $i_{max} - i_{min}$ 

T<sub>PWM</sub> is the PWM period which is the reciprocal of the PWM frequency

 $\Delta V_{SUPPLY}$  is the allowable variation in the motor supply voltage.

Figure 7-4 plots several data points and applies this general guideline, showing relatively good agreement.



Figure 7-4. Measured Results and 3 × General Guideline, Accounting for Real-World Non-Zero ESR Values of Electrolytic Capacitors

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback



See also the Bulk Capacitor Sizing for DC Motor Drive Applications application note.

#### 7.4 Layout

#### 7.4.1 Layout Guidelines

- Place the bulk capacitor to minimize the distance of the high-current path through the motor driver device.
   Make the connecting metal trace widths as wide as possible, and numerous vias must be used when connecting PCB layers. These practices minimize inductance and allow the bulk capacitor to deliver high current.
- Use wide metal traces for the high-current device outputs.
- The VM pins are bypassed to GND pins using low-ESR ceramic bypass capacitors with a recommended value rated for VM. The capacitors are placed as close to the VM pins as possible with a thick trace or ground plane connection to the device VNEG pins.
- In general, inductance between the power supply pins and decoupling capacitors must be avoided.
- The thermal PAD of the package must be connected to system ground.
  - Try to use a big unbroken single ground plane for the whole system / board. The ground plane can be made at bottom PCB layer. Figure 7-5 shows an example of temperature rise from constricted versus continuous ground pours underneath the driver.
  - To minimize the impedance and inductance, the traces from ground pins are as short and wide as
    possible, before connecting to bottom layer ground plane through vias.
  - Use multiple vias to reduce the impedance.
  - Try to clear the space around the device as much as possible especially at bottom PCB layer to improve the heat spreading.
  - Single or multiple internal ground planes connected to the thermal PAD also help spread the heat and reduce the thermal resistance.
- For more layout guidelines and best practices see the Best Practices for Board Layout of Motor Drivers
  application note.



Figure 7-5. Broken Ground vs Continuous Ground Pour Heat Map

#### 7.4.2 Layout Example

For the layout example, see the evaluation module (EVM). The Altium design files can be downloaded from the DRV81545EVM product folder.

## 8 Device and Documentation Support

## 8.1 Documentation Support

#### 8.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Best Practices for Board Layout of Motor Drivers application note
- Texas Instruments, Bulk Capacitor Sizing for DC Motor Drive Applications application note
- Texas Instruments, PowerPAD™ Made Easy application note
- Texas Instruments, PowerPAD™ Thermally Enhanced Package application note

## 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

PowerPAD<sup>™</sup> and TI E2E<sup>™</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

## 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision \* (October 2025) to Revision A (December 2025)

Page

Changed the document status from Advance Information to Production Data......

## 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2025 Texas Instruments Incorporated

www.ti.com 14-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins    | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                   |                       |      | (4)                           | (5)                        |              |                  |
| PDRV81545PWPR         | Active | Preproduction | HTSSOP (PWP)   20 | 3000   LARGE T&R      | -    | Call TI                       | Call TI                    | -40 to 125   |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

6.5 x 4.4, 0.65 mm pitch

SMALL OUTLINE PACKAGE

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# in in the second second

# PowerPAD<sup>™</sup> TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



## PowerPAD is a trademark of Texas Instruments.

#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. Reference JEDEC registration MO-153.
- 5. Features may differ or may not be present.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025