





**DLPC900** DLPS037H - OCTOBER 2014 - REVISED JUNE 2024

# **DLPC900 Digital Controller for Advanced Light Control**

#### 1 Features

- Scalable controller supporting DLP500YX, DLP5500, DLP6500, DLP670S, and DLP9000 digital micromirror devices (DMDs) for highresolution industrial and display applications
- Supports multiple high-speed pattern rates up to:
  - 16129Hz (DLP500YX, 1-bit pre-stored pattern
  - 2016Hz (DLP500YX, 8-bit pre-stored pattern mode with illumination modulation)
  - 1008Hz (DLP500YX, 16-bit pre-stored pattern mode with illumination modulation)
- Internal DRAM: 128 megabytes
- External flash capability: 128-megabyte external flash capability
- 1-to-1 input mapping to micromirrors
- Easy synchronization with cameras and sensors
  - Two configurable input and output triggers
- Fully programmable GPIO and PWM signals
- Multiple control interfaces
  - One USB 1.1 target port and three I<sup>2</sup>C ports
  - LED enable and PWM generators
- Video mode
  - Dual 24-bit RGB inputs up to 120Hz
  - YUV, YCrCb, or RGB data format
  - Standard video from XGA to WQXGA
  - DLP9000 (WQXGA), DLP500YX (2048 × 1200), and DLP670S (2716 × 1600) require two **DLPC900** controllers

### 2 Applications

- 3D machine vision and optical inspection
- 3D printing and additive manufacturing
- Ophthalmology
- 3D scanners for limb and skin measurement
- Intelligent and adaptive lighting
- 3D imaging microscopes

### 3 Description

The DLP® DLPC900 is a scalable digital micromirror device (DMD) controller that supports reliable DLP5500. DLP6500. operation of DLP500YX, DLP670S. and DLP9000 DMDs. This performance DMD controller enables programmable, high-speed pattern rates for advanced light control, especially in industrial applications. DLPC900 pattern rates enable fast and accurate 3D scanning and 3D printing, as well as support high-resolution and intelligent imaging applications. DLPC900 offers 128 megabytes of embedded internal DRAM for convenient buffering of between 400 to 1024 1-bit patterns depending on DMD. Input and output triggers offer easy connection and synchronization with a variety of cameras, sensors, and other peripherals.

Go to the TI DLP® light-control technology page to learn how to get started. DLP® advanced light control resources include evaluation modules, reference designs, optical module manufacturers, and DLP® design network partners.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE<br>SIZE   |
|-------------|------------------------|-------------------|
| DLPC900     | BGA (516)              | 27.00mm × 27.00mm |

For more information, see the Mechanical, Packaging, and Orderable addendum.



Simplified Application



# **Table of Contents**

| 1 Features                                        | 1        |
|---------------------------------------------------|----------|
| 2 Applications                                    | <b>1</b> |
| 3 Description                                     |          |
| 4 Pin Configuration and Functions                 | 3        |
| 5 Specifications                                  |          |
| 5.1 Absolute Maximum Ratings                      | . 19     |
| 5.2 ESD Ratings                                   |          |
| 5.3 Recommended Operating Conditions              | 20       |
| 5.4 Thermal Information                           |          |
| 5.5 Electrical Characteristics                    | 21       |
| 5.6 System Oscillators Timing Requirements (1)    | 24       |
| 5.7 Power-Up and Power-Down Timing Requirements.  | . 25     |
| 5.8 JTAG Interface: I/O Boundary Scan Application |          |
| Timing Requirements                               | . 28     |
| 5.9 JTAG Interface: I/O Boundary Scan Application |          |
| Switching Characteristics                         | . 28     |
| 5.10 Programmable Output Clocks Switching         |          |
| Characteristics                                   | 29       |
| 5.11 Port 1 and 2 Input Pixel Interface Timing    |          |
| Requirements                                      | 29       |
| 5.12 Two Pixels Per Clock (48-Bit Bus) Timing     |          |
| Requirements                                      | 30       |
| 5.13 Synchronous Serial Port (SSP) Switching      |          |
| Characteristics                                   |          |
| 5.14 DMD Interface Switching Characteristics      | 33       |
| 5.15 DMD LVDS Interface Switching Characteristics |          |
| 5.16 Source Input Blanking Requirements           | . 35     |
| 6 Detailed Description                            | 36       |

| 6.1 Overview                                          | . 36 |
|-------------------------------------------------------|------|
| 6.2 Functional Block Diagram                          | 36   |
| 6.3 Feature Description                               |      |
| 6.4 Device Functional Modes                           |      |
| 7 Application and Implementation                      | 50   |
| 7.1 Application Information                           | 50   |
| 7.2 Typical Applications                              | 50   |
| 8 Power Supply Recommendations                        | .59  |
| 8.1 System Power Regulation                           | .59  |
| 8.2 System Environment and Defaults                   | .60  |
| 8.3 System Power-Up Sequence                          | .60  |
| 8.4 System Reset Operation                            | .62  |
| 9 Layout                                              | .63  |
| 9.1 Layout Guidelines                                 | 63   |
| 9.2 Layout Example                                    | 74   |
| 9.3 Thermal Considerations                            | .75  |
| 10 Device and Documentation Support                   | .77  |
| 10.1 Device Support                                   | 77   |
| 10.2 Documentation Support                            |      |
| 10.3 Receiving Notification of Documentation Updates. | .79  |
| 10.4 Support Resources                                | 79   |
| 10.5 Trademarks                                       | .79  |
| 10.6 Electrostatic Discharge Caution                  | .79  |
| 10.7 Glossary                                         |      |
| 11 Revision History                                   | 80   |
| 12 Mechanical, Packaging, and Orderable               |      |
| Information                                           | 81   |



# **4 Pin Configuration and Functions**



Figure 4-1. ZPC Package 516-Pin BGA Bottom View



### **Table 4-1. Initialization Pin Functions**

| PIN I/O CLK |        | CLK   |                         |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|--------|-------|-------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME        | NUMBER | POWER | I/O TYPE <sup>(1)</sup> | SYSTEM | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| POSENSE     | P22    | VDD33 | l <sub>4</sub><br>H     | Async  | Power-on sense is an active high signal with hysteresis, generated from an external voltage monitor circuit. This signal is driven active high when all the controller supply voltages have reached 90% of their specified minimum voltage. This signal is driven inactive low after the falling edge of PWRGOOD as shown in Figure 5-4 and Figure 5-5. Refer to Section 5.7 for more details.                                                                                                                                                                                                                                                                                                                       |
| PWRGOOD     | T26    | VDD33 | I <sub>4</sub><br>H     | Async  | Power Good is an active high signal with hysteresis that is provided from an external voltage monitor circuit. A high value indicates all power is within operating voltage specifications and the system is safe to exit its RESET state. Refer to Section 5.7 for more details.                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| EXT_ARSTZ   | T24    | VDD33 | O <sub>2</sub>          | Async  | General purpose active low reset output signal. This output is driven low immediately after POSENSE is externally driven low, placing the system in RESET and remains low while POSENSE remains low. EXT_ARSTZ will continue to be held low after POSENSE is driven high and released by the controller firmware. EXT_ARSTZ is also driven low approximately 5µs after the detection of a PWRGOOD or any internally generated reset. In all cases, it will remain active for a minimum of 2ms.                                                                                                                                                                                                                       |
| CTRL_ARSTZ  | T25    | VDD33 | O <sub>2</sub>          | Async  | Controller active low reset output signal. This output is driven low immediately after POSENSE is externally driven low and remains low while POSENSE remains low. CTRL_ARSTZ will continue to be held low after POSENSE is driven high and released by the controller firmware. CTRL_ARSTZ is also optionally asserted low approximately 5µs after the detection of a PWRGOOD or any internally generated reset. In all cases it will remain active for a minimum of 2ms.                                                                                                                                                                                                                                           |
| AFE_ARSTZ   | AC12   | VDD33 | O <sub>2</sub>          | Async  | Analog Front End active low reset output signal. This output is driven low immediately upon asserting power-up reset (POSENSE) low and remains low while POSENSE remains low. AFE_ARSTZ continues to be held low after the release of power-up reset (that is, POSENSE set high) until released by software. AFE_ARSTZ is also asserted low approximately 5µs after the detection of a PWRGOOD or any internally generated reset. In all cases, it remains active for a minimum of 2ms after the reset condition is released by software. Note that the ASIC contains a software register that can be used to independently drive this output. This pin requires an external $4.7 \mathrm{k}\Omega$ pullup resistor. |
| AFE_IRQ     | AB13   | VDD33 | I <sub>4</sub>          | Async  | Analog Front End interrupt active high signal. This signal includes an internal pulldown and uses hysteresis.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |

- (1) Refer to I/O Type and Subscript Definition (Table 4-15).
   (2) Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.

#### **Table 4-2. DMD Control Pin Functions**

| PIN                                              |                          | I/O   I/O TYPE <sup>(1)</sup> |                | CLK    | DESCRIPTION(2)                                                                                                                                                                                                   |
|--------------------------------------------------|--------------------------|-------------------------------|----------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                             | NUMBER                   | POWER                         | "O TIPE        | SYSTEM | DESCRIPTION /                                                                                                                                                                                                    |
| DADOEZ                                           | AE7                      | VDD33                         | O <sub>5</sub> | Async  | DMD output-enable (active low). This signal does not apply to the secondary controller in a two-controller system configuration. On the secondary controller, this pin is reserved and must be left unconnected. |
| DADADDR_3<br>DADADDR_2<br>DADADDR_1<br>DADADDR_0 | AD6<br>AE5<br>AF4<br>AB8 | VDD33                         | O <sub>5</sub> | Async  | DMD address. This signal does not apply to the secondary controller in a two-controller system configuration. On the secondary controller, this pin is reserved and must be left unconnected.                    |

**Table 4-2. DMD Control Pin Functions (continued)** 

| Table 4 2. Bind Control 1 in 1 anotheric (Continuou) |            |       |                         |        |                                                                                                                                                                                              |  |  |
|------------------------------------------------------|------------|-------|-------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| PIN                                                  |            | I/O   | I/O TYPE <sup>(1)</sup> | CLK    | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                   |  |  |
| NAME                                                 | NUMBER     | POWER | "O 111 E                | SYSTEM | BESSKII TION                                                                                                                                                                                 |  |  |
| DADMODE_1<br>DADMODE_0                               | AD7<br>AE6 | VDD33 | O <sub>5</sub>          | Async  | DMD mode. This signal does not apply to the secondary controller in a two-controller system configuration. On the secondary controller, this pin is reserved and must be left unconnected.   |  |  |
| DADSEL_1<br>DADSEL_0                                 | AE4<br>AC7 | VDD33 | O <sub>5</sub>          | Async  | DMD select. This signal does not apply to the secondary controller in a two-controller system configuration. On the secondary controller, this pin is reserved and must be left unconnected. |  |  |
| DADSTRB                                              | AF5        | VDD33 | O <sub>5</sub>          | Async  | DMD strobe. This signal does not apply to the secondary controller in a two-controller system configuration. On the secondary controller, this pin is reserved and must be left unconnected. |  |  |
| DAD_INTZ                                             | AC8        | VDD33 | I <sub>4</sub><br>H     | Async  | DMD interrupt (active low). Requires an external $1k\Omega$ pullup resistor                                                                                                                  |  |  |

- Refer to I/O Type and Subscript Definition (Table 4-15).
  Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.

#### Table 4-3. DMD LVDS Interface Pin Functions

| PIN(3) (4)                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                         | Table 4   | 1-3. DIVID LVDS         |                  |                                                            |  |  |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------|-----------|-------------------------|------------------|------------------------------------------------------------|--|--|
| NAME                                                                                                                                                                                                                                                                                                                                                                                      | NUMBER                                                                                                  | I/O POWER | I/O TYPE <sup>(1)</sup> | CLK<br>SYSTEM    | DESCRIPTION <sup>(2)</sup>                                 |  |  |
| DCKA_P<br>DCKA_N                                                                                                                                                                                                                                                                                                                                                                          | V4<br>V3                                                                                                | VDD18     | O <sub>7</sub>          | DCKA_P<br>DCKA_N | DMD, LVDS interface channel A, differential clock          |  |  |
| SCA_P<br>SCA_N                                                                                                                                                                                                                                                                                                                                                                            | V2<br>V1                                                                                                | VDD18     | O <sub>7</sub>          | DCKA_P<br>DCKA_N | DMD, LVDS interface channel A, differential serial control |  |  |
| DDA_P_15 DDA_P_14 DDA_P_14 DDA_P_13 DDA_P_13 DDA_N_13 DDA_P_12 DDA_N_12 DDA_N_11 DDA_P_10 DDA_N_10 DDA_P_9 DDA_N_9 DDA_P_8 DDA_P_8 DDA_N_8 DDA_P_7 DDA_P_6 DDA_N_7 DDA_P_6 DDA_N_6 DDA_P_5 DDA_N_6 DDA_P_5 DDA_N_5 DDA_P_5 DDA_N_5 DDA_P_4 DDA_N_5 DDA_P_5 DDA_N_6 DDA_P_5 DDA_N_6 DDA_P_5 DDA_N_6 DDA_P_5 DDA_N_7 DDA_P_6 DDA_N_10 DDA_N_10 DDA_N_10 DDA_N_10 DDA_N_10 DDA_N_10 DDA_N_10 | P4 P3 P2 P1 R4 R3 R2 R1 T4 T3 T2 T1 U4 U3 U2 U1 W4 W3 W2 W1 Y2 Y1 Y4 Y3 AA2 AA1 AA4 AA3 AB2 AB1 AC2 AC1 | - VDD18   | O <sub>7</sub>          | DCKA_P<br>DCKA_N | DMD, LVDS interface channel A, differential serial data    |  |  |
| DCKB_P<br>DCKB_N                                                                                                                                                                                                                                                                                                                                                                          | J3<br>J4                                                                                                | VDD18     | O <sub>7</sub>          | DCKB_P<br>DCKB_N | DMD, LVDS interface channel B, differential clock          |  |  |



#### Table 4-3. DMD LVDS Interface Pin Functions (continued)

| PIN <sup>(3)</sup> (4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                 |           |                         | CLK              | ictions (continued)                                        |  |  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------|-------------------------|------------------|------------------------------------------------------------|--|--|
| NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | NUMBER                                                                                          | I/O POWER | I/O TYPE <sup>(1)</sup> | SYSTEM           | DESCRIPTION <sup>(2)</sup>                                 |  |  |
| SCB_P<br>SCB_N                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | J1<br>J2                                                                                        | VDD18     | O <sub>7</sub>          | DCKB_P<br>DCKB_N | DMD, LVDS interface channel B, differential serial control |  |  |
| DDB_P_15 DDB_N_15 DDB_N_15 DDB_N_14 DDB_N_14 DDB_P_13 DDB_N_13 DDB_N_12 DDB_N_11 DDB_N_11 DDB_N_10 DDB_N_10 DDB_N_9 DDB_N_9 DDB_N_9 DDB_P_8 DDB_N_8 DDB_N_8 DDB_N_6 DDB_N_6 DDB_N_6 DDB_N_6 DDB_N_5 DDB_N_5 DDB_N_5 DDB_N_6 DDB_N_6 DDB_N_6 DDB_N_6 DDB_N_7 DDB_N_1 | N1 N2 N3 N4 M2 M1 M3 M4 L1 L2 L3 L4 K1 K2 K3 K4 H1 H2 H3 H4 G1 G2 G3 G4 F1 F2 F3 F4 E1 E2 D1 D2 | - VDD18   | O <sub>7</sub>          | DCKB_P<br>DCKB_N | DMD, LVDS interface channel B, differential serial data    |  |  |

- (1) Refer to I/O Type and Subscript Definition (Table 4-15).
- (2) Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.
- (3) Several options allow reconfiguration of the DMD interface in order to better optimize board layout. The DLPC900 can swap channel A with channel B. The DLPC900 can also swap the data bit order within each channel independent of swapping the A and B channels.
- (4) The DLPC900 is a full-bus DMD signaling interface. Figure 6-4 shows the controller connections for this configuration.

#### Table 4-4. Program Memory Flash Interface Pin Functions

| PIN <sup>(3)</sup>      |        |              |                         | DESCRIPTION |                                        |                                               |                                        |
|-------------------------|--------|--------------|-------------------------|-------------|----------------------------------------|-----------------------------------------------|----------------------------------------|
| NAME                    | NUMBER | I/O<br>POWER | I/O TYPE <sup>(1)</sup> | CLK SYSTEM  | CHIP SELECT 0<br>(ADDITIONAL<br>FLASH) | CHIP SELECT 1<br>(BOOT FLASH<br>ONLY) (2) (3) | CHIP SELECT 2<br>(ADDITIONAL<br>FLASH) |
| PM_CSZ_0 (4)            | D13    | VDD33        | O <sub>5</sub>          | Async       | Chip select (active low)               | N/A                                           | N/A                                    |
| PM_CSZ_1 <sup>(4)</sup> | E12    | VDD33        | O <sub>5</sub>          | Async       | N/A                                    | Boot flash chip<br>select<br>(active low)     | N/A                                    |
| PM_CSZ_2 (4)            | A13    | VDD33        | O <sub>5</sub>          | Async       | N/A                                    | N/A                                           | Chip select (active low)               |
| PM_ADDR_22 (5)          | A12    | VDD33        | B <sub>5</sub>          | Async       | Address bit (MSB)                      | Address bit (MSB)                             | Address bit (MSB)                      |
| PM_ADDR_21 (5)          | E11    | VDD33        | B <sub>5</sub>          | Async       | Address bit                            | Address bit                                   | Address bit                            |
| PM_ADDR_20              | D12    | VDD33        | O <sub>5</sub>          | Async       | Address bit                            | Address bit                                   | Address bit                            |
| PM_ADDR_19              | C12    | VDD33        | O <sub>5</sub>          | Async       | Address bit                            | Address bit                                   | Address bit                            |
| PM_ADDR_18              | B11    | VDD33        | O <sub>5</sub>          | Async       | Address bit                            | Address bit                                   | Address bit                            |

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

Table 4-4. Program Memory Flash Interface Pin Functions (continued)

| DIN(3)             | 145.5  | og.u         | i moment                |            | ce Fill Fullction                         | · · · · · ·                                   |                                           |
|--------------------|--------|--------------|-------------------------|------------|-------------------------------------------|-----------------------------------------------|-------------------------------------------|
| PIN <sup>(3)</sup> |        | 1/0          |                         |            |                                           | DESCRIPTION                                   |                                           |
| NAME               | NUMBER | I/O<br>POWER | I/O TYPE <sup>(1)</sup> | CLK SYSTEM | CHIP SELECT 0<br>(ADDITIONAL<br>FLASH)    | CHIP SELECT 1<br>(BOOT FLASH<br>ONLY) (2) (3) | CHIP SELECT 2<br>(ADDITIONAL<br>FLASH)    |
| PM_ADDR_17         | A11    | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_16         | D11    | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_15         | C11    | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_14         | E10    | VDD33        | O5                      | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_13         | D10    | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_12         | C10    | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_11         | В9     | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_10         | A9     | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_9          | E9     | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_8          | D9     | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_7          | C9     | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_6          | B8     | VDD33        | O5                      | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_5          | A8     | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_4          | D8     | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_3          | C8     | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_2          | B7     | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_1          | A7     | VDD33        | O <sub>5</sub>          | Async      | Address bit                               | Address bit                                   | Address bit                               |
| PM_ADDR_0          | C7     | VDD33        | O <sub>5</sub>          | Async      | Address bit (LSB)                         | Address bit (LSB)                             | Address bit (LSB)                         |
| PM_WEZ             | B12    | VDD33        | O <sub>5</sub>          | Async      | Write-enable (active low)                 | Write-enable (active low)                     | Write-enable (active low)                 |
| PM_OEZ             | C13    | VDD33        | O <sub>5</sub>          | Async      | Output-enable (active low)                | Output-enable (active low)                    | Output-enable (active low)                |
| PM_BLSZ_1          | B6     | VDD33        | O <sub>5</sub>          | Async      | UpperByte(15:8)<br>enable<br>(active low) | N/A                                           | UpperByte(15:8)<br>Enable<br>(active low) |
| PM_BLSZ_0          | A6     | VDD33        | O <sub>5</sub>          | Async      | LowerByte(7:0)<br>enable<br>(active low)  | N/A                                           | LowerByte(7:0)<br>Enable<br>(active low)  |
| PM_DATA_15         | C17    | VDD33        | B <sub>5</sub>          | Async      | Data bit (15)                             | Data bit (15)                                 | Data bit (15)                             |
| PM_DATA_14         | B16    | VDD33        | B <sub>5</sub>          | Async      | Data bit (14)                             | Data bit (14)                                 | Data bit (14)                             |
| PM_DATA_13         | A16    | VDD33        | B <sub>5</sub>          | Async      | Data bit (13)                             | Data bit (13)                                 | Data bit (13)                             |
| PM_DATA_12         | A15    | VDD33        | B <sub>5</sub>          | Async      | Data bit (12)                             | Data bit (12)                                 | Data bit (12)                             |
| PM_DATA_11         | B15    | VDD33        | B <sub>5</sub>          | Async      | Data bit (11)                             | Data bit (11)                                 | Data bit (11)                             |
| PM_DATA_10         | D16    | VDD33        | B <sub>5</sub>          | Async      | Data bit (10)                             | Data bit (10)                                 | Data bit (10)                             |
| PM_DATA_9          | C16    | VDD33        | B <sub>5</sub>          | Async      | Data bit (9)                              | Data bit (9)                                  | Data bit (9)                              |
| PM_DATA_8          | E14    | VDD33        | B <sub>5</sub>          | Async      | Data bit (8)                              | Data bit (8)                                  | Data bit (8)                              |
| PM_DATA_7          | D15    | VDD33        | B <sub>5</sub>          | Async      | Data bit (7)                              | Data bit (7)                                  | Data bit (7)                              |
| PM_DATA_6          | C15    | VDD33        | B <sub>5</sub>          | Async      | Data bit (6)                              | Data bit (6)                                  | Data bit (6)                              |
| PM_DATA_5          | B14    | VDD33        | B <sub>5</sub>          | Async      | Data bit (5)                              | Data bit (5)                                  | Data bit (5)                              |
| PM_DATA_4          | A14    | VDD33        | B <sub>5</sub>          | Async      | Data bit (4)                              | Data bit (4)                                  | Data bit (4)                              |
| PM_DATA_3          | E13    | VDD33        | B <sub>5</sub>          | Async      | Data bit (3)                              | Data bit (3)                                  | Data bit (3)                              |
| PM_DATA_2          | D14    | VDD33        | B <sub>5</sub>          | Async      | Data bit (2)                              | Data bit (2)                                  | Data bit (2)                              |
| PM_DATA_1          | C14    | VDD33        | B <sub>5</sub>          | Async      | Data bit (1)                              | Data bit (1)                                  | Data bit (1)                              |



### Table 4-4. Program Memory Flash Interface Pin Functions (continued)

| PIN <sup>(3)</sup> |        |              |                         |            |                                        | DESCRIPTION                                   |                                        |
|--------------------|--------|--------------|-------------------------|------------|----------------------------------------|-----------------------------------------------|----------------------------------------|
| NAME               | NUMBER | I/O<br>POWER | I/O TYPE <sup>(1)</sup> | CLK SYSTEM | CHIP SELECT 0<br>(ADDITIONAL<br>FLASH) | CHIP SELECT 1<br>(BOOT FLASH<br>ONLY) (2) (3) | CHIP SELECT 2<br>(ADDITIONAL<br>FLASH) |
| PM_DATA_0          | B13    | VDD33        | B <sub>5</sub>          | Async      | Data bit (0)                           | Data bit (0)                                  | Data bit (0)                           |

- (1) Refer to I/O Type and Subscript Definition (Table 4-15).
- (2) The default wait-state is set for a flash device of 120ns access time. Therefore, the slowest flash access time supported is 120ns. Refer to the Section 7.2.1.2.1.4.2 on how to program new wait-state values.
- (3) Refer to the Figure 7-2 for the memory layout of the boot flash.
- (4) Requires an external 10kΩ pullup resistor
- (5) Requires an external 10kΩ pulldown resistor

#### Table 4-5. Port 1 and Port 2 Channel Data and Control Pin Functions

| PIN <sup>(3)</sup> <sup>(4)</sup> <sup>(5)</sup>                                               |                                                                              | 1/0   | ta and Control Pin Functions |                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------|------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                                                                                           | NUMBER                                                                       | POWER | I/O<br>TYPE <sup>(1)</sup>   | CLK SYSTEM                      | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                      |
| P_CLK1                                                                                         | AE22                                                                         | VDD33 | I <sub>4</sub><br>D          | N/A                             | Input port data pixel write clock (selectable as rising or falling edge triggered, and with which port it is associated [Port 1 or Port 2 or [Port 1 and Port 2]]).                                                                                                                                                                                                                                                                             |
| P_CLK2                                                                                         | W25                                                                          | VDD33 | I <sub>4</sub><br>D          | N/A                             | Input port data pixel write clock (selectable as rising or falling edge triggered, and with which port it is associated [Port 1 or Port 2 or [Port 1 and Port 2]]).                                                                                                                                                                                                                                                                             |
| P_CLK3                                                                                         | AF23                                                                         | VDD33 | I <sub>4</sub><br>D          | N/A                             | Input port data pixel write clock (selectable as rising or falling edge triggered, and with which port it is associated [Port 1 or Port 2 or [Port 1 and Port 2]]).                                                                                                                                                                                                                                                                             |
| P_DATAEN1                                                                                      | AF22                                                                         | VDD33 | I <sub>4</sub><br>D          | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Active high data enable. Selectable as to which port it is associated with (Port 1 or Port 2 or [Port 1 and Port 2]).                                                                                                                                                                                                                                                                                                                           |
| P_DATAEN2                                                                                      | W24                                                                          | VDD33 | I <sub>4</sub><br>D          | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Active high data enable. Selectable as to which port it is associated with (Port 1 or Port 2 or [Port 1 and Port 2]).                                                                                                                                                                                                                                                                                                                           |
| P1_A9<br>P1_A8<br>P1_A7<br>P1_A6<br>P1_A5<br>P1_A4<br>P1_A3<br>P1_A2<br>P1_A1 (3)<br>P1_A0 (3) | AD15<br>AE15<br>AE14<br>AE13<br>AD13<br>AC13<br>AF14<br>AF13<br>AF12<br>AE12 | VDD33 | I <sub>4</sub><br>D          | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 1 A channel input pixel data (bit weight 128) Port 1 A channel input pixel data (bit weight 64) Port 1 A channel input pixel data (bit weight 32) Port 1 A channel input pixel data (bit weight 16) Port 1 A channel input pixel data (bit weight 8) Port 1 A channel input pixel data (bit weight 4) Port 1 A channel input pixel data (bit weight 2) Port 1 A channel input pixel data (bit weight 1) Unused, tie to 0 Unused, tie to 0. |
| P1_B9<br>P1_B8<br>P1_B7<br>P1_B6<br>P1_B5<br>P1_B4<br>P1_B3<br>P1_B2<br>P1_B1 (3)<br>P1_B0 (3) | AF18 AB18 AC15 AC16 AD16 AE16 AF16 AF15 AC14 AD14                            | VDD33 | I <sub>4</sub><br>D          | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 1 B channel input pixel data (bit weight 128) Port 1 B channel input pixel data (bit weight 64) Port 1 B channel input pixel data (bit weight 32) Port 1 B channel input pixel data (bit weight 16) Port 1 B channel input pixel data (bit weight 8) Port 1 B channel input pixel data (bit weight 4) Port 1 B channel input pixel data (bit weight 2) Port 1 B channel input pixel data (bit weight 1) Unused, tie to 0 Unused, tie to 0. |
| P1_C9<br>P1_C8<br>P1_C7<br>P1_C6<br>P1_C5<br>P1_C4<br>P1_C3<br>P1_C2<br>P1_C1 (3)<br>P1_C0 (3) | AD20<br>AE20<br>AE21<br>AF21<br>AD19<br>AE19<br>AF19<br>AF20<br>AC19<br>AE18 | VDD33 | I <sub>4</sub><br>D          | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 1 C channel input pixel data (bit weight 128) Port 1 C channel input pixel data (bit weight 64) Port 1 C channel input pixel data (bit weight 32) Port 1 C channel input pixel data (bit weight 16) Port 1 C channel input pixel data (bit weight 8) Port 1 C channel input pixel data (bit weight 4) Port 1 C channel input pixel data (bit weight 2) Port 1 C channel input pixel data (bit weight 1) Unused, tie to 0 Unused, tie to 0. |

### Table 4-5. Port 1 and Port 2 Channel Data and Control Pin Functions (continued)

| PIN <sup>(3)</sup> <sup>(4)</sup> <sup>(5)</sup>                                               |                                                                              | I/O   | I/O                 | CLK SYSTEM                      | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
|------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------|-------|---------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME                                                                                           | NUMBER                                                                       | POWER | TYPE <sup>(1)</sup> | CLK SYSTEM                      | DESCRIPTION(2)                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| P1_VSYNC                                                                                       | AC20                                                                         | VDD33 | B <sub>2</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 1 vertical sync. While intended to be associated with port 1, it can be programmed for use with port 2.                                                                                                                                                                                                                                                                                                                                    |  |
| P1_HSYNC                                                                                       | AD21                                                                         | VDD33 | B <sub>2</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 1 horizontal sync. While intended to be associated with port 1, it can be programmed for use with port 2.                                                                                                                                                                                                                                                                                                                                  |  |
| P2_A9<br>P2_A8<br>P2_A7<br>P2_A6<br>P2_A5<br>P2_A4<br>P2_A3<br>P2_A2<br>P2_A1 (3)<br>P2_A0 (3) | AD26<br>AD25<br>AB21<br>AC22<br>AD23<br>AB20<br>AC21<br>AD22<br>AE23<br>AB19 | VDD33 | I <sub>4</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 2 A channel input pixel data (bit weight 128) Port 2 A channel input pixel data (bit weight 64) Port 2 A channel input pixel data (bit weight 32) Port 2 A channel input pixel data (bit weight 16) Port 2 A channel input pixel data (bit weight 8) Port 2 A channel input pixel data (bit weight 4) Port 2 A channel input pixel data (bit weight 2) Port 2 A channel input pixel data (bit weight 1) Unused, tie to 0 Unused, tie to 0. |  |
| P2_B9<br>P2_B8<br>P2_B7<br>P2_B6<br>P2_B5<br>P2_B4<br>P2_B3<br>P2_B2<br>P2_B1 (3)<br>P2_B0 (3) | Y22 AB26 AA23 AB25 AA22 AB24 AC26 AB23 AC25 AC24                             | VDD33 | I <sub>4</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 2 B channel input pixel data (bit weight 128) Port 2 B channel input pixel data (bit weight 64) Port 2 B channel input pixel data (bit weight 32) Port 2 B channel input pixel data (bit weight 16) Port 2 B channel input pixel data (bit weight 8) Port 2 B channel input pixel data (bit weight 4) Port 2 B channel input pixel data (bit weight 2) Port 2 B channel input pixel data (bit weight 1) Unused, tie to 0 Unused, tie to 0. |  |
| P2_C9<br>P2_C8<br>P2_C7<br>P2_C6<br>P2_C5<br>P2_C4<br>P2_C3<br>P2_C2<br>P2_C1 (3)<br>P2_C0 (3) | W23<br>V22<br>Y26<br>Y25<br>Y24<br>Y23<br>W22<br>AA26<br>AA25<br>AA24        | VDD33 | I <sub>4</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 2 C channel input pixel data (bit weight 128) Port 2 C channel input pixel data (bit weight 64) Port 2 C channel input pixel data (bit weight 32) Port 2 C channel input pixel data (bit weight 16) Port 2 C channel input pixel data (bit weight 8) Port 2 C channel input pixel data (bit weight 4) Port 2 C channel input pixel data (bit weight 2) Port 2 C channel input pixel data (bit weight 1) Unused, tie to 0 Unused, tie to 0. |  |
| P2_VSYNC                                                                                       | U22                                                                          | VDD33 | B <sub>2</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 2 vertical sync. While intended to be associated with port 2, it can be programmed for use with port 1.                                                                                                                                                                                                                                                                                                                                    |  |
| P2_HSYNC                                                                                       | W26                                                                          | VDD33 | B <sub>2</sub><br>D | P_CLK1,<br>P_CLK2, or<br>P_CLK3 | Port 2 horizontal sync. While intended to be associated with port 2, it can be programmed for use with port 1.                                                                                                                                                                                                                                                                                                                                  |  |
| RESERVED_H23                                                                                   | H23                                                                          | VDD33 | B <sub>2</sub>      | N/A                             | Connects to BUS_SELECT signal on Primary Controller, must be left unconnected for Secondary Controller                                                                                                                                                                                                                                                                                                                                          |  |
| RESERVED_G23                                                                                   | G23                                                                          | VDD33 | B <sub>2</sub>      | N/A                             | Connects to HDMI_CEC signal on Primary Controller, must be left unconnected for Secondary Controller                                                                                                                                                                                                                                                                                                                                            |  |

- (1) Refer to I/O Type and Subscript Definition (Table 4-15).
- (2) Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.
- (3) Port 1 and Port 2 are capable of 24 bits each. A maximum of 8-bits is available in each of the A, B, and C channels. The 8-bit color inputs are connected to bits [9:2] of the corresponding A, B, C input channels. Sources feeding 8 bits or less per color component channel are MSB justified when connected to the DLPC900, and the LSBs tied to ground along with the data lines 0 and 1 from every channel. Three port clocks options (1, 2, and 3) are provided to improve the signal integrity.
- (4) Ports 1 and 2 can be used separately as two 24-bit ports, or can be combined into one 48-bit port (typically, for high data rate sources) for transmission of two pixels per clock.
- (5) The A, B, C input data channels of ports 1 and 2 can be internally reconfigured or remapped for optimum board layout. Specifically, each channel can individually remapped to the internal GBR channels. For example, G data can be connected to channel A, B, or C and remapped to be appropriate channel internally. Port configuration and channel multiplexing is handled in the API software.



### Table 4-6. Clock and PLL Support Pin Functions

| PIN       |        | I/O   | I/O TYPE <sup>(1)</sup> | CLK SYSTEM | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                     |
|-----------|--------|-------|-------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME      | NUMBER | POWER | I/O TTPE                | CLKSTSTEW  | DESCRIPTION(=)                                                                                                                                                                                 |
| MOSC      | M26    | VDD33 | I <sub>10</sub>         | N/A        | System clock oscillator input (3.3V LVTTL). MOSC must be stable a maximum of 25ms after POSENSE transitions from low to high.                                                                  |
| MOSCN     | N26    | VDD33 | O <sub>10</sub>         | N/A        | MOSC crystal return                                                                                                                                                                            |
| OCLKA (3) | AF6    | VDD33 | O <sub>5</sub>          | Async      | General-purpose output clock A. The frequency is software programmable. Power-up default is 787kHz and the output frequency is maintained through all operations, except power loss and reset. |

- (1) Refer to I/O Type and Subscript Definition (Table 4-15).
- (2) Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.
- (3) This signal does not apply to the secondary controller in a two controller system configuration. On the secondary controller, this pin is reserved and Must be left unconnected Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.

### Table 4-7. Board-Level Test and Debug Pin Functions

| PIN <sup>(3)</sup> |        | I/O I/O |                          |        | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                                                                                                            |
|--------------------|--------|---------|--------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME               | NUMBER | POWER   | TYPE <sup>(1)</sup>      | SYSTEM | DESCRIPTION /                                                                                                                                                                                                                                                                                         |
| TDI                | N25    | VDD33   | I <sub>4</sub><br>U      | TCK    | JTAG serial data in. Used in both Boundary Scan and ICE modes                                                                                                                                                                                                                                         |
| тск                | N24    | VDD33   | I <sub>4</sub><br>D      | N/A    | JTAG serial data clock. Used in both Boundary Scan and ICE modes                                                                                                                                                                                                                                      |
| TMS1               | P25    | VDD33   | I <sub>4</sub><br>U      | тск    | JTAG test mode select. Used in Boundary Scan mode                                                                                                                                                                                                                                                     |
| TMS2               | P26    | VDD33   | I <sub>4</sub><br>U      | TCK    | JTAG-ICE test mode select. Used in ICE mode                                                                                                                                                                                                                                                           |
| TDO1               | N23    | VDD33   | O <sub>5</sub>           | TCK    | JTAG serial data out. Used in Boundary Scan mode                                                                                                                                                                                                                                                      |
| TDO2               | N22    | VDD33   | O <sub>5</sub>           | TCK    | JTAG-ICE serial data out. Used in ICE mode                                                                                                                                                                                                                                                            |
| TRSTZ              | M23    | VDD33   | I <sub>4</sub><br>H<br>U | Async  | JTAG Reset. Used in both Boundary Scan and ICE modes. This pin is pulled high (or left unconnected) when the JTAG interface is in use for boundary scan or debug. Connect this to ground otherwise. Failure to tie this pin low during standard operation causes startup and initialization problems. |
| RTCK               | E4     | VDD33   | O <sub>2</sub>           | N/A    | JTAG return clock. Used in ICE mode.                                                                                                                                                                                                                                                                  |
| ICTSEN             | M24    | VDD33   | I <sub>4</sub><br>H<br>D | Async  | IC tri-state enable (active high). Asserting high will tri-state all outputs except the JTAG interface. Requires an external $4.7 k\Omega$ pulldown resistor                                                                                                                                          |
| RESERVED_E8        | E8     | VDD33   | B <sub>2</sub><br>D      | N/A    | Connects to signal TSTPT7                                                                                                                                                                                                                                                                             |
| RESERVED_B4        | B4     | VDD33   | B <sub>2</sub><br>D      | N/A    | Connects to signal TSTPT6                                                                                                                                                                                                                                                                             |
| RESERVED_C4        | C4     | VDD33   | B <sub>2</sub><br>D      | N/A    | Connects to signal TSTPT5                                                                                                                                                                                                                                                                             |
| RESERVED_E7        | E7     | VDD33   | B <sub>2</sub><br>D      | N/A    | Connects to signal TSTPT4                                                                                                                                                                                                                                                                             |
| RESERVED_D5        | D5     | VDD33   | B <sub>2</sub><br>D      | N/A    | Connects to signal TSTPT3                                                                                                                                                                                                                                                                             |
| RESERVED_E6        | E6     | VDD33   | B <sub>2</sub><br>D      | N/A    | Connects to signal TSTPT2                                                                                                                                                                                                                                                                             |
| RESERVED_D3        | D3     | VDD33   | B <sub>2</sub><br>D      | N/A    | Connects to signal TSTPT1                                                                                                                                                                                                                                                                             |
| RESERVED_C2        | C2     | VDD33   | B <sub>2</sub><br>D      | N/A    | Connects to signal TSTPT0                                                                                                                                                                                                                                                                             |

Table 4-7. Board-Level Test and Debug Pin Functions (continued)

| Table 4 1. Board Level Tost and Bebug 1 in 1 anotheris (continued) |        |         |                     |        |                              |  |  |  |  |
|--------------------------------------------------------------------|--------|---------|---------------------|--------|------------------------------|--|--|--|--|
| PIN <sup>(3)</sup>                                                 |        | 1/0 1/0 |                     | CLK    | DESCRIPTION <sup>(2)</sup>   |  |  |  |  |
| NAME                                                               | NUMBER | POWER   | TYPE <sup>(1)</sup> | SYSTEM |                              |  |  |  |  |
| RESERVED_A4                                                        | A4     | VDD33   | B <sub>2</sub><br>D | N/A    | Connects to signal PIPESTAT2 |  |  |  |  |
| RESERVED_B5                                                        | B5     | VDD33   | B <sub>2</sub><br>D | N/A    | Connects to signal PIPESTAT1 |  |  |  |  |
| RESERVED_C6                                                        | C6     | VDD33   | B <sub>2</sub><br>D | N/A    | Connects to signal PIPESTAT0 |  |  |  |  |
| RESERVED_A5                                                        | A5     | VDD33   | B <sub>2</sub><br>D | N/A    | Connects to signal TRACESYNC |  |  |  |  |
| RESERVED_D7                                                        | D7     | VDD33   | B <sub>2</sub><br>D | N/A    | Connects to signal TRACECLK  |  |  |  |  |

- (1) Refer to I/O Type and Subscript Definition (Table 4-15).
- (2) Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.
- (3) All JTAG signals are LVTTL compatible.

#### **Table 4-8. Device Test Pin Functions**

| PIN        |        | I/O   | I/O                      | CLK    | DESCRIPTION <sup>(2)</sup>                                                                                    |
|------------|--------|-------|--------------------------|--------|---------------------------------------------------------------------------------------------------------------|
| NAME       | NUMBER | POWER | TYPE <sup>(1)</sup>      | SYSTEM | DESCRIPTION®                                                                                                  |
| HW_TEST_EN | M25    | VDD33 | I <sub>4</sub><br>H<br>D | N/A    | Device manufacturing test enable. This signal must be connected to an external ground for standard operation. |

- (1) Refer to I/O Type and Subscript Definition (Table 4-15).
- (2) Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.

### Table 4-9. Peripheral Interface Pin Functions

| PIN          |        | I/O   | I/O TYPE <sup>(1)</sup> | CLK SYSTEM | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                                          |  |
|--------------|--------|-------|-------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME         | NUMBER | POWER | I/O I TPE               | CLKSTSTEW  | DESCRIPTION (4)                                                                                                                                                                                                                     |  |
| 12C0_SCL     | A10    | VDD33 | В <sub>8</sub>          | N/A        | l <sup>2</sup> C bus 0, clock. This bus supports 400kHz, fast mode operation. This input is not 5V tolerant. This pin requires an external pullup resistor to 3.3V. The minimum acceptable pullup value is $1k\Omega$ resistor.     |  |
| I2C0_SDA     | B10    | VDD33 | B <sub>8</sub>          | I2C0_SCL   | l <sup>2</sup> C bus 0, data. This bus supports 400kHz, fast mode operation. This input is not 5-V tolerant. This pin requires an external pullup resistor to 3.3V. The minimum acceptable pullup value is $1$ kΩ resistor.         |  |
| I2C1_SDA (3) | E19    | VDD33 | B <sub>2</sub>          | I2C1_SCL   | l <sup>2</sup> C bus 1, data. This bus supports 400kHz, fast mode operation. This input is not 5V tolerant. This pin requires an external pullup resistor to 3.3V. The minimum acceptable pullup value is $1$ k $\Omega$ resistor.  |  |
| I2C1_SCL (3) | D20    | VDD33 | B <sub>2</sub>          | N/A        | l <sup>2</sup> C bus 1, clock. This bus supports 400kHz, fast mode operation. This input is not 5V tolerant. This pin requires an external pullup resistor to 3.3V. The minimum acceptable pullup value is $1$ k $\Omega$ resistor. |  |
| I2C2_SDA (3) | C21    | VDD33 | B <sub>2</sub>          | I2C2_SCL   | l <sup>2</sup> C bus 2, data. This bus supports 400kHz, fast mode operation. This input is not 5V tolerant. This pin requires an external pullup resistor to 3.3V. The minimum acceptable pullup value is $1$ k $\Omega$ resistor.  |  |
| 12C2_SCL (3) | B22    | VDD33 | B <sub>2</sub>          | N/A        | l <sup>2</sup> C bus 2, clock. This bus supports 400kHz, fast mode operation. This input is not 5-V tolerant. This pin requires an external pullup resistor to 3.3V. The minimum acceptable pullup value is $1k\Omega$ resistor.    |  |
| RESERVED_AE8 | AE8    | VDD33 | I <sub>4</sub>          | N/A        | PMD Interrupt. This pin requires an external $10k\Omega$ pullup resistor.                                                                                                                                                           |  |
| RESERVED_AD8 | AD8    | VDD33 | O <sub>5</sub>          | N/A        | Color wheel control PWM output                                                                                                                                                                                                      |  |
| SSP0_CLK     | AD4    | VDD33 | B <sub>5</sub>          | N/A        | Synchronous serial port 0, clock                                                                                                                                                                                                    |  |



### Table 4-9. Peripheral Interface Pin Functions (continued)

| PIN VO                     |          |              |                         |            |                                                                                                                                                                                                                                                                                   |
|----------------------------|----------|--------------|-------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                       | NUMBER   | I/O<br>POWER | I/O TYPE <sup>(1)</sup> | CLK SYSTEM | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                                                                                        |
| SSP0_RXD                   | AD5      | VDD33        | l <sub>4</sub>          | SSP0_CLK   | Synchronous serial port 0, receive data in                                                                                                                                                                                                                                        |
| SSP0_TXD                   | AB7      | VDD33        | O <sub>5</sub>          | SSP0_CLK   | Synchronous serial port 0, transmit data out                                                                                                                                                                                                                                      |
| SSP0_CSZ_0 (3)             | AC5      | VDD33        | B <sub>5</sub>          | SSP0_CLK   | Synchronous serial port 0, chip select 0 (active low)                                                                                                                                                                                                                             |
| SSP0_CSZ_1 (3)             | AB6      | VDD33        | B <sub>5</sub>          | SSP0_CLK   | Synchronous serial port 0, chip select 1 (active low) This signal connects to the DMD SCP_ENZ input                                                                                                                                                                               |
| SSP0_CSZ_2 (3)             | AC3      | VDD33        | B <sub>5</sub>          | SSP0_CLK   | Synchronous serial port 0, chip select 2 (active low)                                                                                                                                                                                                                             |
| UART0_TXD                  | AB3      | VDD33        | O <sub>5</sub>          | Async      | UART0, UART transmit data output. The firmware only outputs debug messages on this port.                                                                                                                                                                                          |
| UART0_RXD                  | AD1      | VDD33        | I <sub>4</sub>          | Async      | UART0, UART receive data input. The firmware does not support receiving data on this port.                                                                                                                                                                                        |
| UART0_RTSZ                 | AD2      | VDD33        | O <sub>5</sub>          | Async      | UART0, UART ready to send hardware flow control output (active low)                                                                                                                                                                                                               |
| UART0_CTSZ                 | AE2      | VDD33        | 14                      | Async      | UART0, UART clear to send hardware flow control input (active low). This pin requires an external $10k\Omega$ pulldown resistor.                                                                                                                                                  |
| USB_DAT_N (3)<br>USB_DAT_P | C5<br>D6 | VDD33        | B <sub>9</sub>          | Async      | USB D- I/O<br>USB D+ I/O                                                                                                                                                                                                                                                          |
| HOLD_BOOTZ                 | F24      | VDD33        | B <sub>2</sub>          | Async      | Boot mode. When this pin is held low, the firmware boots-up in bootload mode. When pin is held high, the firmware boots-up in default operating mode. This pin requires an external $1k\Omega$ pullup resistor.                                                                   |
| USB_ENZ (3)                | E25      | VDD33        | B <sub>2</sub>          | Async      | The firmware will use this pin to enable an external buffer on the USB data lines after it has completed initialization.                                                                                                                                                          |
| FAULT_STATUS               | AC11     | VDD33        | O <sub>2</sub>          | Async      | This signal toggles or held high to indicate status faults. This pin requires an external $10k\Omega$ pulldown resistor.                                                                                                                                                          |
| HEARTBEAT                  | AB12     | VDD33        | O <sub>2</sub>          | Async      | This signal toggles to indicate the system is operational. Period is approximately 1 second.                                                                                                                                                                                      |
| RESERVED_AF8               | AF8      | VDD33        | I <sub>4</sub>          | N/A        | Lamp status pin. This pin requires an external $10k\Omega$ pulldown resistor.                                                                                                                                                                                                     |
| SEQ_INT2                   | H26      | VDD33        | l <sub>2</sub>          | Async      | This signal serves as an interrupt for pattern sequencing and must be connected to SEQ_AUX6.                                                                                                                                                                                      |
| SEQ_INT1                   | G26      | VDD33        | l <sub>2</sub>          | Async      | This signal serves as an interrupt for pattern sequencing and must be connected to SEQ_AUX7.                                                                                                                                                                                      |
| SEQ_AUX7                   | F26      | VDD33        | O <sub>2</sub>          | Async      | This signal serves as an interrupt for pattern sequencing and must be connected to SEQ_INT1.                                                                                                                                                                                      |
| SEQ_AUX6                   | E26      | VDD33        | O <sub>2</sub>          | Async      | This signal serves as an interrupt for pattern sequencing and must be connected to SEQ_INT2.                                                                                                                                                                                      |
| TEST_FUNC_5 (3)            | K22      | VDD33        | B <sub>2</sub>          | Async      | In a dual DLPC900 configuration, this pin connects to the FPGA and could serve as a configuration pin. Otherwise, this pin can be left unconnected.                                                                                                                               |
| TEST_FUNC_4 (3)            | J26      | VDD33        | B <sub>2</sub>          | Async      | In a dual DLPC900 configuration, this pin connects to the FPGA and could serve as a configuration pin. Otherwise, this pin can be left unconnected.                                                                                                                               |
| TEST_FUNC_3 (3)            | J25      | VDD33        | В2                      | Async      | In a dual DLPC900 configuration, this pin connects to the FPGA and serves as a configuration pin. This function configures the 24-bit parallel data output of the FPGA to be split between the primary and the secondary controllers. The firmware sets this pin high by default. |
| TEST_FUNC_2 (3)            | J24      | VDD33        | B <sub>2</sub>          | Async      | In a dual DLPC900 configuration, this pin connects to the FPGA and could serve as a configuration pin. Otherwise, this pin can be left unconnected.                                                                                                                               |
| TEST_FUNC_1 (3)            | J23      | VDD33        | B <sub>2</sub>          | Async      | In a dual DLPC900 configuration, this pin connects to the FPGA and could serve as a configuration pin. Otherwise, this pin can be left unconnected.                                                                                                                               |

**Table 4-9. Peripheral Interface Pin Functions (continued)** 

| Table 4-9. Peripheral Interface Pin Functions (continued) |        |       |                         |            |                                                                                                                                                  |  |  |  |
|-----------------------------------------------------------|--------|-------|-------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| PIN                                                       |        | I/O   | I/O TYPE <sup>(1)</sup> | CLK SYSTEM | DESCRIPTION <sup>(2)</sup>                                                                                                                       |  |  |  |
| NAME                                                      | NUMBER | POWER | 1/0 1111 2              | OER OTOTEM | DECOKII NON                                                                                                                                      |  |  |  |
| GPIO_60                                                   | H22    | VDD33 | B <sub>2</sub>          | N/A        | Used for Flash memory address extension ADDR_26. Pull down to GND with a 10kΩ resistor.                                                          |  |  |  |
| GPIO_46                                                   | T22    | VDD33 | B <sub>2</sub>          | N/A        | Used for Flash memory address extension ADDR_25. Pull down to GND with a 10kΩ resistor.                                                          |  |  |  |
| GPIO_45                                                   | U23    | VDD33 | B <sub>2</sub>          | N/A        | Used for Flash memory address extension ADDR_24. Pull down to GND with a $10k\Omega$ resistor.                                                   |  |  |  |
| GPIO_08 <sup>(3)</sup>                                    | E21    | VDD33 | B <sub>2</sub>          | Async      | This pin can be configured as GPIO 8. An external pullup resistor is required when this pin is configured as opendrain. (4)                      |  |  |  |
| GPIO_07 <sup>(3)</sup>                                    | V23    | VDD33 | B <sub>2</sub>          | Async      | This pin can be configured as GPIO 7. An external pullup resistor is required when this pin is configured as opendrain. <sup>(4)</sup>           |  |  |  |
| GPIO_06 <sup>(3)</sup>                                    | V24    | VDD33 | B <sub>2</sub>          | Async      | This pin can be configured as GPIO 6. An external pullup resistor is required when this pin is configured as opendrain. <sup>(4)</sup>           |  |  |  |
| GPIO_05 <sup>(3)</sup>                                    | U24    | VDD33 | B <sub>2</sub>          | Async      | This pin can be configured as GPIO 5. An external pullup resistor is required when this pin is configured as opendrain. <sup>(4)</sup>           |  |  |  |
| GPIO_04 <sup>(3)</sup>                                    | U25    | VDD33 | B <sub>2</sub>          | Async      | This pin can be configured as GPIO 4. An external pullup resistor is required when this pin is configured as opendrain. <sup>(4)</sup>           |  |  |  |
| GPIO_PWM_03 <sup>(3)</sup>                                | A23    | VDD33 | B <sub>2</sub>          | Async      | This pin can be configured as GPIO 3 or PWM 3. An external pullup resistor is required when this pin is configured as open-drain. (4)            |  |  |  |
| GPIO_PWM_02 <sup>(3)</sup>                                | A22    | VDD33 | B <sub>2</sub>          | Async      | This pin can be configured as GPIO 2 or PWM 2. An external pullup resistor is required when this pin is configured as open-drain. <sup>(4)</sup> |  |  |  |
| GPIO_PWM_01 <sup>(3)</sup>                                | B21    | VDD33 | B <sub>2</sub>          | Async      | This pin can be configured as GPIO 1 or PWM 1. An external pullup resistor is required when this pin is configured as open-drain. (4)            |  |  |  |
| GPIO_PWM_00 <sup>(3)</sup>                                | A21    | VDD33 | B <sub>2</sub>          | Async      | This pin can be configured as GPIO 0 or PWM 0. An external pullup resistor is required when this pin is configured as open-drain. <sup>(4)</sup> |  |  |  |
| RESERVED_AF9                                              | AF9    | VDD33 | B <sub>2</sub>          | N/A        | This pin connects to signal 3DLR_GPIO78.                                                                                                         |  |  |  |
| RESERVED_G24                                              | G24    | VDD33 | B <sub>2</sub>          | N/A        | This pin connects to signal IIC_BUSY (I2C_BUSY).                                                                                                 |  |  |  |
| RESERVED_F23                                              | F23    | VDD33 | B <sub>2</sub>          | N/A        | This pin connects to signal SSP1_CSZ_1 of the primary controller in a dual controller configuration. Otherwise, leave unconnected.               |  |  |  |
| RESERVED_D26                                              | D26    | VDD33 | B <sub>2</sub>          | N/A        | This pin connects to signal SSP1_CSZ_0 of the primary controller in a dual controller configuration. Otherwise, leave unconnected.               |  |  |  |
| RESERVED_E24                                              | E24    | VDD33 | B <sub>2</sub>          | N/A        | This pin connects to signal SSP1_DO of the primary controller in a dual controller configuration. Otherwise, leave unconnected.                  |  |  |  |
| RESERVED_F22                                              | F22    | VDD33 | B <sub>2</sub>          | N/A        | This pin connects to signal SSP1_DIN of the primary controller in a dual controller configuration. Otherwise, leave unconnected.                 |  |  |  |
| RESERVED_D25                                              | D25    | VDD33 | B <sub>2</sub>          | N/A        | This pin connects to signal SSP1_CLK of the primary controller in a dual controller configuration. Otherwise, leave unconnected.                 |  |  |  |

<sup>(1)</sup> Refer to I/O Type and Subscript Definition (Table 4-15).

<sup>(2)</sup> Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.

<sup>(3)</sup> This signal does not apply to the secondary controller in a two controller system configuration. On the secondary controller, this pin is reserved and must be left unconnected. Refer to Section 7.2.2 and Section 7.2.1 for a description between a one controller and a two controller configuration.



(4) GPIO signals must be configured through software for input, output, bidirectional, or open-drain. Some GPIO have one or more alternative use modes, which are also software-configurable. The reset default for all GPIO signals is as an input signal. Refer to the DLPC900 Programmer's Guide.

**Table 4-10. Trigger Control Pin Functions** 

| PIN                      |        | I/O TYPE | I/O TYPE <sup>(1)</sup> | CLK SYSTEM | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                         |
|--------------------------|--------|----------|-------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME                     | NUMBER | POWER    | WO TIPE                 | CLR 3131EW | DESCRIPTION /                                                                                                                                                                                                      |
| TRIG_IN_1 <sup>(3)</sup> | AF7    | VDD33    | I <sub>4</sub>          | Async      | In video pattern mode, this signal is used for advancing the pattern display.                                                                                                                                      |
| TRIG_IN_2 <sup>(3)</sup> | H25    | VDD33    | l <sub>2</sub>          | Async      | In video pattern mode, the rising edge of this signal is used for starting the pattern display and the falling edge is used for stopping the pattern display. It works along with the software start stop command. |
| TRIG_OUT_1               | E20    | VDD33    | O <sub>2</sub>          | Async      | Active high trigger output signal during pattern exposure                                                                                                                                                          |
| TRIG_OUT_2               | D22    | VDD33    | O <sub>2</sub>          | Async      | Active high trigger output to indicate first pattern display                                                                                                                                                       |

- (1) Refer to I/O Type and Subscript Definition (Table 4-15).
- (2) Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.
- (3) These signals do not apply to the secondary controller in a two controller system configuration. On the secondary controller, these pins are reserved and are acceptable to be left unconnected. Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.

#### **Table 4-11. LED Control Pin Functions**

| PIN <sup>(3)</sup> |        | I/O   |                | CLK SYSTEM | DESCRIPTION <sup>(2)</sup>           |
|--------------------|--------|-------|----------------|------------|--------------------------------------|
| NAME               | NUMBER | POWER | "OTTPE         | CLK STSTEM | DESCRIPTION /                        |
| BLU_LED_PWM        | C20    | VDD33 | O <sub>2</sub> | Async      | Blue LED PWM current control signal  |
| GRN_LED_PWM        | B20    | VDD33 | O <sub>2</sub> | Async      | Green LED PWM current control signal |
| RED_LED_PWM        | B19    | VDD33 | O <sub>2</sub> | Async      | Red LED PWM current control signal   |
| BLU_LED_EN         | D24    | VDD33 | O <sub>2</sub> | Async      | Blue LED enable signal               |
| GRN_LED_EN         | C25    | VDD33 | O <sub>2</sub> | Async      | Green LED enable signal              |
| RED_LED_EN         | B26    | VDD33 | 02             | Async      | Red LED enable signal                |

- (1) Refer to I/O Type and Subscript Definition (Table 4-15).
- (2) Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.
- (3) These signals do not apply to the secondary controller in a two controller system configuration. On the secondary controller, these pins are reserved and Must be left unconnected Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.

**Table 4-12. Two Controller Support Pin Functions** 

| PIN           |        | I/O   | I/O TYPE <sup>(1)</sup> | CLK SYSTEM | DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                                                                                                                              |
|---------------|--------|-------|-------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME          | NUMBER | POWER | I/O I TPE               | CLKSTSTEW  | DESCRIPTION (-)                                                                                                                                                                                                                                                                                                         |
| SEQ_SYNC      | AB9    | VDD33 | В3                      | Async      | Sequence sync. This signal must be connected between the primary and secondary controller in a two controller configuration. Do not leave unconnected. This pin requires an external $10k\Omega$ pullup resistor.                                                                                                       |
| SSP0_CSZ4_SLV | U26    | VDD33 | В2                      | SSP0_CLK   | This signal is used by the primary controller to communicate with the secondary controller over the SSP interface. This pin requires an external $4.7 k\Omega$ pullup resistor.                                                                                                                                         |
| FSD12_OUTPUT  | T23    | VDD33 | B <sub>2</sub>          | Async      | This pin must be connected to DA_SYNC_INPUT (3).                                                                                                                                                                                                                                                                        |
| DA_SYNC_INPUT | R22    | VDD33 | B <sub>2</sub>          | Async      | This pin must be connected to FSD12_OUTPUT (4).                                                                                                                                                                                                                                                                         |
| SLV_CTRL_PRST | V25    | VDD33 | B <sub>2</sub>          | Async      | This signal must be connected between the primary and secondary controller in a two controller configuration. The secondary controller will pull this signal high to inform the primary controller that it is present and ready. This pin requires an external $10k\Omega$ pulldown resistor. Do not leave unconnected. |

**Table 4-12. Two Controller Support Pin Functions (continued)** 

| PIN          |        | I/O I/O TYPI |                | CLK SYSTEM | TEM DESCRIPTION <sup>(2)</sup>                                                                                                                                                                                                                                      |  |  |  |  |
|--------------|--------|--------------|----------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| NAME         | NUMBER | POWER        | "O I IPE       | CLK STSTEW | DESCRIPTION -7                                                                                                                                                                                                                                                      |  |  |  |  |
| CTRL_MODE_CF | V26    | VDD33        | B <sub>2</sub> | Async      | When this pin is high, the controller operates as the primary controller. When this pin is low the controller operates as the secondary controller. Use an external $4.7 k\Omega$ pullup or pulldown resistor to identify the controller. Do not leave unconnected. |  |  |  |  |

- Refer to I/O Type and Subscript Definition (Table 4-15).
- Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration. The FSD12\_OUTPUT of the secondary controller Must be left unconnected (2)
- (3) (4) The DA\_SYNC\_INPUT of the secondary controller must be connected to the FSD12\_OUTPUT of the primary controller.

### **Table 4-13. Reserved Pin Functions**

| PIN 1/0       |        |              |                         |            |                                    |  |
|---------------|--------|--------------|-------------------------|------------|------------------------------------|--|
| NAME          | NUMBER | I/O<br>POWER | I/O TYPE <sup>(1)</sup> | CLK SYSTEM | DESCRIPTION <sup>(2)</sup>         |  |
| RESERVED AD12 | AD12   | VDD33        | O <sub>6</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED AF11 | AF11   | VDD33        | I <sub>4</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED AD11 | AD11   | VDD33        | I <sub>4</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED AE11 | AE11   | VDD33        | I <sub>4</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED AC9  | AC9    | VDD33        | O <sub>5</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED E3   | E3     | VDD33        | B <sub>5</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED AB10 | AB10   | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED AD9  | AD9    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED AE9  | AE9    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED AB11 | AB11   | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED AC10 | AC10   | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED AD10 | AD10   | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED AE10 | AE10   | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED AF10 | AF10   | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED K24  | K24    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED K23  | K23    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED J22  | J22    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED H24  | H24    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED G25  | G25    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED F25  | F25    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED G22  | G22    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED E23  | E23    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED C26  | C26    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED_AB4  | AB4    | VDD33        | B <sub>5</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED_C23  | C23    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED_D21  | D21    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED_B24  | B24    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED_C22  | C22    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED_B23  | B23    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED_A20  | A20    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED_A19  | A19    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED_E18  | E18    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |
| RESERVED_D19  | D19    | VDD33        | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |  |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



### Table 4-13. Reserved Pin Functions (continued)

| PIN          |        | I/O   | I/O TYPE <sup>(1)</sup> | CLK SYSTEM | DESCRIPTION <sup>(2)</sup>         |
|--------------|--------|-------|-------------------------|------------|------------------------------------|
| NAME         | NUMBER | POWER | WO TIPE                 | CLRSTSTEW  | DESCRIPTION                        |
| RESERVED_C19 | C19    | VDD33 | B <sub>2</sub>          | N/A        | Reserved. Must be left unconnected |

- (1) Refer to I/O Type and Subscript Definition (Table 4-15).
- (2) Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.

### **Table 4-14. Power and Ground Pin Functions**

| PIN <sup>(3)</sup>                |                                                                                                                               |                         |                                                                                                                        |  |  |  |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME                              | NUMBER                                                                                                                        | I/O TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup>                                                                                             |  |  |  |
| VDD33                             | F20, F17, F11, F8, L21, R21, Y21,<br>AA19, AA16, AA10, AA7                                                                    | PWR                     | 3.3V I/O power                                                                                                         |  |  |  |
| VDD18                             | C1, F5, G6, K6, M5, P5, T5,<br>W6, AA5, AE1, H5, N6, T6,<br>AA13, U21, P21, H21, F14                                          | PWR                     | 1.8V internal DRAMVDD and LVDSAVD I/O power (To shut this power down in a system low-power mode, see the Section 8.3.) |  |  |  |
| VDDC                              | F19, F16, F13, F10, F7, H6, L6,<br>P6, U6, Y6, AA8, AA11, AA14, AA17,<br>AA20, W21, T21, N21, K21, G21, L11,<br>T11, T16, L16 | PWR                     | 1.15V core power                                                                                                       |  |  |  |
| PLLD_VDD                          | L22                                                                                                                           | PWR                     | 1.15V DMD clock generator PLL<br>Digital power                                                                         |  |  |  |
| PLLD_VSS                          | L23                                                                                                                           | GND                     | 1.15V DMD clock generator PLL<br>Digital GND                                                                           |  |  |  |
| PLLD_VAD                          | K25                                                                                                                           | PWR                     | 1.8V DMD clock generator PLL<br>Analog power                                                                           |  |  |  |
| PLLD_VAS                          | K26                                                                                                                           | GND                     | 1.8V DMD clock generator PLL<br>Analog GND                                                                             |  |  |  |
| PLLM1_VDD                         | L26                                                                                                                           | PWR                     | 1.15V primary-LS clock generator PLL<br>Digital power                                                                  |  |  |  |
| PLLM1_VSS                         | M22                                                                                                                           | GND                     | 1.15V primary-LS clock generator PLL<br>Digital GND                                                                    |  |  |  |
| PLLM1_VAD                         | L24                                                                                                                           | PWR                     | 1.8V primary-LS clock generator PLL<br>Analog power                                                                    |  |  |  |
| PLLM1_VAS                         | L25                                                                                                                           | GND                     | 1.8V primary-LS clock generator PLL<br>Analog GND                                                                      |  |  |  |
| PLLM2_VDD                         | P23                                                                                                                           | PWR                     | 1.15V primary-HS clock generator PLL<br>Digital power                                                                  |  |  |  |
| PLLM2_VSS                         | P24                                                                                                                           | GND                     | 1.15V primary-HS clock generator PLL<br>Digital GND                                                                    |  |  |  |
| PLLM2_VAD                         | R25                                                                                                                           | PWR                     | 1.8V primary-HS clock generator PLL<br>Analog power                                                                    |  |  |  |
| PLLM2_VAS                         | R26                                                                                                                           | GND                     | 1.8V primary-HS clock generator PLL<br>Analog GND                                                                      |  |  |  |
| PLLS_VAD                          | R23                                                                                                                           | PWR                     | 1.15V video-2X clock generator PLL<br>Analog power                                                                     |  |  |  |
| PLLS_VAS                          | R24                                                                                                                           | GND                     | 1.15V video-2X clock generator PLL<br>Analog GND                                                                       |  |  |  |
| L_VDQPAD_[7:0],<br>R_VDQPAD_[7:0] | B18, D18, B17, E17, A18, C18, A17, D17, AE17, AC17, AF17, AC18, AB16, AD17, AB17, AD18                                        | RES                     | DRAM direct test pins (for manufacturing use only). These pins must be tied directly to ground when in operation.      |  |  |  |

### Table 4-14. Power and Ground Pin Functions (continued)

|                                   | PIN <sup>(3)</sup>                                                                                                                                                                                                                                                | I/O TYPE <sup>(1)</sup> | DESCRIPTION <sup>(2)</sup>                                                                                                            |
|-----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| NAME                              | NUMBER                                                                                                                                                                                                                                                            | I/O I TPE               | DESCRIPTION                                                                                                                           |
| CFO_VDD33                         | AE26                                                                                                                                                                                                                                                              | RES                     | DRAM direct test control pin (for manufacturing use only). This pin must be tied directly to 3.3 I/O power (VDD33) when in operation. |
| VTEST1, VTEST2,<br>VTEST3, VTEST4 | AB14, AB15, E15, E16                                                                                                                                                                                                                                              | RES                     | DRAM direct test control pins (for manufacturing use only). These pins must be tied directly to ground when in operation.             |
| LVDS_AVS1,<br>LVDS_AVS2           | V5, K5                                                                                                                                                                                                                                                            | PWR                     | Dedicated ground for LVDS bandgap reference. These pins must be tied directly to ground when in operation.                            |
| VPGM                              | AC6                                                                                                                                                                                                                                                               | PWR                     | Fuse programming pin (for manufacturing use only). This pin must be tied directly to ground when in operation.                        |
|                                   | A26, A25, A24, B25, C24, D23,<br>E22, F21, F18, F15, F12, F9, F6,<br>E5, D4, C3, B3, A3, B2, A2,                                                                                                                                                                  |                         |                                                                                                                                       |
|                                   | B1, A1, G5, J5, J6, L5, M6,<br>N5, R5, R6, U5, V6, W5, Y5,<br>AA6, AB5, AC4, AD3, AE3, AF3, AF2,                                                                                                                                                                  |                         |                                                                                                                                       |
| GND                               | AF1, AA9, AA12, AA15, AA18, AA21, AB22,  AC23, AD24, AE24, AF24, AE25, AF25, AF26,  V21, M21, J21, L15, L14, L13, L12, M16, M15, M14, M13, M12, M11, N16, N15, N14, N13, N12, N11, P16, P15, P14, P13, P12, P11, R16, R15, R14, R13, R12, R11, T15, T14, T13, T12 | GND                     | Common ground                                                                                                                         |



Table 4-15. I/O Type and Subscript Definition

|             | I/O                                                             |                            |  |  |  |  |  |
|-------------|-----------------------------------------------------------------|----------------------------|--|--|--|--|--|
| (SUBSCRIPT) | DESCRIPTION                                                     | ESD STRUCTURE              |  |  |  |  |  |
| 1           | N/A                                                             | N/A                        |  |  |  |  |  |
| 2           | 3.3 LVTTL I/O buffer, with 8mA drive                            |                            |  |  |  |  |  |
| 3           | 3.3 LVTTL I/O buffer, with 12mA drive                           |                            |  |  |  |  |  |
| 4           | 3.3 LVTTL receiver                                              |                            |  |  |  |  |  |
| 5           | 3.3 LVTTL I/O buffer, with 8mA drive, with slew rate control    |                            |  |  |  |  |  |
| 6           | 3.3 LVTTL I/O buffer, with programmable 4mA, 8mA, or 12mA drive | ESD diode to VDD33 and GND |  |  |  |  |  |
| 7           | 1.8V LVDS (DMD interface)                                       |                            |  |  |  |  |  |
| 8           | 3.3V I <sup>2</sup> C with 3mA sink                             |                            |  |  |  |  |  |
| 9           | USB-compatible (3.3V)                                           |                            |  |  |  |  |  |
| 10          | OSC 3.3V I/O compatible LVTTL                                   |                            |  |  |  |  |  |
| (TYPE)      |                                                                 |                            |  |  |  |  |  |
| I           | Input                                                           |                            |  |  |  |  |  |
| 0           | Output                                                          |                            |  |  |  |  |  |
| В           | Bidirectional                                                   | N/A                        |  |  |  |  |  |
| Н           | Hysteresis                                                      |                            |  |  |  |  |  |
| U           | Includes an internal termination pullup resistor                |                            |  |  |  |  |  |
| D           | Includes an internal termination pulldown resistor              |                            |  |  |  |  |  |

- (1) Refer to I/O Type and Subscript Definition (Table 4-15).
- (2) Refer to the Section 7.2.2 and the Section 7.2.1 for a description between a one controller and a two controller configuration.
- (3) Refer to the Section 9.1.7 for instructions on handling unused pins.



# **5 Specifications**

### 5.1 Absolute Maximum Ratings

over operating free-air temperature (unless otherwise noted) (see(1))

|                  |                                |                                                        | MIN                             | MAX                                                                                            | UNIT |
|------------------|--------------------------------|--------------------------------------------------------|---------------------------------|------------------------------------------------------------------------------------------------|------|
|                  |                                | VDDC (core)                                            | -0.3                            | 1.6                                                                                            |      |
|                  |                                | VDD18 (LVDSAVD I/O and internal DRAMVDD)               | -0.3                            | 2.5                                                                                            |      |
|                  |                                | VDD33 (I/O)                                            | -0.3                            | 3.9                                                                                            |      |
|                  |                                | PLLD_VDD (1.15V DMD clock generator – digital)         | -0.3                            | 1.6                                                                                            |      |
|                  | Supply voltage (2) (3)         | PLLM1_VDD (1.15V primary-LS clock generator – digital) | -0.3                            | 1.6                                                                                            | V    |
|                  |                                | PLLM2_VDD (1.15V primary-HS clock generator – digital) | -0.3                            | 1.6                                                                                            | V    |
|                  |                                | PLLD_VAD (1.8V DMD clock generator – analog)           | -0.3                            | 2.5                                                                                            |      |
|                  |                                | PLLM1_VAD (1.8V primary-LS clock generator – analog)   | -0.3                            | 2.5                                                                                            |      |
|                  |                                | PLLM2_VAD (1.8V primary-HS clock generator – analog)   | -0.3                            | 2.5                                                                                            |      |
|                  |                                | PLLS_VAD (1.15V video-2X – analog)                     | -0.5                            | 2.5<br>2.5<br>1.4<br>5.25<br>VDD33 +<br>0.3 V<br>3.6                                           |      |
|                  |                                | USB                                                    | <b>–</b> 1                      | 5.25                                                                                           |      |
| V <sub>I</sub>   | Input voltage (4)              | OSC                                                    | -0.3                            |                                                                                                | V    |
|                  |                                | 3.3 LVTTL                                              | -0.3                            | 3.6                                                                                            |      |
|                  |                                | 3.3 I <sup>2</sup> C                                   | -0.5                            | 2.5<br>3.9<br>1.6<br>1.6<br>1.6<br>2.5<br>2.5<br>2.5<br>2.5<br>1.4<br>5.25<br>VDD33 +<br>0.3 V |      |
|                  |                                | USB                                                    | -1                              | 5.25                                                                                           |      |
|                  | Output valtage                 | 1.8 LVDS                                               | -0.3                            | 2.2                                                                                            | V    |
| Vo               | Output voltage                 | 3.3 LVTTL                                              | -0.3                            | 3.6                                                                                            | V    |
|                  |                                | 3.3 I <sup>2</sup> C                                   | -1 5.25<br>-0.3 2.2<br>-0.3 3.6 |                                                                                                |      |
| TJ               | Operating junction temperature |                                                        | 0                               | 111                                                                                            | °C   |
| T <sub>stg</sub> | Storage temperature            |                                                        | -40                             | 125                                                                                            | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings can cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated in Section 5.3. Exposure to absolute-maximum-rated conditions for extended periods can affect device reliability.

<sup>(2)</sup> All voltage values are with respect to GND.

<sup>(3)</sup> All of the 3.3V, 1.8V, and 1.15V power must be applied and removed per the procedure defined in Section 8.3. Overlap currents, if allowed to continue flowing unchecked not only increase total power dissipation in a circuit, but degrade the circuit reliability, thus shortening its usual operating life.

<sup>(4)</sup> Applies to external input and bidirectional buffers



#### 5.2 ESD Ratings

|                    |                            |          |                                                                                              | VALUE           | UNIT |
|--------------------|----------------------------|----------|----------------------------------------------------------------------------------------------|-----------------|------|
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | DLPC900  | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup>                  | ±2000           |      |
|                    |                            |          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup>     |                 | V    |
|                    |                            | DLPC900A | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> (4)              | ±1000           | V    |
|                    |                            |          | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> (3) | +500 / –<br>300 |      |

- (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.
- (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.
- (3) CDM passes to -500V on all digital pins, however the PLL pins pass only to -300V, failing at -350V.
- (4) HBM includes power supply combinations only. Non-supply pin to non-supply pin combinations not performed in accordance with qualification plan.

### **5.3 Recommended Operating Conditions**

over operating free-air temperature range (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device by the Recommended Operating Conditions. No level of performance is implied when operating the device above or below the Recommended Operating Conditions limits.

|                       |                                          | I/O <sup>(1)</sup>                    | MIN   | NOM  | MAX    | UNIT |  |
|-----------------------|------------------------------------------|---------------------------------------|-------|------|--------|------|--|
| V <sub>DD</sub> 33    | 3.3V supply voltage, I/O                 |                                       | 3.135 | 3.3  | 3.465  |      |  |
| V <sub>DD</sub> 18    | 1.8V supply voltage, LVDSAVD and DRAMVDD |                                       | 1.71  | 1.8  | 1.89   |      |  |
| VDDC                  | 1.15V supply voltage, Core logic         |                                       | 1.100 | 1.15 | 1.200  |      |  |
| PLLD_V <sub>DD</sub>  | 1.8V supply voltage, PLL analog          |                                       | 1.71  | 1.8  | 1.89   |      |  |
| PLLM1_V <sub>DD</sub> | 1.8V supply voltage, PLL analog          |                                       | 1.71  | 1.8  | 1.89   | V    |  |
| PLLM2_V <sub>DD</sub> | 1.8V supply voltage, PLL analog          |                                       | 1.71  | 1.8  | 1.89   |      |  |
| PLLS_V <sub>DD</sub>  | 1.15V supply voltage, PLL analog         |                                       | 1.090 | 1.15 | 1.200  |      |  |
| PLLD_V <sub>DD</sub>  | 1.15V supply voltage, PLL digital        |                                       | 1.090 | 1.15 | 1.200  |      |  |
| PLLM1_V <sub>DD</sub> | 1.15V supply voltage, PLL digital        |                                       | 1.090 | 1.15 | 1.200  |      |  |
| PLLM2_V <sub>DD</sub> | 1.15V supply voltage, PLL digital        |                                       | 1.090 | 1.15 | 1.200  |      |  |
|                       |                                          | USB (9)                               | 0     |      | VDD33  |      |  |
|                       | lancet valta na                          | USB (9) 0<br>OSC (10) 0               | VDD33 |      |        |      |  |
| VI                    | Input voltage                            | 3.3V LVTTL (1, 2, 3, 4)               | 0     |      | VDD33  | V    |  |
|                       |                                          | 3.3V I <sup>2</sup> C (8)             | 0     |      | VDD33  |      |  |
|                       |                                          | USB (8)                               | 0     |      | VDD33  |      |  |
|                       | Output will be use                       | 3.3V LVTTL (1, 2, 3, 4)               | 0     | ,    | VDD33  | .,   |  |
| Vo                    | Output voltage                           | 3.3V I <sup>2</sup> C (8)             | 0     | ,    | VDD33  | V    |  |
|                       |                                          | 1.8V LVDS (7)                         | 0     |      | VDD18  |      |  |
| T <sub>A</sub>        | Operating ambient temperature range      | See <sup>(2)</sup> and <sup>(3)</sup> | 0     |      | 55     | °C   |  |
| T <sub>C</sub>        | Operating top-center case temperature    | See <sup>(3)</sup> and <sup>(4)</sup> | 0     |      | 109.16 | °C   |  |
| TJ                    | Operating junction temperature           |                                       | 0     |      | 111    | °C   |  |

- (1) The number inside the parentheses for the I/O refers to the I/O type defined in Table 4-15.
- (2) Assumes minimum 1m/s airflow.
- 3) Maximum thermal values assume max power of 4.76W (total for controller).
- (4) Assume φ<sub>JT</sub> equals 0.4°C/W.



#### **5.4 Thermal Information**

|                                                            |                                                                                                  | DLPC900   |      |
|------------------------------------------------------------|--------------------------------------------------------------------------------------------------|-----------|------|
|                                                            | THERMAL METRIC                                                                                   | ZPC (BGA) | UNIT |
|                                                            |                                                                                                  | 516 PINS  |      |
| R <sub>0JC</sub> (1)                                       | Junction-to-case thermal resistance                                                              | 4.4       | °C/W |
| R <sub>θJA</sub> at 0 m/s of forced airflow <sup>(2)</sup> | Junction-to-air thermal resistance                                                               | 14.4      | °C/W |
| R <sub>θJA</sub> at 1 m/s of forced airflow <sup>(2)</sup> | Junction-to-air thermal resistance                                                               | 9.5       | °C/W |
| R <sub>θJA</sub> at 2 m/s of forced airflow <sup>(2)</sup> | Junction-to-air thermal resistance                                                               | 9.0       | °C/W |
| φ <sub>JT</sub> <sup>(3)</sup>                             | Temperature variance from junction to package top center temperature, per unit power dissipation | 0.4       | °C/W |

- (1) R<sub>θ,JC</sub> analysis assumptions: The heat generated in the chip flows into overmold (top side) and also into the package laminate (bottom side) and then into PCB via package solder balls. Used for heat sink analysis only.
- (2) Thermal coefficients abide by JEDEC Standard 51. R<sub>eJA</sub> is the thermal resistance of the package as measured using a JEDEC defined standard test PCB. This JEDEC test PCB is not necessarily representative of the DLPC900 PCB and thus the reported thermal resistance can be inaccurate in the actual product application. Although the actual thermal resistance can be different, it is the best information available during the design phase to estimate thermal performance.
- (3) Example: (3.2 W) × (0.4 C/W) ≈ 1.28°C temperature rise.

#### 5.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETE                                                             | R <sup>(1)</sup>          | TEST CONDITIONS (4)         | MIN   | TYP MAX     | UNIT |
|------------------|----------------------------------------------------------------------|---------------------------|-----------------------------|-------|-------------|------|
|                  |                                                                      | USB (9)                   |                             | 2     |             |      |
| \ <i>/</i>       | High-level input                                                     | OSC (10)                  |                             | 2     |             | V    |
| V <sub>IH</sub>  | threshold voltage                                                    | 3.3V LVTTL (1, 2, 3, 4)   |                             | 2     |             | V    |
|                  |                                                                      | 3.3V I <sup>2</sup> C (8) |                             | 2.4   | VDD33 + 0.5 |      |
|                  |                                                                      | USB (9)                   |                             |       | 0.8         |      |
| .,               | Low-level input                                                      | OSC (10)                  |                             |       | 0.8         | V    |
| $V_{IL}$         | threshold voltage                                                    | 3.3V LVTTL (1, 2, 3, 4)   |                             |       | 0.8         | V    |
|                  |                                                                      | 3.3V I <sup>2</sup> C (8) |                             | -0.5  | 1           |      |
| V <sub>DIS</sub> | Differential input<br>sensitivity<br>(Differential input<br>voltage) | USB (9)                   |                             | 200   |             | mV   |
| V <sub>ICM</sub> | Input common mode<br>range<br>(Differential cross<br>point voltage)  | USB (9)                   |                             | 0.8   | 2.5         | V    |
|                  |                                                                      | USB (9)                   |                             | 2.8   |             |      |
| $V_{OH}$         | High-level output voltage                                            | 1.8V LVDS (7)             |                             | 1.52  |             | V    |
|                  | vollago                                                              | 3.3V LVTTL (1, 2, 3)      | I <sub>OH</sub> = Max rated | 2.7   |             |      |
|                  |                                                                      | USB (9)                   |                             | 0     | 0.3         |      |
| V                | Low-level output                                                     | 1.8V LVDS (7)             |                             |       | 0.88        | V    |
| $V_{OL}$         | voltage                                                              | 3.3V LVTTL (1, 2, 3)      | I <sub>OL</sub> = Max rated |       | 0.4         | V    |
|                  |                                                                      | 3.3V I <sup>2</sup> C (8) | I <sub>OL</sub> = 3mA sink  |       | 0.4         |      |
| V <sub>OD</sub>  | Output differential voltage                                          | 1.8V LVDS (7)             |                             | 0.065 | 0.44        | V    |



### **5.5 Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                 |                                       | TEST CONDITIONS (4)                              | MIN                     | TYP   | MAX        | UNIT                                                                                                                |    |
|-----------------|---------------------------------------|--------------------------------------------------|-------------------------|-------|------------|---------------------------------------------------------------------------------------------------------------------|----|
|                 |                                       | USB (9)                                          |                         |       |            | 200                                                                                                                 |    |
|                 |                                       | OSC (10)                                         |                         | -10   |            |                                                                                                                     |    |
| I <sub>IH</sub> | High-level input current              | 3.3V LVTTL (1 to 4) (without internal pulldown)  | V <sub>IH</sub> = VDD33 | -10   |            | 10                                                                                                                  | μΑ |
|                 | danone                                | 3.3V LVTTL (1 to 4) (with internal pulldown)     | V <sub>IH</sub> = VDD33 | 10    |            | 200                                                                                                                 |    |
|                 |                                       | 3.3V I <sup>2</sup> C (8)                        | V <sub>IH</sub> = VDD33 |       |            | 200<br>10<br>10<br>200<br>10<br>10<br>10<br>10<br>-200<br>-10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10<br>10 |    |
|                 |                                       | USB (9)                                          |                         | -10   |            | 10                                                                                                                  |    |
|                 |                                       | OSC (10)                                         |                         | -10   |            | 10                                                                                                                  |    |
| I <sub>IL</sub> | Low-level input current               | 3.3V LVTTL (1 to 4)<br>(without internal pullup) | V <sub>OH</sub> = VDD33 | -10   |            | 10                                                                                                                  | μΑ |
|                 |                                       | 3.3V LVTTL (1 to 4) (with internal pullup)       | V <sub>OH</sub> = VDD33 | -10   | -10<br>8.4 |                                                                                                                     |    |
|                 |                                       | 3.3V I <sup>2</sup> C (8)                        | V <sub>OH</sub> = VDD33 |       |            | 10<br>10<br>10<br>10<br>-200<br>-10                                                                                 |    |
|                 |                                       | USB (9)                                          |                         | -18.4 |            |                                                                                                                     |    |
|                 | High-level output                     | 1.8V LVDS (7)<br>(V <sub>OD</sub> = 300 mV)      | VO = 1.4 V              | -6.5  |            |                                                                                                                     |    |
| I <sub>OH</sub> | current (2)                           | 3.3V LVTTL (1)                                   | VO = 2.4V               | -4    |            |                                                                                                                     | mA |
|                 |                                       | 3.3V LVTTL (2)                                   | VO = 2.4V               | -8    |            |                                                                                                                     |    |
|                 |                                       | 3.3V LVTTL (3)                                   | VO = 2.4V               | -12   |            |                                                                                                                     |    |
|                 |                                       | USB (9)                                          |                         | 19.1  |            |                                                                                                                     |    |
|                 |                                       | 1.8V LVDS (7)<br>(V <sub>OD</sub> = 300 mV)      | VO = 1V                 | 6.5   |            |                                                                                                                     |    |
| I <sub>OL</sub> | Low-level output current (3)          | 3.3V LVTTL (1)                                   | VO = 0.4V               | 4     |            |                                                                                                                     | mA |
|                 | current (*)                           | 3.3V LVTTL (2)                                   | VO = 0.4V               | 8     |            |                                                                                                                     |    |
|                 |                                       | 3.3V LVTTL (3)                                   | VO = 0.4V               | 12    |            |                                                                                                                     |    |
|                 |                                       | 3.3V I <sup>2</sup> C (8)                        |                         | 3     |            | 10<br>10<br>-200<br>-10<br>10<br>10<br>10<br>17.07<br>5.52                                                          |    |
|                 |                                       | USB (9)                                          |                         | -10   |            | 10                                                                                                                  |    |
|                 | High-impedance                        | LVDS (7)                                         |                         | -10   |            | 10                                                                                                                  |    |
| $I_{OZ}$        | leakage current                       | 3.3V LVTTL (1, 2, 3)                             |                         | -10   |            | 10                                                                                                                  | μΑ |
|                 |                                       | 3.3V I <sup>2</sup> C (8)                        |                         | -10   |            | 10                                                                                                                  |    |
|                 |                                       | USB (9)                                          |                         | 11.84 |            | 17.07                                                                                                               |    |
|                 |                                       | 3.3V LVTTL (1)                                   |                         | 3.75  |            | 5.52                                                                                                                |    |
| $C_{I}$         | Input capacitance (including package) | 3.3V LVTTL (2)                                   |                         | 3.75  |            | 5.52                                                                                                                | pF |
|                 | (including package)                   | 3.3V LVTTL (4)                                   |                         | 3.75  |            | 5.52                                                                                                                |    |
|                 |                                       | 3.3V I <sup>2</sup> C (8)                        |                         | 5.26  |            | 200 10 10 10 10 -200 -10  10 10 10 10 10 10 10 10 10 10 10 10                                                       |    |

 $\label{eq:copyright @ 2024 Texas Instruments Incorporated}$  Product Folder Links: DLPC900



## 5.5 Electrical Characteristics (continued)

over operating free-air temperature range (unless otherwise noted)

|                         | PARAMETER (1)                                                        | TEST CONDITIONS (4) | MIN | TYP | MAX  | UNIT |
|-------------------------|----------------------------------------------------------------------|---------------------|-----|-----|------|------|
| I <sub>CC11</sub>       | Supply voltage, 1.15V core power                                     | Normal mode         |     |     | 2368 | mA   |
| I <sub>CC18</sub>       | Supply voltage, 1.8V power (LVDS I/O and internal DRAM)              | Normal mode         |     |     | 1005 | mA   |
| I <sub>CC33</sub>       | Supply voltage, 3.3V I/O power                                       | Normal mode         |     |     | 33   | mA   |
| I <sub>CC11_PLLD</sub>  | Supply voltage, DMD PLL digital power (1.15V)                        | Normal mode         |     | 4.4 | 6.2  | mA   |
| I <sub>CC11_PLLM1</sub> | Supply voltage, primary-LS clock generator PLL digital power (1.15V) | Normal mode         |     | 4.4 | 6.2  | mA   |
| I <sub>CC11_PLLM2</sub> | Supply voltage, primary-HS clock generator PLL digital power (1.15V) | Normal mode         |     | 4.4 | 6.2  | mA   |
| I <sub>CC18_PLLD</sub>  | Supply voltage, DMD PLL analog power (1.8V)                          | Normal mode         |     | 8   | 10.2 | mA   |
| I <sub>CC18_PLLM1</sub> | Supply voltage, primary-LS clock generator PLL analog power (1.8V)   | Normal mode         |     | 8   | 10.2 | mA   |
| I <sub>CC18_PLLM2</sub> | Supply voltage, primary-HS clock generator PLL analog power (1.8V)   | Normal mode         |     | 8   | 10.2 | mA   |
| I <sub>CC11_PLLS</sub>  | Supply voltage, video-2X PLL analog power (1.15V)                    | Normal mode         |     |     | 2.9  | mA   |
|                         | Total Power in Normal Mode                                           |                     |     |     | 4.76 | W    |

- (1) The number inside the parentheses for the I/O refers to the I/O type defined in Table 4-15.
- (2) VDDQ = 1.7V; VOUT = 1420mV. (VOUT VDDQ) / I<sub>OH</sub> must be < 21Ω for values of VOUT between VDDQ and VDDQ 280mV.
- (3) VDDQ = 1.7V; VOUT = 280mV. VOUT / I<sub>OL</sub> must be < 21Ω for values of VOUT between 0 V and 280mV.
- (4) Normal mode refers to DLPC900 operation during full functionality. Typical values correspond to power dissipated on nominal process devices operating at nominal voltage and 70°C junction temperature (approximately 25°C ambient) displaying typical video-graphics content from a high-frequency source. Max values correspond to power dissipated on fast-process devices operating at high voltage and 105°C junction temperature (approximately 55°C ambient) displaying typical video-graphics content from a high-frequency source. The increased power dissipation observed on fast-process devices operated at max recommended temperature is primarily a result of increased leakage current.



# 5.6 System Oscillators Timing Requirements (1)

|                   |                                                                                              |                                              | MIN           | MAX           | UNIT       |
|-------------------|----------------------------------------------------------------------------------------------|----------------------------------------------|---------------|---------------|------------|
| $f_{ m clock}$    | Clock frequency, MOSC1 Stability and Tolerance. Crystal frequency 20MHz <sup>(2)</sup>       |                                              | 19.998<br>100 | 20.002<br>100 | MHz<br>ppm |
| t <sub>c</sub>    | Cycle time, MOSC1                                                                            |                                              | 49.995        | 50.005        | ns         |
| t <sub>w(H)</sub> | Pulse duration2, MOSC, high                                                                  | 50% to 50% reference points (signal)         | 20            |               | ns         |
| t <sub>w(L)</sub> | Pulse duration2, MOSC, low                                                                   | 50% to 50% reference points (signal)         | 20            |               | ns         |
| t <sub>t</sub>    | Transition time2, MOSC, $t_t = t_f / t_r$                                                    | 20% to 80% reference points (signal)         |               | 12            | ns         |
| t <sub>jp</sub>   | Period jitter2, MOSC<br>(The deviation in period from ideal period due<br>spectrum clocking) | solely to high-frequency jitter – not spread |               | 18            | ps         |

- (1) Applies only when driven through an external digital oscillator. The MOSC input cannot support spread spectrum clock spreading.
- (2) Including impact to accuracy due to aging, temperature, and trim sensitivity.



Figure 5-1. System Oscillators



### 5.7 Power-Up and Power-Down Timing Requirements

All DMDs supported by the DLPC900 controller require Firmware Version 4.0.0 or later.

Table 5-1. Power-Up and Power-Down Timing Requirements

|                         |                                                                     |                                         | MIN | MAX               | UNIT |
|-------------------------|---------------------------------------------------------------------|-----------------------------------------|-----|-------------------|------|
| t <sub>w1(L)</sub>      | Pulse duration, inactive low, PWRGOOD                               | 50% to 50% reference points (signal)    | 4   |                   | μs   |
|                         | Pulse duration with 1.8 V on, inactive low, PWRGOOD                 | E00/ to E00/ reference points (signal)  |     | 1000              | ms   |
| t <sub>w1(L)</sub>      | Pulse duration with 1.8 V off, inactive low, PWRGOOD                | -50% to 50% reference points (signal)   |     | indefinite        | ms   |
| t <sub>t1</sub>         | Transition time, PWRGOOD, $t_{t1} = t_f / t_r$                      | 20% to 80% reference points (signal)    |     | 625               | μs   |
| t <sub>w2(L)</sub>      | Pulse duration, inactive low, POSENSE                               | 50% to 50% reference points (signal)    | 500 |                   | μs   |
| . , ,                   | Pulse duration with 1.8 V on, inactive low, POSENSE                 | 500/ to 500/ or formula mainta (single) |     | 1000              | ms   |
| t <sub>w2(L)</sub>      | Pulse duration with 1.8 V off, inactive low, POSENSE                | -50% to 50% reference points (signal)   |     | indefinite        | ms   |
| t <sub>t2</sub>         | Transition time, POSENSE, $t_{t2} = t_f / t_r$                      | 20% to 80% reference points (signal)    |     | 25 <sup>(1)</sup> | μs   |
| t <sub>PH</sub>         | Power hold time, POSENSE remains active after PWGOOD is deasserted. | 20% to 80% reference points (signal)    | 500 |                   | μs   |
| t <sub>ePH</sub>        | Extended power hold time for revision "B"                           | and later DMDs                          | 20  |                   | ms   |
| t <sub>SB</sub>         | Total standby and power down time                                   |                                         | 123 |                   | S    |
| + ++                    | The sum of PWRGOOD and POSENSE inactive time with 1.8 V on          |                                         |     | 1050              | ms   |
| $t_{w1(L)} + t_{w2(L)}$ | The sum of PWRGOOD and POSENSE inactive time with 1.8 V off         |                                         |     | indefinite        | ms   |

<sup>(1)</sup> As long as noise on this signal is below the hysteresis threshold.

#### 5.7.1 Power-Up

POSENSE and PWRGOOD are active high signals that are generated by an external voltage monitor circuit. POSENSE must only be driven active high when all the controller and DMD supply voltages have reached 90% of their specified minimum voltage. The DLPC900 is safe to exit its RESET state once PWRGOOD is driven high. PWRGOOD has no impact on operation for 60 ms after rising edge of POSENSE.



Figure 5-2. Power Up Timing Diagram

Copyright © 2024 Texas Instruments Incorporated



#### 5.7.2 Power-Down

PWRGOOD cannot be used as an early warning signal for an anticipated power down. DMDs require an enhanced power down where the DLPC900 performs a sequence of memory loads to the DMD followed by the mirror park instruction so that the mirrors end up in an un-landed state. Issue the power-down command before unplugging the power cord from the system.

There are two scenarios to consider when powering down DMDs supported by the DLPC900. Figure 5-3 shows a power distribution layout for a typical system, which provides the mechanisms for both scenarios:

- An anticipated power down, which is during a typical power down of the system. Anticipated Power Down Timing Diagram shows a timing diagram where an external host sends a power-down command to the microprocessor (μP). The μP must send a Power Mode = 1 "Standby" command to the DLPC900. The DLPC900 then performs the necessary power down sequence on the DMD. The power can be safely removed once the minimum t<sub>SB</sub> is met.
- 2. An unanticipated power loss. In this case, a power loss detection circuit must provide a means of triggering a power loss. Figure 5-5 shows a timing diagram where the Voltage Monitor detects a power loss and deasserts PWRGOOD. Power Regulation must maintain the DC Power Supplies until the minimum t<sub>ePH</sub> is met. During t<sub>ePH</sub> the DLPC900 performs the necessary power-down sequence on the DMD. The power supplies can be allowed to drop below their specifications once the minimum t<sub>ePH</sub> is met.

Refer to the DLPC900 Programmer's Guide for a description of the Power Mode = 1 "Standby" command.



Figure 5-3. Power Distribution Layout Example



Figure 5-4. Anticipated Power Down Timing Diagram



Figure 5-5. Unanticipated Power Loss Timing Diagram



# 5.8 JTAG Interface: I/O Boundary Scan Application Timing Requirements

|                   |                                    |                                      | MIN | MAX | UNIT |
|-------------------|------------------------------------|--------------------------------------|-----|-----|------|
| $f_{ m clock}$    | Clock frequency, TCK               |                                      |     | 10  | MHz  |
| t <sub>c</sub>    | Cycle time, TCK                    |                                      | 100 |     | ns   |
| t <sub>w(H)</sub> | Pulse duration, high               | 50% to 50% reference points (signal) | 40  |     | ns   |
| t <sub>w(L)</sub> | Pulse duration, low                | 50% to 50% reference points (signal) | 40  |     | ns   |
| t <sub>t</sub>    | Transition time, $t_t = t_f / t_r$ | 20% to 80% reference points (signal) |     | 5   | ns   |
| t <sub>su</sub>   | Setup time, TDI valid before TCK↑  |                                      | 8   |     | ns   |
| t <sub>h</sub>    | Hold time, TDI valid after TCK↑    |                                      | 2   |     | ns   |
| t <sub>su</sub>   | Setup time, TMS1 valid before TCK↑ |                                      | 8   |     | ns   |
| t <sub>h</sub>    | Hold time, TMS1 valid after TCK↑   |                                      | 2   |     | ns   |

## 5.9 JTAG Interface: I/O Boundary Scan Application Switching Characteristics

Switching characteristics over recommended operating conditions,  $C_L$  (min timing) = 5pF,  $C_L$  (max timing) = 85pF (unless otherwise noted)

| PARAMETER                                      | FROM (INPUT) | TO (OUTPUT) | MIN MAX | UNIT |
|------------------------------------------------|--------------|-------------|---------|------|
| t <sub>pd</sub> Output propagation, clock to Q | TCK↑         | TDO1        | 3 12    | ns   |



Figure 5-6. I/O Boundary Scan



## 5.10 Programmable Output Clocks Switching Characteristics

Switching characteristics over recommended operating conditions,  $C_L$  (min timing) = 5pF,  $C_L$  (max timing) = 50pF (unless otherwise noted)

|                    | PARAMETER                                                                | FROM (INPUT) | TO (OUTPUT) | MIN                      | MAX    | UNIT |
|--------------------|--------------------------------------------------------------------------|--------------|-------------|--------------------------|--------|------|
| $f_{clock}$        | Clock frequency, OCLKA (1)                                               | N/A          | OCLKA       | 0.787                    | 50.00  | MHz  |
| t <sub>c</sub>     | Cycle time, OCLKA                                                        | N/A          | OCLKA       | 20.00                    | 1270.6 | ns   |
| t <sub>w</sub> (H) | Pulse duration, high <sup>(2)</sup> 50% to 50% reference points (signal) | N/A          | OCLKA       | $(t_c / 2) - 2$          |        | ns   |
| t <sub>w</sub> (L) | Pulse duration, low <sup>(2)</sup> 50% to 50% reference points (signal)  | N/A          | OCLKA       | (t <sub>c</sub> / 2) – 2 |        | ns   |
|                    | Jitter                                                                   | N/A          | OCLKA       |                          | 350    | ps   |

- (1) The frequency of OCLKA is programmable.
- (2) The duty cycle of OCLKA will be within ±2ns of 50%.



Figure 5-7. Programmable Output Clocks

### 5.11 Port 1 and 2 Input Pixel Interface Timing Requirements

|                   |                                                                                                           | _                                    | MIN   | MAX     | UNIT |
|-------------------|-----------------------------------------------------------------------------------------------------------|--------------------------------------|-------|---------|------|
| $f_{ m clock}$    | Clock frequency, P_CLK1, P_CLK2, P_CLK3 (24-bit busSection 6.3.5.6)                                       |                                      | 12    | 175     | MHz  |
| $f_{clock}$       | Clock frequency, P_CLK1, P_CLK2, P_CLK3 (48 See Section 5.12.                                             | 3-bit busSection 6.3.5.6)            | 12    | 141     | MHz  |
| t <sub>c</sub>    | Cycle time, P_CLK1, P_CLK2, P_CLK3                                                                        |                                      | 5.714 | 83.33   | ns   |
| t <sub>w(H)</sub> | Pulse duration, high                                                                                      | 50% to 50% reference points (signal) | 2.3   |         | ns   |
| t <sub>w(L)</sub> | Pulse duration, low                                                                                       | 50% to 50% reference points (signal) | 2.3   |         | ns   |
| t <sub>jp</sub>   | Clock period jitter P_CLK1, P_CLK2, P_CLK3 (that is, the deviation in period from ideal period)           | Max f <sub>clock</sub>               |       | See (1) | ps   |
| t <sub>t</sub>    | Transition time, $t_t = t_f / t_r$ , P_CLK1, P_CLK2, P_CLK3                                               | 20% to 80% reference points (signal) | 0.6   | 2.0     | ns   |
| t <sub>t</sub>    | Transition time, $t_t = t_f / t_r$ ,<br>P1_A(9:0), P1_B(9:0) , P1_C(9:0), P1_HSYNC,<br>P1_VSYNC, P1_DATEN | 20% to 80% reference points (signal) | 0.6   | 3.0     | ns   |
| t <sub>t</sub>    | Transition time, $t_t = t_f / t_r$                                                                        | 20% to 80% reference points (signal) | 0.6   | 3.0     | ns   |
| t <sub>su</sub>   | Setup time, P1_A(9:0), valid before P_CLK1, P_                                                            | CLK2, or P_CLK3                      | 8.0   |         | ns   |
| t <sub>h</sub>    | Hold time, P1_A(9:0), valid after P_CLK1, P_CL                                                            | K2, or P_CLK3                        | 8.0   |         | ns   |
| t <sub>su</sub>   | Setup time, P1_B(9:0), valid before P_CLK1, P_                                                            | CLK2, or P_CLK3                      | 0.8   |         | ns   |
| t <sub>h</sub>    | Hold time, P1_B(9:0), valid after P_CLK1, P_CL                                                            | K2, or P_CLK3                        | 0.8   |         | ns   |
| t <sub>su</sub>   | Setup time, P1_C(9:0), valid before P_CLK1, P_                                                            | CLK2, or P_CLK3                      | 0.8   |         | ns   |
| t <sub>h</sub>    | Hold time, P1_C(9:0), valid after P_CLK1, P_CLK2, or P_CLK3                                               |                                      | 0.8   |         | ns   |
| t <sub>su</sub>   | Setup time, P1_VSYNC, valid before P_CLK1, P_CLK2, or P_CLK3                                              |                                      | 0.8   |         | ns   |
| t <sub>h</sub>    | Hold time, P1_VSYNC, valid after P_CLK1, P_CLK2, or P_CLK3                                                |                                      | 8.0   |         | ns   |
| t <sub>su</sub>   | Setup time, P1_HSYNC, valid before P_CLK1, P_CLK2, or P_CLK3                                              |                                      | 8.0   |         | ns   |
| t <sub>h</sub>    | Hold time, P1_HSYNC, valid after P_CLK1, P_C                                                              | LK2, or P_CLK3                       | 0.8   |         | ns   |

Copyright © 2024 Texas Instruments Incorporated



#### 5.11 Port 1 and 2 Input Pixel Interface Timing Requirements (continued)

|                    |                                                               | MIN | MAX | UNIT         |
|--------------------|---------------------------------------------------------------|-----|-----|--------------|
| t <sub>su</sub>    | Setup time, P2_A(9:0), valid before P_CLK1, P_CLK2, or P_CLK3 | 0.8 |     | ns           |
| t <sub>h</sub>     | Hold time, P2_A(9:0), valid after P_CLK1, P_CLK2, or P_CLK3   | 0.8 |     | ns           |
| t <sub>su</sub>    | Setup time, P2_B(9:0), valid before P_CLK1, P_CLK2, or P_CLK3 | 0.8 |     | ns           |
| t <sub>h</sub>     | Hold time, P2_B(9:0), valid after P_CLK1, P_CLK2, or P_CLK3   | 0.8 |     | ns           |
| t <sub>su</sub>    | Setup time, P2_C(9:0), valid before P_CLK1, P_CLK2, or P_CLK3 | 0.8 |     | ns           |
| t <sub>h</sub>     | Hold time, P2_C(9:0), valid after P_CLK1, P_CLK2, or P_CLK3   | 0.8 |     | ns           |
| t <sub>su</sub>    | Setup time, P2_VSYNC, valid before P_CLK1, P_CLK2, or P_CLK3  | 0.8 |     | ns           |
| t <sub>h</sub>     | Hold time, P2_VSYNC, valid after P_CLK1, P_CLK2, or P_CLK3    | 0.8 |     | ns           |
| t <sub>su</sub>    | Setup time, P2_HSYNC, valid before P_CLK1, P_CLK2, or P_CLK3  | 0.8 |     | ns           |
| t <sub>h</sub>     | Hold time, P2_HSYNC, valid after P_CLK1, P_CLK2, or P_CLK3    | 0.8 |     | ns           |
| t <sub>su</sub>    | Setup time, P_DATEN1, valid before P_CLK1, P_CLK2, or P_CLK3  | 0.8 |     | ns           |
| t <sub>h</sub>     | Hold time, P_DATEN1, valid after P_CLK1, P_CLK2, or P_CLK3    | 0.8 |     | ns           |
| t <sub>su</sub>    | Setup time, P_DATEN2, valid before P_CLK1, P_CLK2, or P_CLK3  | 0.8 |     | ns           |
| t <sub>h</sub>     | Hold time, P_DATEN2, valid after P_CLK1, P_CLK2, or P_CLK3    | 0.8 |     | ns           |
| t <sub>w</sub> (A) | VSYNC active pulse duration                                   | 1   |     | Video line   |
| t <sub>w</sub> (A) | HSYNC active pulse duration                                   | 16  |     | Pixel clocks |

1) For frequencies ( $f_{clock}$ ) less than 175MHz, use the following formula to obtain the jitter: Max clock jitter =  $\pm$  [(1 /  $f_{clock}$ ) – 5414ps].



Figure 5-8. Input Port 1 and 2 Interface

### 5.12 Two Pixels Per Clock (48-Bit Bus) Timing Requirements

When operating in two pixels per clock mode, the pixel clock must be maintained below 141MHz. A typical video source requiring two pixels per clock is shown in the following table and must have reduced blanking to stay below the maximum pixel clock.

| SOURCE RATE (Hz) |     | TOTAL PIXELS PER LINE (1) | TOTAL LINES PER FRAME (1) | PIXEL CLOCK ACHIEVED (MHz) |
|------------------|-----|---------------------------|---------------------------|----------------------------|
| 1080p            | 120 | 2060                      | 1120                      | 138.4                      |

(1) Values chosen for front and back porches must meet the timing requirements in Section 5.16.

Product Folder Links: DLPC900

Submit Document Feedback

## 5.13 Synchronous Serial Port (SSP) Switching Characteristics

Switching characteristics over recommended operating conditions,  $C_L$  (min timing) = 5pF,  $C_L$  (max timing) = 50pF (unless otherwise noted)

|                    | PARAMETER                                                    | FROM (INPUT)      | TO (OUTPUT)     | MIN   | MAX   | UNIT |
|--------------------|--------------------------------------------------------------|-------------------|-----------------|-------|-------|------|
| $f_{ m clock}$     | Clock frequency, SSPx_CLK                                    | N/A               | SSPx_CLK        | 73.00 | 25000 | kHz  |
| t <sub>c</sub>     | Cycle time, SSPx_CLK                                         | N/A               | SSPx_CLK        | 0.040 | 13.6  | μs   |
| t <sub>w</sub> (H) | Pulse duration, high<br>50% to 50% reference points (signal) | N/A               | SSPx_CLK        | 40%   |       |      |
| t <sub>w</sub> (L) | Pulse duration, low<br>50% to 50% reference points (signal)  | N/A               | SSPx_CLK        | 40%   |       |      |
| SSP MAS            | STER                                                         |                   | -               |       | 1     |      |
| 4                  | Output propagation, clock to Q,                              | SSPx_CLK↓ (1) (2) | SSPx_DO (1) (2) | -5    | 5     | ns   |
| t <sub>pd</sub>    | SSPx_DO                                                      | SSPx_CLK↑ (1) (3) | SSPx_DO (1) (3) | -5    | 5     | ns   |
| SSP SLA            | VE                                                           |                   |                 |       |       |      |
|                    | Output propagation, clock to Q,                              | SSPx_CLK↓ (1) (2) | SSPx_DO (1) (2) | 0     | 34    | ns   |
| t <sub>pd</sub>    | SSPx_DO                                                      | SSPx_CLK↑ (1) (3) | SSPx_DO (1) (3) | 0     | 34    | ns   |

<sup>(1)</sup> The SSP is configured into four different modes of operation by the controller firmware. These modes are shown in Table 5-2, Figure 5-10, and Figure 5-11.

- (2) SPI Modes 0 and 3
- (3) SPI Modes 1 and 2

Table 5-2. SSP Clock Operational Modes

| SPI CLOCKING<br>MODE | SPI CLOCK<br>POLARITY (CPOL) | SPI CLOCK PHASE<br>(CPHA) |  |  |  |  |  |  |
|----------------------|------------------------------|---------------------------|--|--|--|--|--|--|
| 0                    | 0                            | 0                         |  |  |  |  |  |  |
| 1                    | 0                            | 1                         |  |  |  |  |  |  |
| 2                    | 1                            | 0                         |  |  |  |  |  |  |
| 3                    | 1                            | 1                         |  |  |  |  |  |  |



Figure 5-9. SSP Clock Mode Timing Diagram





Figure 5-10. Synchronous Serial Port Interface—Master (Modes 0/3)



Figure 5-11. Synchronous Serial Port Interface—Slave (Modes 0/3)

# **5.14 DMD Interface Switching Characteristics**

over recommended operating conditions, C<sub>L</sub> (min timing) = 5pF, C<sub>L</sub> (max timing) = 50pF (unless otherwise noted)

|                      | PARAMETER <sup>(1)</sup>                                                                     | FROM                                           | то                      | MIN | MAX | UNIT |  |  |  |  |  |
|----------------------|----------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------|-----|-----|------|--|--|--|--|--|
| DMD TIMI             | DMD TIMING MODE 0 (2)                                                                        |                                                |                         |     |     |      |  |  |  |  |  |
| t <sub>w(H)</sub>    | DMD strobe high pulse duration                                                               | N/A                                            | DADSTRB                 | 29  |     | ns   |  |  |  |  |  |
| t <sub>w(L)</sub>    | DMD strobe low pulse duration                                                                | N/A                                            | DADSTRB                 | 29  |     | ns   |  |  |  |  |  |
| T <sub>odv-min</sub> | Output data valid window, DADADDR_(3:0), DADMODE_(1:0), DADSEL_(1:0) with respect to DADSTRB | DADADDR_(3:0)<br>DADMODE_(1:0)<br>DADSEL_(1:0) | DADSTRB↑ <sup>(1)</sup> | -27 |     | ns   |  |  |  |  |  |
| T <sub>odv-max</sub> | Output data valid window, DADADDR_(3:0), DADMODE_(1:0), DADSEL_(1:0) with respect to DADSTRB | DADADDR_(3:0)<br>DADMODE_(1:0)<br>DADSEL_(1:0) | DADSTRB↑ <sup>(1)</sup> | 27  |     | ns   |  |  |  |  |  |
| DMD TIMI             | NG MODE 1 (2)                                                                                |                                                |                         |     |     |      |  |  |  |  |  |
| t <sub>w</sub> (H)   | DMD strobe pulse duration                                                                    | N/A                                            | DADSTRB                 | 14  |     | ns   |  |  |  |  |  |
| t <sub>w</sub> (L)   | DMD strobe low pulse duration                                                                | N/A                                            | DADSTRB                 | 14  |     | ns   |  |  |  |  |  |
| T <sub>odv-min</sub> | Output data valid window, DADADDR_(3:0), DADMODE_(1:0), DADSEL_(1:0) with respect to DADSTRB | DADADDR_(3:0)<br>DADMODE_(1:0)<br>DADSEL_(1:0) | DADSTRB↑ <sup>(1)</sup> | -12 |     | ns   |  |  |  |  |  |
| T <sub>odv-max</sub> | Output data valid window, DADADDR_(3:0), DADMODE_(1:0), DADSEL_(1:0) with respect to DADSTRB | DADADDR_(3:0)<br>DADMODE_(1:0)<br>DADSEL_(1:0) | DADSTRB↑ <sup>(1)</sup> | 12  |     | ns   |  |  |  |  |  |

- (1) DMD control signals are captured on the rising edge of DADSTRB within the DMD.
- (2) The DMD timing mode is controlled by the controller firmware.



Figure 5-12. DMD Interface Timing



### 5.15 DMD LVDS Interface Switching Characteristics

Switching characteristics over recommended operating conditions (1) (2) (3) (4) (5) (6)

|                   | PARAMETER                                                        | FROM (INPUT) | TO (OUTPUT)    | MIN    | MAX | UNIT |
|-------------------|------------------------------------------------------------------|--------------|----------------|--------|-----|------|
| $f_{clock}$       | Clock frequency, DCK_A                                           | N/A          | DCK_A          | 100    | 400 | MHz  |
| t <sub>c</sub>    | Cycle time, DCK_A1                                               | N/A          | DCK_A          | 2475.3 |     | ps   |
| t <sub>w(H)</sub> | Pulse duration, high 5 (50% to 50% reference points)             | N/A          | DCK_A          | 1093   |     | ps   |
| t <sub>w(L)</sub> | Pulse duration, low 5 (50% to 50% reference points)              | N/A          | DCK_A          | 1093   |     | ps   |
| t <sub>t</sub>    | Transition time, $t_t = t_f / t_r$ (20% to 80% reference points) | N/A          | DCK_A          | 100    | 400 | ps   |
| t <sub>osu</sub>  | Output setup time at max clock rate3                             | DCK_A↑↓      | SCA, DDA(15:0) | 438    |     | ps   |
| t <sub>oh</sub>   | Output hold time at max clock rate3                              | DCK_A↑↓      | SCA, DDA(15:0) | 438    |     | ps   |
| $f_{clock}$       | Clock frequency, DCK_B                                           | N/A          | DCK_B          | 100    | 400 | MHz  |
| t <sub>c</sub>    | Cycle time, DCK_B1                                               | N/A          | DCK_B          | 2475.3 |     | ps   |
| t <sub>w(H)</sub> | Pulse duration, high 5 (50% to 50% reference points)             | N/A          | DCK_B          | 1093   |     | ps   |
| t <sub>w(L)</sub> | Pulse duration, low 5 (50% to 50% reference points)              | N/A          | DCK_B          | 1093   |     | ps   |
| t <sub>t</sub>    | Transition time, $t_t = t_f / t_r$ (20% to 80% reference points) | N/A          | DCK_B          | 100    | 400 | ps   |
| t <sub>osu</sub>  | Output setup time at max clock rate3                             | DCK_B↑↓      | SCB, DDB(15:0) | 438    |     | ps   |
| t <sub>oh</sub>   | Output hold time at max clock rate3                              | DCK_B↑↓      | SCB, DDB(15:0) | 438    |     | ps   |
| t <sub>sk</sub>   | Output skew, channel A to channel B                              | DCK_A↑       | DCK_B↑         |        | 250 | ps   |

- (1) The minimum cycle time  $(t_c)$  for DCK A and DCK B includes 1.0% spread spectrum modulation.
- (2) The DMD LVDS interface uses a double data rate (DDR) clock, thus both rising and falling edges of DCK\_A and DCK\_B are used to clock data into the DMD. As a result, the minimum t<sub>w(H)</sub> and t<sub>w(L)</sub> parameters determine the worse-case DDR clock cycle time.
   (3) Output setup and hold times for DMD clock frequencies below the maximum can be calculated as follows:
- $t_{osu}(f_{clock}) = t_{osu}(f_{max}) + 250000 \times (1/f_{clock} 1/400)$  and  $t_{oh}(f_{clock}) = t_{oh}(f_{max}) + 250000 \times (1/f_{clock} 1/400)$  where  $f_{clock}$  is in MHz.
- (4) The DLPC900 is a full-bus DMD signaling interface. Figure 6-4 shows the controller connections for this configuration.
- (5) The pulse duration minimum for any clock rate can be calculated using the following formulas.
  - a. Pulse duration minimum when using spread spectrum
    - i. Duty cycle  $\% = 49.06 [0.01335 \times \text{clock frequency (MHz)}]$
    - ii. Minimum pulse duration = 1 / clock frequency × DC%
      - 1. Example: At 400MHz: DC% = 49.06 [0.01335 × 400] = 43.72%
      - 2. MPW = 1 / 400MHz × 0.4372 = 1093.0ps
  - b. Pulse duration minimum when not using spread spectrum
    - i. Duty cycle % = 49.00 [0.01055 × clock frequency (MHz)]
    - ii. Minimum pulse duration = 1 / clock frequency × DC%
      - 1. Example: At 400MHz: DC% =  $49.00 [0.01055 \times 400] = 44.78\%$
      - 2. MPW = 1 / 400MHz × 0.448 = 1119.5ps
- (6) A duty cycle specification is not provided because the key limiting factor to clock frequency is the minimum pulse duration (that is, if the other half of the clock period is larger than the minimum, it is not limiting the clock frequency).



Figure 5-13. DMD LVDS Interface

### 5.16 Source Input Blanking Requirements

| PORT                             | PARAMETER (1)             | MINIMUM BLANKING |
|----------------------------------|---------------------------|------------------|
| Port 1 Vertical Blanking         | VBP                       | 370µs            |
|                                  | VFP                       | 1 Line           |
|                                  | Total vertical blanking   | 370µs + 2 lines  |
| Port 2 Vertical Blanking         | VBP                       | 370µs            |
|                                  | VFP                       | 1 line           |
|                                  | Total vertical blanking   | 370µs + 2 lines  |
| Port 1 and 2 Horizontal Blanking | HBP                       | 10 pixels        |
|                                  | HFP                       | 0 pixels         |
|                                  | Total horizontal blanking | 80 pixels        |

#### (1) Refer to Section 10.1.3.



Figure 5-14. Video Timing Parameters



### **6 Detailed Description**

### 6.1 Overview

The DLPC900 controller processes the digital input image and converts the data into the digital format needed by the DLP500YX, DLP670S, DLP9000, DLP5500, or DLP6500. The DLP500YX, DLP670S, DLP9000, DLP5500, and DLP6500 reflect light using binary pulse-width-modulation (PWM) for each micromirror. For further details, refer to the DLP500YX, DLP670S, DLP9000, DLP5500, or DLP6500 data sheets.

A single DLPC900 controller combined with a DLP5500 or DLP6500 supports a wide variety of resolutions from XGA to 1080p. When accurate pattern display is needed, a native 1080p resolution source is used for a one-to-one association with the corresponding micromirror on the DLP6500. A native XGA resolution is used for a one-to-one association with the corresponding micromirror on the DLP5500.

Two DLPC900 controllers combined with a DLP500YX, DLP670S, or DLP9000 support only native resolution for a one-to-one association with the corresponding micromirror on the DMD. All combinations are well-suited for structured light, additive manufacturing, or digital exposure applications.

#### 6.2 Functional Block Diagram



Figure 6-1. Functional Block Diagram

Product Folder Links: DLPC900

Copyright © 2024 Texas Instruments Incorporated

# **6.3 Feature Description**

The DLPC900 controller takes as input 16-, 20-, or 24-bit RGB data at up to 120Hz frame rate. For example, a 120Hz 24-bit frame is composed of three colors (red, green, and blue) with each color equally divided in the 120Hz frame rate. Thus, each color has a 2.78ms time slot allocated. Because each color has an 8-bit depth, each color time slot is further divided into bit-planes. A bit-plane is the 2-dimensional arrangement of one-bit extracted from all the pixels in the full-color 2D image to implement dynamic depth (see Figure 6-2).



Figure 6-2. Bit Slices

The length of each bit-plane in the time slot is weighted by the corresponding power of two of its binary representations. This provides a binary pulse-width modulation of the image. For example, a 24-bit RGB input has three colors (R, G, and B) with 8-bit depth each. Each color time slot is then divided into eight bit-planes, with the sum of the weight of all bit planes in the time slot equal to 256. Figure 6-3 illustrates the time partition of the bits in one 8-bit color time slot within a 24-bit RGB frame.



Figure 6-3. 24-Bit RGB Frame Bit Partition

Therefore, a single video frame is composed of a series of bit-planes. Because the DMD mirrors can be either on or off, an image is created by turning on the mirrors corresponding to the bit set in a bit-plane. With binary

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback

pulse-width modulation, the intensity level of the color is reproduced by controlling the amount of time the mirror is on. For a 24-bit RGB frame image inputted to the DLPC900 controller, the DLPC900 controller creates 24 bit-planes, stores them in internal embedded DRAM, and sends them to the DMD, one bit-plane at a time. The bit weight controls the amount of time the mirror is on. To improve image quality in video frames, these bit-planes, time slots, and color frames are shuffled and interleaved within the pixel processing functions of the DLPC900 controller.

# 6.3.1 DMD Configurations

Figure 6-4 shows the controller connections for full-bus default or swapped. Refer to the Firmware section of the *DLP*® *LightCrafter™ Single DLPC900 Evaluation Module (EVM) User's Guide* (DLPU101) or *DLP*® *LightCrafter™ Dual DLPC900 Evaluation Module (EVM) User's Guide* (DLPU102) for details on how to select the bus swap settings to match the board layout connections.



Figure 6-4. Controller to DMD Full-Bus Connections

### 6.3.2 Video Timing Input Blanking Specification

The DLPC900 controller requires a minimum horizontal and vertical blanking for both Port 1 and Port 2, as shown in Section 5.16. These parameters indicate the time allocated to retrace the signal at the end of each line and field of a display. Refer to Section 10.1.3.

# 6.3.3 Board-Level Test Support

The In-Circuit Tristate Enable signal (ICTSEN) is a board-level test control signal. By driving ICTSEN to a logic high state, all controller outputs (except TDO1 and TDO2) will be configured as tristate outputs.

The DLPC900 also provides JTAG boundary scan support on all I/O except non-digital I/O and a few special signals. Table 6-1 lists these exceptions.



Table 6-1. DLPC900 – Signals Not Covered by JTAG <sup>(1)</sup>

| SIGNAL NAME | PACKAGE<br>BALL |
|-------------|-----------------|
| HW_TEST_EN  | M25             |
| MOSC        | M26             |
| MOSCN       | N26             |
| USB_DAT_N   | C5              |
| USB_DAT_P   | D6              |
| TCK         | N24             |
| TDI         | N25             |
| TRSTZ       | M23             |
| TDO1        | N23             |
| TDO2        | N22             |
| TMS1        | P25             |
| TMS2        | P26             |

<sup>(1)</sup> There is no JTAG connection to power or no-connect pins.

### 6.3.4 Two Controller Considerations

When two DLPC900 controllers drive a single DLP500YX, DLP670S, or DLP9000 DMD, each controller is used to drive half of the DMD, as shown in Two Controllers Connected to DLP9000 DMD. Each controller must operate in two pixels per clock, and the pixel clock must be maintained below the maximum two pixel per clock frequency. Only native resolution is supported when two DLPC900 controllers are matched with a DLP500YX, DLP670S, or DLP9000 DMD.



Figure 6-5. Two Controllers Connected to DLP9000 DMD



# 6.3.5 Memory Design Considerations

### 6.3.5.1 Flash Memory Optimization

The DLPC900 memory configuration can be optimized for different applications. The operating mode chosen and the application implementation will determine how much optimization can be performed.

## 6.3.5.2 Operating Modes

The DLPC900 firmware offers four operating modes which can be selected when designing a product for a particular application.

- 1. Video Mode: streamed over parallel RGB interface
- 2. Video Pattern Mode: streamed over parallel RGB interface
- 3. Pre-Stored Pattern Mode: patterns loaded from stored memory
- 4. Pattern On-The-Fly Mode: patterns loaded over USB or I<sup>2</sup>C interface

Depending on the application design requirements, the memory required for each operating mode can be optimized for both performance and cost. This includes reducing the number of flash memory components, which reduces PCB size and lowers overall product cost. In addition, having fewer components reduces the power supply requirements hence lowering total power consumption.

# 6.3.5.3 DLPC900 External Memory Space

The external memory space of the DLPC900 consists of three chip-selects:

- CS0
- 2. CS1—Power-up boot chip select
- 3. CS2

The DLPC900 is capable of accessing up to 16 megabytes of memory on each chip-select plus two optional GPIOs for extended external memory access (GPIO\_45, GPIO\_46). CS1 contains the firmware, and it is the power-up boot chip-select.

The memory space shown in Figure 6-6 displays how the DLPC900 accesses the memory when memory is present on all three chip selects. Although the chip-selects are numbered 0, 1, and 2, the way the DLPC900 accesses the memory is not in this order. Note that the boot flash is located on chip select CS1.



Figure 6-6. DLPC900 Memory Space

During the power-up initialization, the DLPC900 firmware performs a query on each chip-select to determine whether there is memory present. If there is no memory present on CS1, then the DLPC900 will not boot up; therefore, flash memory and the firmware must exist on CS1.

Note that the addresses from CS2 to CS0 are not ascending linearly in Figure 6-6; therefore, an image cannot span across CS2 and CS0. If an image cannot entirely fit in CS2, then the entire image must be moved and stored in CS0.

If more memory space is required, the DLPC900 memory space can also be organized into a single flash memory device larger than 48 megabytes. By using the architecture shown in Figure 6-7, a flash memory device up to 128 megabytes can be attached to the DLPC900. Table 6-2 describes the memory space layout of a 128-megabyte flash device. Similar to memories attached directly to chip selects, an image also cannot span across memory blocks when using a single large flash memory with the DLPC900.



Figure 6-7. One 128-Megabyte Flash Device

ADDRESS SPACE (START AND SINGLE FLASH MEMORY **MEMORY BLOCK MEGABYTES CONTENTS ADDRESSED** END) 0 0xF9000000 - 0xF901FFFF 0x00000000 - 0x0001FFFF 0 - 0.128Bootloader 0x00020000 - 0x0013FFFF 0.128 - 1.150xF9020000 - 0xF913FFFF Application binary. Sequences / Patterns 0xF9140000 - 0xF923FFFF 0x00140000 - 0x0023FFFF 1.15 - 2.15Reserved space 0xF9240000 - 0xF9FFFFF 0x00240000 - 0x00FFFFF 2.15 - 15Patterns only 1 0xFA000000 - 0xFAFFFFFF 0x01000000 - 0x01FFFFFF 16 - 31Patterns only 2 0xF8000000 - 0xF8FFFFF 32 - 470x02000000 - 0x02FFFFF Patterns only 3 0x03000000 - 0x03FFFFFF0x03000000 - 0x03FFFFF 48 - 63Patterns only 4 0x04000000 - 0x04FFFFF 0x04000000 - 0x04FFFFF 64 - 79Patterns only 0x05000000 - 0x05FFFFFF 5 0x05000000 - 0x05FFFFF 80 - 95Patterns only 6 0x06000000 - 0x06FFFFF 0x06000000 - 0x06FFFFF 96 – 111 Patterns only 7 0x07000000 - 0x07FFFFF 0x07000000 - 0x07FFFFF 112 - 127Patterns only

**Table 6-2. Flash Device Layout** 

The design for a single 128-megabyte flash device for storing the firmware consists of the bootloader, the main application, sequences/images stored in flash (optional), and 1 megabyte of reserved space. The bootloader is located at the beginning of the flash memory block 0. The size of the bootloader is 128 kilobytes, beginning at address 0xF9000000. The bootloader is necessary for operation. If the bootloader becomes corrupted in some way it can render the device inoperable. The bootloader is followed by the main application and then sequence/image data. As mentioned above, **patterns must not span memory block boundaries**. If a pattern does not fit in a given block, the entire 24-bit image (or composite image) must be moved in the next block. Additionally, the

Copyright © 2024 Texas Instruments Incorporated



1 megabyte of reserved space in memory block 0 from 0xF9140000 to 0xF923FFFF is necessary for operation and must not be overwritten.

### 6.3.5.4 Minimizing Memory Space

Depending on the application design requirements of the product, the amount of memory can be reduced. This can include reducing the number of flash memory components or the memory size of the flash memory component.

As depicted in Figure 6-8, the firmware resides in CS1, and the amount of memory the firmware occupies is usually less than 128 kilobytes. With this in mind, the design engineer can conclude that memory is only required to be present on CS1 if no images are needed for the design.

For example, if the application design only requires the DLPC900 to operate in *Video Mode*, then the flash memory components on CS0 and CS2 are not required and can be left out. Moreover, since the firmware only occupies about 128 kilobytes of memory, then a smaller density flash memory component can be used such as a 4-megabyte rather than a 16-megabyte component. One 4-Megabyte Flash Memory shows the memory space for this example.



Figure 6-8. One 4-Megabyte Flash Memory

The same memory space shown in One 4-Megabyte Flash Memory also applies to *Video Pattern Mode*. In this mode, the images are streamed from an external video source directly in to the internal memory of the DLPC900. Another operating mode that can use this same memory configuration is *Pattern On-The-Fly Mode* because the images are streamed over the USB or I<sup>2</sup>C interfaces directly into the internal memory of the DLPC900. These three operating modes are excellent opportunities for minimizing flash memory because they don't require images to be stored in flash memory.

However, there exists one mode that can require additional memory because this mode requires images to be stored in flash memory. When the DLPC900 is operating in *Pre-Stored Pattern Mode*, the DLPC900 reads all the required images from flash memory into its internal memory when the pattern sequence is started. The amount of flash memory depends on the needs of the application.

For example, if the application design requires only a few images, and the images and firmware can fit in one 4-megabyte flash component, then the memory space in One 4-Megabyte Flash Memory can be used. However, if more memory is needed, then one 8-megabyte or one 16-megabyte flash component can be used, as shown in One 8-Megabyte Flash Memory and One 16-Megabyte Flash Memory.



Figure 6-9. One 8-Megabyte Flash Memory



Figure 6-10. One 16-Megabyte Flash Memory

When the memory requirement is greater than 16 megabytes but less than 32 megabytes, then two 16-megabyte flash components can be used as shown in Two 16-Megabyte Flash Memory Components. Use CS1 and CS2 when using only two flash components.



Figure 6-11. Two 16-Megabyte Flash Memory Components

When the memory requirement exceeds 32 megabytes, use the flash memory space shown in Figure 6-11 or use a single large flash device as described in Section 6.3.5.5.2. Notice that in all examples, there is a 1-megabyte space reserved at the end of the Firmware space. The default and maximum size of this reserved

Copyright © 2024 Texas Instruments Incorporated

space is 1 megabyte; however, depending on the operating mode, the reserved space is customizable and can be reduced by the design engineer when configuring the firmware. Whatever size is chosen, this reserved area must be taken into consideration when calculating the required amount of memory.

#### 6.3.5.5 Minimizing Board Size

Reducing the number of flash components saves valuable board area and reduces the cost of the PCB. There are two additional ways to reduce cost: package selection and using larger density flash.

## 6.3.5.5.1 Package Selection

The first way is to use a smaller package type for the flash memory. Most of the flash memory components that can be used with the DLPC900 also come in alternate packages. For example, selecting a BGA package can be more than 50% smaller compared to a TSOP package.

### 6.3.5.5.2 Large Density Flash

The second way is to use a larger density flash memory component to combine two or all three flash memory components into one flash component. However, using this method requires some additional low cost external logic gates to combine the chip-selects and create and invert signals for the extra address lines. The other requirement is the flash memory component must contain uniform sectors where each sector is 128kilobytes in size.

# 6.3.5.5.2.1 Combining Two Chip-Selects with One 32-Megabyte Flash

One use case is when the memory requirement for a design is greater than 16-megabytes but less than 32-megabytes. In this case, rather than using two 16-megabyte flash components, use only one 32-megabyte component. One 32-Megabyte Flash Component shows a block diagram describing how to combine CS1 and CS2 with external logic gates, as well as the connections between the DLPC900 and the flash component.



Figure 6-12. One 32-Megabyte Flash Component

### 6.3.5.5.2.2 Combining Three Chip-Selects with One 64-Megabyte Flash

Another use case is when the memory requirement exceeds 32 megabytes but is less than 64 megabytes. In this case, a single flash device up to 64 megabytes can be used. Figure 6-13 shows a block diagram describing how to combine CS0, CS1, CS2, and GPIO 45 with external logic gates, as well as the connections between the DLPC900 and the flash component.



Figure 6-13. One 64-Megabyte Flash Component

### 6.3.5.5.2.3 Combining Three Chip-Selects with One 128-Megabyte Flash

The other use case is when the memory requirement exceeds 64 megabytes. In this case, a single flash device up to 128 megabytes can be used. Figure 6-14 shows a block diagram describing how to combine CS0, CS1, CS2, GPIO\_45, and GPIO\_46 with the required external logic gates and the connections between the DLPC900 and the flash component.



Figure 6-14. One 128-Megabyte Flash Component

#### Note

Flash devices that are larger than 128 megabytes can also be used with the DLPC900, but the DLPC900 is only capable of accessing 128 megabytes. The other sectors within the flash device will go unused.

### Note

GPIO\_45, GPIO\_46, and GPIO\_60 are exclusively used by the DLPC900 as extended flash address lines. These GPIO are not to be used for any other purpose.

Copyright © 2024 Texas Instruments Incorporated

### 6.3.5.6 Minimizing Board Space

Figure 6-15 shows how to minimize board space by selecting the next larger density of flash memory. For example, if two 4-megabyte flash components are needed, then selecting one 8-megabyte flash component can be considered. This will save board space because only one component takes up space on the board rather than two components.



Figure 6-15. Selecting Next Larger Density for Board Space Savings

When calculating the appropriate amount of memory to use, do not mix densities to come up with the exact amount of memory that is calculated. Always use the same densities of flash memory even if it exceeds the amount of memory that is calculated.

## 6.3.5.7 Flash Memory

Flash changes will require a change to the flash parameters file. This file must be changed to match the flash device info for the selected device including the sector mapping of the device.

Refer to the appropriate BOM for a list of flash memory that was used and tested on the DLP®LightCrafter™ Single DLPC900 Evaluation Module and DLP®LightCrafter™ Dual DLPC900 Evaluation Module. The reader can also refer to the data sheets for alternate package types for each of the components listed. If substituting other flash memory, the user must consult the data sheets to ensure compatibility.

## **6.4 Device Functional Modes**

## 6.4.1 Structured Light Application

For structured light applications, the DLPC900 can be commanded to enter the following high speed sequential pattern modes.

- 1. Video Pattern Mode
- 2. Pre-Stored Pattern Mode
- 3. Pattern On-The-Fly Mode

In each mode a specific set of patterns are selected with a maximum of 24 bits per pixel. The bit-depth of the patterns are then allocated into the corresponding time slots. Furthermore, an output trigger signal is also synchronized with these time slots to indicate when the image is displayed.

These pattern modes provide the capability to display a set of patterns and signal a camera to capture these patterns overlaid on an object. The DLPC900 controller is capable of preloading up to 480 1-bit binary patterns or 1024 1-bit binary patterns for the DLP5500 into internal memory from the external flash memory or from the USB or I<sup>2</sup>C interfaces. These preloaded binary patterns are then streamed to the DMD at high speed.

### **Note**

When using Pre-Stored Pattern Mode, the number of patterns that can be stored in External Flash depends on the size of the external flash and level of compression achievable. The 1-bit pre-stored patterns for each DMD describe the controller memory, **not** flash memory.

Table 6-3. Number of 1-Bit Pre-Stored Patterns for Each DMD

| DMD      | NUMBER OF PATTERNS |
|----------|--------------------|
| DLP5500  | 1024               |
| DLP500YX | 800                |
| DLP6500  | 400                |
| DLP670S  | 400                |
| DLP9000  | 480                |

The DLPC900 controller is capable of synchronizing a camera to the displayed patterns. In video pattern mode, the vertical sync is used as trigger input. In pre-stored pattern mode and pattern on-the-fly mode, an internal user configurable trigger or a TRIG\_IN\_1 pulse indicates to the DLPC900 controller to advance to the next pattern, while TRIG\_IN\_2 starts and stops the pattern sequence. In all pattern modes, TRIG\_OUT\_1 frames the exposure time of the pattern, while TRIG\_OUT\_2 indicates the start of the pattern sequence.

Figure 6-16 shows an example timing diagram of video pattern mode. The VSYNC starts the pattern sequence display. The pattern sequence consists of a series of four patterns followed by a series of three patterns and then repeats. The first pattern sequence consists of P1, P2, P3, and P4. The second pattern sequence consists of P5, P6, and P7. TRIG\_OUT\_1 frames each pattern exposed, while TRIG\_OUT\_2 indicates the start of each pattern in the sequence. If the pattern sequence is configured without dark time between patterns, then the TRIG\_OUT\_1 output would be high for the entire pattern sequence.



Figure 6-16. Video Pattern Mode Timing Diagram

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



Figure 6-17 shows an example of a pre-stored pattern mode timing diagram. Pattern sequences of four are displayed. TRIG\_OUT\_1 frames each pattern exposed, while TRIG\_OUT\_2 indicates the start of each pattern in the sequence. If the pattern sequence is configured without dark time between patterns, then the TRIG\_OUT\_1 output would be high for the entire pattern sequence.



Figure 6-17. Pre-Stored Pattern Mode Timing Diagram

Another example of a pre-stored pattern mode timing diagram is shown in Figure 6-18, where pattern sequences of three are displayed. TRIG\_OUT\_1 frames each pattern displayed, while TRIG\_OUT\_2 indicates the start of each pattern. TRIG\_IN\_2 serves as a start and stop signal. When high, the pattern sequence starts or continues. Note, in the middle of displaying the P4 pattern, TRIG\_IN\_2 is low, so the sequence stops displaying P4. When TRIG\_IN\_2 is raised, the pattern sequence continues where it stopped by re-displaying P4.



Figure 6-18. Pre-Stored Pattern Mode Timing Diagram for 3-Patterns

Table 6-4 shows the allowed pattern combinations in relation to the bit depth of the pattern. If the pattern sequence is configured without dark time between patterns, then the TRIG\_OUT\_1 output would be high for the entire pattern sequence.

Table 6-4. Minimum Pattern Time in Any Pattern Mode

| BIT<br>DEPTH | DLP5500<br>(μs) | DLP6500<br>(μs) | DLP9000<br>(μs) | DLP500YX<br>(µs) | DLP670S<br>(µs) |
|--------------|-----------------|-----------------|-----------------|------------------|-----------------|
| 1            | 94              | 105             | 105             | 62               | 100             |
| 2            | 275             | 304             | 304             | 184              | 343             |
| 3            | 356             | 394             | 380             | 269              | 438             |
| 4            | 444             | 823             | 733             | 458              | 768             |
| 5            | 972             | 1215            | 1215            | 682              | 1299            |
| 6            | 1517            | 1487            | 1487            | 807              | 1488            |
| 7            | 1877            | 1998            | 1998            | 1083             | 2000            |
| 8            | 3753            | 4046            | 4046            | 2263             | 4046            |
| 10           | NA              | NA              | NA              | 10363            | NA              |
| 12           | NA              | NA              | NA              | 41452            | NA              |
| 14           | NA              | NA              | NA              | 165807           | NA              |
| 16           | NA              | NA              | NA              | 663225           | NA              |

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *DLPC900* 

For faster 8-bit pattern speeds, the illumination source can be modulated to shorten the smallest bits, and thus shorten the pattern speed. This method will introduce dark time into the pattern and affect the brightness, but it is capable of 8-bit pattern speeds up to four times faster than patterns without illumination modulation. More information on illumination modulation can be found in the *DLP® LightCrafter™ Single DLPC900 Evaluation Module (EVM) User's Guide*. Examples of possible pattern speeds is shown in Table 6-5

**Table 6-5. Faster Pattern Speed Examples** 

| BIT<br>DEPTH                 | DLP5500<br>(μs) | DLP6500<br>(μs) | DLP9000<br>(μs) | DLP500YX<br>(µs) | DLP670S<br>(µs) |
|------------------------------|-----------------|-----------------|-----------------|------------------|-----------------|
| 8 @<br>500Hz                 | 1950            | 1944            | 1944            | 1534             | 100             |
| 8 @<br>750Hz                 | 1283            | 1444            | 1444            |                  | 343             |
| 8 @<br>1000Hz <sup>(1)</sup> | 916             | 969             | 944             | 1034             | 944             |
| 16 @ 4Hz                     | NA              | NA              | NA              | 255943           | NA              |

Minimum achievable exposure using smallest allowed Minimum LED Pulse Width

Table 6-6 shows the minimum pattern time for a 1-bit pattern in relation to the number of active DMD blocks.

Table 6-6. Minimum Exposures for Number of Active DMD Blocks

| ACTIVE BLOCKS         DLP5500 (μs)         DLP6500 (μs)         DLP9000 (μs)         DLP670S (μs)         DLP500YX (μs)           1         25 (1)         24         24         27         30           2         30 (1)         45         42         27         30           3         35 (1)         45         42         27         30           4         28         45         42         27         30           5         33         48         45         38         34           6         38         54         51         44         38           7         43         60         56         49         42           8         48         66         61         55         46           9         53         72         67         61         50           10         58         78         72         66         54           11         63         84         77         72         58           12         68         90         83         77         62           13         73         96         88         83         -           14 |    |                   |     | Diocito |     |    |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----|-------------------|-----|---------|-----|----|
| 2     30 (1)     45     42     27     30       3     35 (1)     45     42     27     30       4     28     45     42     33     30       5     33     48     45     38     34       6     38     54     51     44     38       7     43     60     56     49     42       8     48     66     61     55     46       9     53     72     67     61     50       10     58     78     72     66     54       11     63     84     77     72     58       12     68     90     83     77     62       13     73     96     88     83     -       14     78     101     93     89       15     83     105     99     94                                                                                                                                                                                                                                                                                                                                                                                                                                       |    |                   |     |         |     |    |
| 3     35 (1)     45     42     27     30       4     28     45     42     33     30       5     33     48     45     38     34       6     38     54     51     44     38       7     43     60     56     49     42       8     48     66     61     55     46       9     53     72     67     61     50       10     58     78     72     66     54       11     63     84     77     72     58       12     68     90     83     77     62       13     73     96     88     83       14     78     101     93     89       15     83     105     99     94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1  | 25 <sup>(1)</sup> | 24  | 24      | 27  | 30 |
| 4       28       45       42       33       30         5       33       48       45       38       34         6       38       54       51       44       38         7       43       60       56       49       42         8       48       66       61       55       46         9       53       72       67       61       50         10       58       78       72       66       54         11       63       84       77       72       58         12       68       90       83       77       62         13       73       96       88       83       -         14       78       101       93       89         15       83       105       99       94                                                                                                                                                                                                                                                                                                                                                                                           | 2  | 30 (1)            | 45  | 42      | 27  | 30 |
| 5     33     48     45     38     34       6     38     54     51     44     38       7     43     60     56     49     42       8     48     66     61     55     46       9     53     72     67     61     50       10     58     78     72     66     54       11     63     84     77     72     58       12     68     90     83     77     62       13     73     96     88     83     -       14     78     101     93     89       15     83     105     99     94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 3  | 35 <sup>(1)</sup> | 45  | 42      | 27  | 30 |
| 6     38     54     51     44     38       7     43     60     56     49     42       8     48     66     61     55     46       9     53     72     67     61     50       10     58     78     72     66     54       11     63     84     77     72     58       12     68     90     83     77     62       13     73     96     88     83     -       14     78     101     93     89       15     83     105     99     94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 4  | 28                | 45  | 42      | 33  | 30 |
| 7     43     60     56     49     42       8     48     66     61     55     46       9     53     72     67     61     50       10     58     78     72     66     54       11     63     84     77     72     58       12     68     90     83     77     62       13     73     96     88     83     -       14     78     101     93     89       15     83     105     99     94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 5  | 33                | 48  | 45      | 38  | 34 |
| 8     48     66     61     55     46       9     53     72     67     61     50       10     58     78     72     66     54       11     63     84     77     72     58       12     68     90     83     77     62       13     73     96     88     83     -       14     78     101     93     89       15     83     105     99     94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 6  | 38                | 54  | 51      | 44  | 38 |
| 9     53     72     67     61     50       10     58     78     72     66     54       11     63     84     77     72     58       12     68     90     83     77     62       13     73     96     88     83     -       14     78     101     93     89       15     83     105     99     94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 7  | 43                | 60  | 56      | 49  | 42 |
| 10     58     78     72     66     54       11     63     84     77     72     58       12     68     90     83     77     62       13     73     96     88     83     -       14     78     101     93     89       15     83     105     99     94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 8  | 48                | 66  | 61      | 55  | 46 |
| 11     63     84     77     72     58       12     68     90     83     77     62       13     73     96     88     83     -       14     78     101     93     89       15     83     105     99     94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 9  | 53                | 72  | 67      | 61  | 50 |
| 12     68     90     83     77     62       13     73     96     88     83     -       14     78     101     93     89       15     83     105     99     94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 10 | 58                | 78  | 72      | 66  | 54 |
| 13     73     96     88     83     -       14     78     101     93     89       15     83     105     99     94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 11 | 63                | 84  | 77      | 72  | 58 |
| 14     78     101     93     89       15     83     105     99     94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 12 | 68                | 90  | 83      | 77  | 62 |
| 15 83 105 99 94                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 13 | 73                | 96  | 88      | 83  | -  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 14 | 78                | 101 | 93      | 89  |    |
| 16 94 - 105 100                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 15 | 83                | 105 | 99      | 94  |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 16 | 94                | -   | 105     | 100 |    |

<sup>(1)</sup> To accommodate the 20µs trigger pulse and 5.2µs block reset time, minimum exposure times for active blocks 1, 2, and 3 are calculated differently than the following active blocks.



# 7 Application and Implementation

### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 7.1 Application Information

The DLPC900 controller is required to be coupled with the DLP500YX, DLP5500, DLP6500, DLP670S, or DLP9000 DMD to provide a reliable display solution for video display and structure light applications. The DLPC900 converts the digital input data into the digital format needed by the DLP500YX, DLP5500, DLP6500, DLP670S, or DLP9000 DMDs. The DMDs consist of an array of micromirrors which reflect incoming light to one of two directions by using binary pulse-width-modulation (PWM) for each micromirror, with the primary direction being into a projection or collection optics. Applications of interest include 3D machine vision, 3D printing, direct imaging lithography, and intelligent lighting.

# 7.2 Typical Applications

# 7.2.1 Typical Two Controller Chipset

A typical embedded system application using the DLPC900 controller and DLP9000, DLP500YX, or DLP670S DMD is shown in Figure 7-1. This configuration requires two DLPC900 controllers to drive a DLP9000, DLP500YX, or DLP670S DMD and supports a 24-bit parallel RGB input, typical of LCD interfaces, from an external source or processor. In this configuration, the 24-bit parallel RGB input data is split between the primary and the secondary controller as described in Section 6.3.4 using an FPGA or some other mechanism.

This system supports both still and motion video sources with the input resolution native to the DLP9000, DLP500YX, or DLP670S DMD. However, the controller supports only sources with periodic synchronization pulses. This support is ideal for motion video sources, but can also be used for still images by maintaining periodic syncs and sending a new frame of data only when needed. The still image must be fully contained within a single video frame and meet the frame timing constraints. The DLPC900 controller refreshes the displayed image at the source frame rate and repeats the last active frame for intervals in which no new frame has been received.

This configuration also supports the high-speed sequential pattern modes mentioned in the Section 6.4.1. The patterns can be from the video source, from the USB or I<sup>2</sup>C interface, or pre-stored in external flash, and have a maximum of 24 bits per pixel. The patterns are preloaded into the internal embedded DRAM and then streamed to the DLP9000, DLP500YX, or DLP670S DMD at high speeds.



Figure 7-1. Typical Application Schematic for DLP9000, DLP500YX, or DLP670S

Table 7-1. DLPC900 LVDS Channel (A/B) to DMD Data Bus Mapping (A, B, C, D)

|          | DLPC900 Primary   |                   | DLPC900           | Secondary         |
|----------|-------------------|-------------------|-------------------|-------------------|
| DMD      | LVDS<br>Channel A |                   |                   | LVDS<br>Channel B |
| DLP5500  | DMD Data<br>Bus A | DMD Data<br>Bus B | N/A               | N/A               |
| DLP6500  | DMD Data<br>Bus A | DMD Data<br>Bus B | N/A               | N/A               |
| DLP500YX | DMD Data<br>Bus C | DMD Data<br>Bus D | DMD Data<br>Bus A | DMD Data<br>Bus B |
| DLP670S  | DMD Data<br>Bus C | DMD Data<br>Bus D | DMD Data<br>Bus A | DMD Data<br>Bus B |
| DLP9000  | DMD Data<br>Bus C | DMD Data<br>Bus D | DMD Data<br>Bus A | DMD Data<br>Bus B |

### Note

DLPC900 has the capability to swap Data Bus A and B or Data Bus C and D. DLPC900 can also reverse the bit order to assist PCB layout. See Table 4-3 for further details.

Copyright © 2024 Texas Instruments Incorporated



#### 7.2.1.1 Design Requirements

All applications require both the controller and DMD components for reliable operation. The system uses an external parallel flash memory device loaded with the DLPC900 configuration and support firmware. The external boot flash must contain a minimum of two sectors, where the first sector starts at address 0xF9000000 which is the power-up reset start address. The first 128 kilobytes is reserved for the bootloader image and must be in its own sector and can be made up of several smaller contiguous sectors that add up to 128 kilobytes as shown in Figure 7-2. The remaining sectors contains the rest of the firmware. The default wait-states is set for a flash device of 120ns access time. For a faster flash access time, refer to the Section 7.2.1.2.1.4.2 on how to program new wait-state values.



Figure 7-2. Boot Flash Memory Layout

### Note

The bootloader, the main application, and any images stored in flash (if present) are considered the firmware.

The chipset has the following interfaces and support circuitry:

- **DLPC900 System Interfaces** 
  - Control Interfaces
  - Trigger Interface
  - Input Data Interfaces
  - Illumination Interface
- DLPC900 Support Circuitry and Interfaces
  - Reference Clock
  - PLL
  - Program Memory Flash Interface
- **DMD** Interface
  - DLPC900 to DLP6500/DLP9000/DLP500YX/DLP5500/DLP670S Digital Data
  - DLPC900 to DLP6500/DLP9000/DLP500YX/DLP5500/DLP670S Control and Clock Interface
  - DLPC900 to DLP6500/DLP9000/DLP500YX/DLP5500/DLP670S Serial Communication Interface
  - DLPC900 to DLP5500 and DLPA200 Interfaces

## 7.2.1.2 Detailed Design Procedure

# 7.2.1.2.1 DLPC900 System Interfaces

The DLPC900 chipset supports a 24-bit parallel RGB interface for image data transfers from another device and a 24-bit interface for video data transfers. The system input requires proper generation of the PWRGOOD and POSENSE inputs to ensure reliable operation. There are two primary output interfaces: illumination driver control interface and sync outputs.

### 7.2.1.2.1.1 Control Interface

The DLPC900 chipset supports I<sup>2</sup>C or USB commands through the control interface. The control interface allows another primary processor to send commands to the DLPC900 controller to query system status or perform real-time operations, such as, LED driver current settings. The DLPC900 allows the user to set a different I<sup>2</sup>C slave address for the host port. Refer to the *DLPC900 Programmer's Guide* to set a different I<sup>2</sup>C master and slave addresses.

Table 7-2. Active Signals – I<sup>2</sup>C Interfaces

| SIGNAL NAME  | DESCRIPTION                                                                                                                                            |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| I2C2_SCL     | <sup>2</sup> C clock. Bidirectional open-drain signal. I <sup>2</sup> C master clock to external devices.                                              |  |
| I2C2_SDA     | I <sup>2</sup> C data. Bidirectional open-drain signal. I <sup>2</sup> C master to transfer data to external devices.                                  |  |
| I2C1_SCL     | I <sup>2</sup> C clock. Bidirectional open-drain signal. I <sup>2</sup> C master clock to external devices.                                            |  |
| I2C1_SDA     | <sup>2</sup> C data. Bidirectional open-drain signal. I <sup>2</sup> C master to transfer data to external devices.                                    |  |
| I2C0_SCL (1) | I <sup>2</sup> C clock. Bidirectional open-drain signal. I <sup>2</sup> C slave clock input from the external processor.                               |  |
| I2C0_SDA (1) | I <sup>2</sup> C data. Bidirectional open-drain signal. I <sup>2</sup> C slave to accept commands or transfer data to and from the external processor. |  |

(1) This interface is the host port.



### 7.2.1.2.1.2 Input Data Interfaces

The data interface has a parallel RGB input port and has a nominal I/O voltage of 3.3V. Maximum and minimum input timing specifications for both components are provided in the Interface Timing Requirements. Each parallel RGB port can support up to 24 bits in Video Mode.

Table 7-3. Active Signals - Data Interface

| SIGNAL NAME              | DESCRIPTION                                                                                                                                                                                                                             |  |  |  |  |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| RGB Parallel Interface F | RGB Parallel Interface Port 1                                                                                                                                                                                                           |  |  |  |  |
| P1_(A, B, C)_[0:9] (1)   | 24-bit data inputs, 8 bits for each of the red, green, and blue channels. When interfacing to a system with 8 bits per color or less, connect the bus of the red, green, and blue channels to the upper bits of the DLPC900 10-bit bus. |  |  |  |  |
| P_CLK1                   | Pixel clock. All input signals on data interface are synchronized with this clock.                                                                                                                                                      |  |  |  |  |
| P1_VSYNC                 | Vertical sync                                                                                                                                                                                                                           |  |  |  |  |
| P1_HSYNC                 | Horizontal sync                                                                                                                                                                                                                         |  |  |  |  |
| P_DATAEN1                | Input data valid                                                                                                                                                                                                                        |  |  |  |  |
| RGB Parallel Interface F | Port 2                                                                                                                                                                                                                                  |  |  |  |  |
| P2_(A, B, C)_[0:9] (1)   | 24-bit data inputs, 8 bits for each of the red, green, and blue channels. When interfacing to a system with 8 bits per color or less, connect the bus of the red, green, and blue channels to the upper bits of the DLPC900 10-bit bus. |  |  |  |  |
| P_CLK2                   | Pixel clock. All input signals on data interface are synchronized with this clock.                                                                                                                                                      |  |  |  |  |
| P2_VSYNC                 | Vertical sync                                                                                                                                                                                                                           |  |  |  |  |
| P2_HSYNC                 | Horizontal sync                                                                                                                                                                                                                         |  |  |  |  |
| P_DATAEN2                | Input data valid                                                                                                                                                                                                                        |  |  |  |  |
| Optional Pixel Clock 3   |                                                                                                                                                                                                                                         |  |  |  |  |
| P_CLK3                   | Pixel clock. All input signals on data interface are synchronized with this clock.                                                                                                                                                      |  |  |  |  |

<sup>(1)</sup> The A, B, and C input data channels of Port 1 and 2 can be internally swapped for optimum board layout. Refer to the DLPC900 Programmers Guide for details on how to configuring the port settings to match the board layout connections.

## 7.2.1.2.1.3 DLPC900 System Output Interfaces

DLPC900 system output interfaces include the illumination interface as well as the trigger and sync interface.

### 7.2.1.2.1.3.1 Illumination Interface

An illumination interface is provided that supports up to a three (3) channel LED driver. The illumination interface provides signals that support: LED driver enable, LED enable, LED enable select, and PWM signals to control the LED current.

Table 7-4. Active Signals - Illumination Interface

| SIGNAL NAME  | DESCRIPTION                                                     |
|--------------|-----------------------------------------------------------------|
| HEARTBEAT    | Signal toggles continuously to indicate system is running fine. |
| FAULT_STATUS | Signal toggles or held high indicating system faults            |
| RED_LED_EN   | Red LED enable                                                  |
| GRN_LED_EN   | Green LED enable                                                |
| BLU_LED_EN   | Blue LED enable                                                 |
| RED_LED_PWM  | Red LED PWM signal used to control the LED current              |
| GRN_LED_PWM  | Green LED PWM signal used to control the LED current            |
| BLU_LED_PWM  | Blue LED PWM signal used to control the LED current             |

### 7.2.1.2.1.3.2 Trigger and Sync Interface

The DLPC900 outputs a trigger signal for synchronizing displayed patterns with a camera, sensor, or other peripherals. The sync output supporting signals are: horizontal sync, vertical sync, two input triggers, and two output triggers. Depending on the application, these signals control how the pattern is displayed.

Table 7-5. Active Signals - Trigger and Sync Interface

| SIGNAL NAME | DESCRIPTION                                                 |  |
|-------------|-------------------------------------------------------------|--|
| P1_HSYNC    | Horizontal Sync                                             |  |
| P1_VSYNC    | /ertical Sync                                               |  |
| TRIG_IN_1   | Depending on the mode, advances the pattern display.        |  |
| TRIG_IN_2   | Depending on the mode, starts or stops the pattern display. |  |
| TRIG_OUT_1  | Active high during pattern exposure                         |  |
| TRIG_OUT_2  | Active high pulse to indicate first pattern display         |  |

### 7.2.1.2.1.4 DLPC900 System Support Interfaces

### 7.2.1.2.1.4.1 Reference Clock and PLL

The DLPC900 controller requires a 20MHz 3.3V external input from an oscillator. This signal serves as the DLPC900 chipset reference clock from which the majority of the interfaces derive their timing. This includes DMD interfaces and serial interfaces.

Refer to Section 9.1.2 on PLL guidelines.



## 7.2.1.2.1.4.2 Program Memory Flash Interface

The DLPC900 provides three external program memory chip selects for standard NOR-type flash plus two optional GPIOs for extended external memory access (GPIO\_45, GPIO\_46):

- PM\_CSZ\_0 flash device (≤ 16 megabytes)
- PM\_CSZ\_1 dedicated CS for boot flash device (≤ 16 megabytes). Refer to the Figure 7-2 for the memory layout of the boot flash.
- PM\_CSZ\_2 flash device (≤ 16 megabytes)

Flash access timing is programmable up to 19 wait-states. Table 7-6 contains the formulas to calculate the required wait-states for each of the parameters shown in Figure 7-3 for a typical flash device. Refer to the DLPC900 Programmers Guide for details on how to set new wait-state values.

Table 7-6. Flash Wait-States

| PARAMETER                                       | FORMULA (1)                                 | DEFAULT |
|-------------------------------------------------|---------------------------------------------|---------|
| T <sub>CS</sub> (CSZ low to WEZ low )           | = Roundup((T <sub>CS</sub> + 5ns) / 6.7ns)  | 2       |
| T <sub>WP</sub> (WEZ low to WEZ high)           | = Roundup((T <sub>WP</sub> + 5ns) / 6.7ns)  | 11      |
| T <sub>CH</sub> (WEZ high to CSZ high )         | = Roundup((T <sub>CH</sub> + 5ns) / 6.7ns)  | 2       |
| T <sub>ACC</sub> (CSZ low to Output Valid ) (2) | = Roundup((T <sub>ACC</sub> + 5ns) / 6.7ns) | 19      |
| Maximum supported wait-states                   | 19 (120ns) <sup>(3)</sup>                   |         |

- (1) Assumes a maximum single direction trace length of 75mm
- (2) In some flash device data sheets, the read access time can also be represented as T<sub>OE</sub>, T<sub>E</sub>, T<sub>RC</sub>, or T<sub>CE</sub>. Use the largest of these values to calculate the wait-states for the read access time.
- (3) For each parameter



Figure 7-3. Flash Interface Timing Diagram



### 7.2.1.2.1.4.3 DMD Interface

The DLPC900 controller provides the pattern data to the DMD over a double data rate (DDR) interface. Table 7-7 describes the signals used for this interface.

Table 7-7. Active Signals—DLPC900 to DMD Digital Data Interface

| SIGNAL NAME | DESCRIPTION                                                |  |
|-------------|------------------------------------------------------------|--|
| DDA(15:0)   | DMD, LVDS interface channel A, differential serial data    |  |
| DDB(15:0)   | DMD, LVDS interface channel B, differential serial data    |  |
| DCKA        | DMD, LVDS interface channel A, differential clock          |  |
| DCKB        | DMD, LVDS interface channel B, differential clock          |  |
| SCA         | DMD, LVDS interface channel A, differential serial control |  |
| SCB         | DMD, LVDS interface channel B, differential serial control |  |

The DLPC900 controls the micromirror clock pulses in a manner to ensure proper and reliable operation of the DMD.

Table 7-8. Active Signals—DLPC900 to DMD Control Interface

| SIGNAL NAME  | DESCRIPTION                                                                                  |  |
|--------------|----------------------------------------------------------------------------------------------|--|
| DADOEZ       | DMD output-enable (active low)                                                               |  |
| DADADDR(3:0) | DMD address                                                                                  |  |
| DADMODE(1:0) | DMD mode                                                                                     |  |
| DADSEL(1:0)  | DMD select                                                                                   |  |
| DADSTRB      | DMD strobe                                                                                   |  |
| DAD_INTZ     | DMD interrupt (active low). This signal requires an external 1KΩ pullup and uses hysteresis. |  |

The DLPC900 controls the micromirror control interface signals in a manner to ensure proper and reliable operation of the DMD.



# 7.2.2 Typical Single Controller Chipset

A typical embedded system application using the DLPC900 controller and DLP6500 is shown in Figure 7-4. This configuration uses one DLPC900 controller to operate with a DLP6500 or DLP5500 (with the DLPA200) and supports a 24-bit parallel RGB input, typical of LCD interfaces, from an external source or processor.

This system supports both still and motion video sources. However, the controller only supports sources with periodic synchronization pulses. This is ideal for motion video sources, but can also be used for still images by maintaining periodic syncs and only sending a new frame of data when needed. The still image must be fully contained within a single video frame and meet the frame timing constraints. The DLPC900 controller refreshes the displayed image at the source frame rate and repeats the last active frame for intervals in which no new frame has been received.

This configuration also supports the high speed sequential pattern modes mentioned in the Section 6.4.1. The patterns can be from the video source, from the USB or I<sup>2</sup>C interface, or pre-stored in external flash, and have a maximum of 24 bits per pixel. The patterns are preloaded into the internal embedded DRAM and then streamed to the DLP5500 or DLP6500 at high speeds.



Figure 7-4. Typical Application Schematic for DLP5500 or DLP6500

# 8 Power Supply Recommendations

# 8.1 System Power Regulation

The PLLD\_VAD, PLLM1\_VAD, and PLLM2\_VAD power feeding internal PLLs must be derived from an isolated linear regulator with filter as recommended in Section 9.1.2 to minimize the AC noise component.

It is acceptable to derive PLLD\_VDD, PLLM1\_VDD, PLLM2\_VDD, and PLLS\_VAD from the same regulator as the core VDDC, but they must be filtered as recommended in the Section 9.1.2.



Figure 8-1. Power Regulation

### 8.1.1 Power Distribution System

# 8.1.1.1 1.15V System Power

The DLPC900 can support a low-cost power delivery system with a single 1.15V power source derived from a switching regulator. The main core can receive 1.15V power directly from the regulator output, and the internal DLPC900 PLLs (PLLD\_VDD, PLLM1\_VDD, PLLM2\_VDD, and PLLS\_VAD) must receive individually filtered versions of this 1.15V power. For specific filter recommendations, refer to the Section 9.1.2.

# 8.1.1.2 1.8V System Power

The DLPC900 power delivery system provides two independent 1.8V power sources. One of the 1.8V power sources is used to supply 1.8V power to the DLPC900 LVDS I/O and internal DRAM. Power for these functions must always be fed from a common source, which is recommended as a linear regulator. The second 1.8V power source is used (along with appropriate filtering as discussed in the Section 9.1.2) to supply all of the DLPC900 internal PLLs (PLLD\_VAD, PLLM1\_VAD, and PLLM2\_VAD). To keep this power as clean as possible, a dedicated linear regulator is highly recommended for the 1.8V power to the PLLs.

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



#### 8.1.1.3 3.3-V System Power

The DLPC900 can support a low-cost power delivery system with a single 3.3V power source derived from a switching regulator. This 3.3V power will supply all LVTTL I/O and the crystal oscillator cell. The 3.3V power must remain active in all power modes for which 1.15V core power is applied.

## 8.2 System Environment and Defaults

### 8.2.1 DLPC900 System Power-Up and Reset Default Conditions

Following system power-up, the DLPC900 performs a power-up initialization routine that defaults the controller to its normal operation power mode in which all blocks are powered, all processor clocks are enabled at their full rate, and associated resets are released. Most other clocks default to disabled with associated resets asserted until released by the processor. These same defaults are also applied as part of all system reset events that occur without removing or cycling power. The 1.8V power must be applied prior to releasing the reset so that the LVDS I/O and the internal embedded DRAM are enabled before the DLPC900 begins executing its system initialization routines.

# 8.3 System Power-Up Sequence

Although the DLPC900 requires an array of power supply voltages, for example, 1.15V, 1.8V, and 3.3V, there are no restrictions regarding the relative order of power supply sequencing to avoid damaging the DLPC900, as long as the system is held in reset during power supply sequencing. This is true for both power-up (reset controlled by POSENSE) and power-down (reset controlled by PWRGOOD) scenarios. Similarly, there is no minimum time between powering-up or powering-down the different supplies feeding the DLPC900. However, power-sequencing requirements are common for the devices that share the supplies with the DLPC900.

Power-sequencing recommendations to ensure proper operation are:

- 1.15V core power must be applied whenever any I/O power is applied. This ensures the state of the associated I/O that are powered are set to a known state. Thus, applying core power first is recommended.
- All DLPC900 power must be applied before POSENSE is asserted to ensure proper power-up initialization is performed.

It is assumed that all DLPC900 power-up sequencing is handled by external hardware. It is also assumed that an external power monitor will hold the DLPC900 in system reset during power-up (that is, POSENSE = 0). During this time, all controller I/Os are tristated. The primary PLL (PLLM1) will be released from reset upon the low-to-high transition of POSENSE, but the DLPC900 will be kept in reset for an additional 60ms to allow the PLL to lock and stabilize its outputs. After this delay the DLPC900 internal resets will be deasserted, thus causing the processor to begin its boot-up routine.

Figure 8-2 shows the recommended DLPC900 system power-up sequence of the regulators:



Figure 8-2. Power Sequencing

# 8.3.1 Power-On Sense (POSENSE) Support

It is difficult to set up a power monitor to trip exactly on the controller minimum supply voltage specification. Thus for practical reasons, the external power monitor generating POSENSE must target its threshold to 90% of the minimum supply voltage specifications and ensure that POSENSE remains low a sufficient amount of time for all supply voltages to reach minimum DLPC900 and DMD requirements and stabilize. The trip voltage for detecting the loss of power, as well as the reaction time to respond to a low voltage condition is critical for powering down the DMD. Refer to Section 5.7 for details on powering up and powering down the DLPC900 and the DMD.

## 8.3.2 Power Good (PWRGOOD) Support

The PWRGOOD signal is defined as an early warning signal that alerts the DLPC900 of the DC supply voltages will drop below specifications. This warning lets the DLPC900 park the DMD mirrors and place the system into reset. For revision "B" DMDs and later, PWRGOOD can no longer be used as an early warning signal, and must follow the power-down requirements in Section 5.7.



# 8.3.3 5V Tolerant Support

With the exception of USB\_DAT, the DLPC900 does not support any other 5V tolerant I/O. However, I<sup>2</sup>C typically have 5V requirements and special measures must be taken to support them. It is recommended that a 5V to 3.3V level shifter be used.

It is strongly recommended that a 0.5W external series resistance (of  $22\Omega$ ) to limit the potential impact of a continuous short circuit between either USB D+ or USB D- to either V<sub>BUS</sub>, GND, the other data line, or the cable. For additional protection, also add an optional 200mA Schottky diode from USB\_DAT to VDD33.

## 8.4 System Reset Operation

# 8.4.1 Power-Up Reset Operation

Immediately after a power-up event, DLPC900 hardware will automatically bring up the primary PLL and place the controller in normal power mode. It will then follow the standard system reset procedure (see Section 8.4.2).

# 8.4.2 System Reset Operation

Immediately after any type of system reset (power-up reset, PWRGOOD reset, watchdog timer time-out, and so forth), the DLPC900 automatically returns to normal power mode and returns to the following state:

- All GPIO will tristate.
- The primary PLL will remain active (it is only reset on a power-up reset) and most of the derived clocks will be active. However, only those resets associated with the DLPC900 processor and its peripherals will be released. (The DLPC900 firmware is responsible for releasing all other resets).
- The DLPC900 associated clocks will default to their full clock rates (boot-up is at full speed).
- The PLL feeding the LVDS DMD interface (PLLD) will default to its power-down mode and all derived clocks
  will be inactive with corresponding resets asserted. (The DLPC900 firmware is responsible for enabling these
  clocks and releasing associated resets).
- LVDS I/O will default to its power-down mode with tristated outputs.
- All resets output by the DLPC900 will remain asserted until released by the firmware (after boot-up).
- The DLPC900 processor will boot up from external flash.

Once the DLPC900 processor boots up, the DLPC900 firmware does the following:

- Configure the programmable DDR clock generator (DCG) clock rates (that is, the DMD LVDS interface rate)
- · Enable the DCG PLL (PLLD) while holding divider logic in reset
- After the DCG PLL locks, the processor software will set DMD clock rates
- API software will then release DCG divider logic resets, which in turn, will enable all derived DCG clocks
- Release external resets

The LVDS I/O is reset by a system reset event and remains in reset until released by the DLPC900 firmware. Thus, the software is responsible for waiting until power is restored to these components before releasing reset.

# 9 Layout

# 9.1 Layout Guidelines

### 9.1.1 General PCB Recommendations

Two-ounce copper planes are recommended in the PCB design in order to achieve needed thermal connectivity.

## 9.1.2 PCB Layout Guidelines for Internal Controller PLL Power

The following are guidelines to achieve desired controller performance relative to internal PLLs:

The DLPC900 contains four PLLs (PLLM1, PLLM2, PLLD, and PLLS), each of which have a dedicated 1.15V digital supply; three of these PLLs (PLLM1, PLLM2, and PLLD) have a dedicated 1.8V analog supply. It is important to have filtering on the supply pins that covers a broad frequency range. Each 1.15V PLL supply pin must have individual high frequency filtering in the form of a ferrite bead and a  $0.1\mu F$  ceramic capacitor. These components must be located very close to the individual PLL supply balls. The impedance of the ferrite bead should far exceed that of the capacitor at frequencies above 10MHz. The 1.15V to the PLL supply pins must also have low frequency filtering in the form of an RC filter. This filter can be common to all the PLLs. The voltage drop across the resistor is limited by the 1.15V regulator tolerance and the DLPC900 voltage tolerance. A resistance of  $0.36\Omega$  and a  $100\mu F$  ceramic are recommended. Figure 9-1 shows the recommended filter topology.



Figure 9-1. Recommended Filter Topology for PLL 1.15V Supplies



The analog 1.8V PLL power pins must have a similar filter topology as the 1.15V. In addition, it is recommended that a dedicated linear regulator generates the 1.8V. Figure 9-2 shows the recommended filtering topology.



Figure 9-2. Recommended Filter Topology for PLL 1.8V Supplies

When designing the overall supply filter network, care must be taken to ensure no resonance occurs. Specific care is required around the 1MHz to 2MHz band, as this coincides with the PLL natural loop frequency.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *DLPC900* 



Figure 9-3. High Frequency Decoupling

High-frequency decoupling is required for 1.15V and 1.8V PLL supplies and must be provided as close as possible to each of the PLL supply package pins as shown in Figure 9-3. Placing decoupling capacitors under the package on the opposite side of the board is recommended. High-quality, low-ESR, monolithic, surface-mount capacitors are recommended for use. Typically, 0.1µF for each PLL supply should be sufficient. The length of a connecting trace increases the parasitic inductance of the mounting, and thus, where possible, there can be no trace, allowing the via to butt up against the land. Additionally, the connecting trace must be made as wide as possible. Further improvement can be made by placing vias to the side of the capacitor lands or doubling the number of vias.

The location of bulk decoupling depends on the system design.

### 9.1.3 PCB Layout Guidelines for Quality Video Performance

One of the most important factors to gain good performance is designing the PCB with the highest quality signal integrity possible. Here are a few recommendations:

- 1. Minimize the trace lengths between the video digital receiver and the DLPC900 port inputs.
- 2. Analog power must not be shared with the digital power directly.
- 3. Try to keep the trace lengths of the RGB as equal as possible.
- 4. Impedance matching between the digital receiver and the DLPC900 is important.

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



# 9.1.4 Recommended MOSC Crystal Oscillator Configuration

Figure 9-4 shows a recommended crystal oscillator configuration.

It is assumed that the external crystal oscillator will stabilize within 50ms after stable power is applied.

## **Table 9-1. Crystal Port Characteristics**

| PARAMETER                | NOMINAL | UNIT |
|--------------------------|---------|------|
| MOSC-to-GND capacitance  | 1.5     | pF   |
| MOSCZ-to-GND capacitance | 1.5     | pF   |

Table 9-2. Recommended Crystal Configuration (1)

| PARAMETER                                                                                  | RECOMMENDED                                               | UNIT |
|--------------------------------------------------------------------------------------------|-----------------------------------------------------------|------|
| Crystal circuit configuration                                                              | Parallel resonant                                         |      |
| Crystal type                                                                               | Fundamental (first harmonic)                              |      |
| Crystal nominal frequency                                                                  | 20                                                        | MHz  |
| Crystal temperature stability                                                              | ± 30                                                      | PPM  |
| Crystal frequency tolerance (including accuracy, temperature, aging, and trim sensitivity) | ± 100                                                     | PPM  |
| Crystal equivalent series resistance (ESR)                                                 | 50 max                                                    | Ω    |
| Crystal load                                                                               | 20                                                        | pF   |
| Crystal shunt load                                                                         | 7 max                                                     | pF   |
| R <sub>S</sub> drive resistor (nominal)                                                    | 100                                                       | Ω    |
| R <sub>FB</sub> feedback resistor (nominal)                                                | 1                                                         | МΩ   |
| C <sub>L1</sub> external crystal load capacitor (MOSC)                                     | See Equation 1                                            | pF   |
| C <sub>L2</sub> external crystal load capacitor (MOSCN)                                    | See Equation 2                                            | pF   |
| PCB layout                                                                                 | A ground isolation ring around the crystal is recommended |      |

(1) Typical drive level with the XSA020000FK1H-OCX crystal (ESR<sub>max</sub> =  $40\Omega$ ) =  $50\mu$ W

$$C_{L1} = 2 \times (C_L - C_{Stray-MOSC}) \tag{1}$$

$$C_{L2} = 2 \times (C_L - C_{Stray-MOSCN}$$
 (2)

(3)

### where

- C<sub>L</sub> = Crystal load capacitance (Farads)
- C<sub>Stray-MOSC</sub> = Sum of package and PCB capacitance at the crystal pin associated with controller signal MOSC.
- C<sub>Stray-MOSCN</sub> = Sum of package and PCB capacitance at the crystal pin associated with controller signal MOSCN.

Submit Document Feedback



Figure 9-4. Crystal Oscillator Configuration

## 9.1.5 Spread Spectrum Clock Generator Support

DLPC900 supports limited, internally controlled, spread spectrum clock spreading on the DMD interface. The purpose is to frequency-spread all signals on this high-speed external interface to reduce EMI emissions. Clock spreading is limited to triangular waveforms. The DLPC900 provides modulation options of 0%,  $\pm 0.5\%$ , and  $\pm 1.0\%$  (center-spread modulation).

### 9.1.6 GPIO Interface

The DLPC900 provides nine software-programmable, general-purpose I/O pins. Each GPIO pin is individually configurable as either input or output. In addition, each GPIO output can be either configured as push-pull or open-drain. Some GPIO have one or more alternative use modes, which are also software configurable. The reset default for all GPIO is as an input signal. However, any alternative function connected to these GPIO pins, with the exception of general-purpose clocks and PWM generation, will be reset. When configured as open-drain, the outputs must be externally pulled up (to the 3.3V supply). External pullup or pulldown resistors can be required to ensure stable operation before software can configure these ports.

# 9.1.7 General Handling Guidelines for Unused CMOS-Type Pins

To avoid potentially damaging current caused by floating CMOS input-only pins, it is recommended tying unused controller input pins through a pullup resistor to its associated power supply or through a pulldown to ground unless noted in the Pin Functions. For controller inputs with an internal pullup or pulldown resistor, it is unnecessary to add an external pullup or pulldown unless specifically recommended. Internal pullup and pulldown resistors are weak and must not be expected to drive the external line.

Unused output-only pins can be left open.

When possible, it is recommended to configure unused bidirectional I/O pins to their output state such that the pin can be left open. If this control is not available and the pins become an input, then they must be pulled-up (or pulled-down) using an appropriate resistor unless noted in the Pin Functions.

Copyright © 2024 Texas Instruments Incorporated



### 9.1.8 DMD Interface Considerations

High-speed interface waveform quality and timing on the DLPC900 controller (that is, the LVDS DMD interface) is dependent on the following factors:

- Total length of the interconnect system
- Spacing between traces
- Characteristic impedance
- Etch losses
- How well matched the lengths are across the interface

Thus, ensuring positive timing margin requires attention to many factors.

As an example, DMD interface system timing margin can be calculated as follows:

```
Setup Margin = (controller output setup) – (DMD input setup) – (PCB routing mismatch) – (PCB SI degradation) (4)
```

Hold-time Margin = (controller output hold) – (DMD input hold) – (PCB routing mismatch) – (PCB SI degradation) (5)

The PCB SI degradation is the signal integrity degradation due to PCB affects which includes such things as simultaneously switching output (SSO) noise, crosstalk, and intersymbol interference (ISI) noise.

DLPC900 I/O timing parameters, as well as DMD I/O timing parameters, can be easily found in their corresponding data sheets. Similarly, PCB routing mismatch can be easily budgeted and met via controlled PCB routing. However, PCB SI degradation is not as easy-to-determine.

In an attempt to minimize the signal integrity analysis that would otherwise be required, the following PCB design guidelines provide a reference of an interconnect system that satisfies both waveform guality and timing requirements (accounting for both PCB routing mismatch and PCB SI degradation). Deviation from these recommendations can work, but must be confirmed with PCB signal integrity analysis or lab measurements.

PCB design: Refer to the Figure 9-5.

Configuration: Asymmetric dual stripline Etch thickness (T): 1.0oz copper (1.2mil) Flex etch thickness (T): 0.5oz copper (0.6mil) Single-ended signal impedance: 50Ω (±10%) Differential signal impedance:  $100\Omega (\pm 10\%)$ 

PCB stackup: Refer to the Figure 9-5.

Reference plane 1 is assumed to be a ground plane for proper return path.

Reference plane 2 is assumed to be the I/O power plane or ground.

Dielectric FR4, (Er): 4.2 (nominal) 5.0mil (nominal) Signal trace distance to reference plane 1 (H1): Signal trace distance to reference plane 2 (H2): 34.2mil (nominal)



Figure 9-5. PCB Stackup Geometries

Table 9-3. General PCB Routing (Applies to All Corresponding PCB Signals (Refer to Figure 9-5.)

| PARAMETER                                     | APPLICATION                  | SINGLE-ENDED<br>SIGNALS | DIFFERENTIAL PAIRS            | UNIT        |
|-----------------------------------------------|------------------------------|-------------------------|-------------------------------|-------------|
|                                               | Escape routing in ball field | 4<br>(0.1)              | 4<br>(0.1)                    | mil<br>(mm) |
| Line width (W)                                | PCB etch data or control     | 7<br>(0.18)             | 4.25<br>(0.11)                | mil<br>(mm) |
|                                               | PCB etch clocks              | 7<br>(0.18)             | 4.25<br>(0.11)                | mil<br>(mm) |
| Differential signal pair spacing (S)          | PCB etch data or control     | N/A                     | 5.75 <sup>(1)</sup><br>(0.15) | mil<br>(mm) |
| Differential signal pail spacing (3)          | PCB etch clocks              | N/A                     | 5.75 <sup>(1)</sup><br>(0.15) | mil<br>(mm) |
| Minimum differential pair to pair appains (C) | PCB etch data or control     | N/A                     | 20<br>(0.51)                  | mil<br>(mm) |
| Minimum differential pair-to-pair spacing (S) | PCB etch clocks              | N/A                     | 20<br>(0.51)                  | mil<br>(mm) |
|                                               | Escape routing in ball field | 4<br>(0.1)              | 4<br>(0.1)                    | mil<br>(mm) |
| Minimum line spacing to other signals (S)     | PCB etch data or control     | 10<br>(0.25)            | 20<br>(0.51)                  | mil<br>(mm) |
|                                               | PCB etch clocks              | 20<br>(0.51)            | 20<br>(0.51)                  | mil<br>(mm) |
| Maximum differential pair P-to-N length       | Total data                   | N/A                     | 12<br>(0.3)                   | mil<br>(mm) |
| mismatch                                      | Total clock                  | N/A                     | 12<br>(0.3)                   | mil<br>(mm) |

<sup>(1)</sup> Spacing can vary to maintain differential impedance requirements.



## Table 9-4. DMD Interface Specific PCB Routing

| SIGNAL GROUP LENGTH MATCHING                           |                            |                |          |      |
|--------------------------------------------------------|----------------------------|----------------|----------|------|
| INTERFACE SIGNAL GROUP REFERENCE SIGNAL MAX MISMATCH U |                            |                |          | UNIT |
| DMD                                                    | SCA_P/ SCA_N               | DCKA_P/ DCKA_N | ± 150    | mil  |
| (LVDS)                                                 | DDA_P_(15:0)/ DDA_N_(15:0) |                | (± 3.81) | (mm) |
| DMD                                                    | SCB_P/ SCB_N               | DCKB_P/ DCKB_N | ± 150    | mil  |
| (LVDS)                                                 | DDB_P_(15:0)/ DDB_N_(15:0) |                | (± 3.81) | (mm) |

When routing the DMD Interface signals it is recommended to:

- Minimize the number of layer changes for single-ended signals.
- Individual differential pairs can be routed on different layers but the signals of a given pair must not change layers.

Table 9-5. DMD Signal Routing Length<sup>(1)</sup>

| BUS           | MIN | MAX | UNIT |
|---------------|-----|-----|------|
| DMD<br>(LVDS) | 50  | 375 | mm   |

(1) Max signal routing length includes escape routing.

Stubs: Avoid stubs.

Termination Requirements: DMD interface: None - The DMD receiver is differentially terminated to  $100\Omega$  internally.

Connector (DMD-LVDS interface bus only):

High-speed connectors that meet the following requirements can be used:

- Differential crosstalk: < 5%
- Differential impedance:  $75\Omega$  to  $125\Omega$

Routing requirements for right-angle connectors: When using right-angle connectors, P-N pairs must be routed in the same row to minimize delay mismatch. When using right-angle connectors, propagation delay difference for each row must be accounted for on associated PCB etch lengths.

These guidelines will produce a maximum PCB routing mismatch of 4.41mm (0.174 inch) or approximately 30.4ps, assuming 175ps/inch FR4 propagation delay.

These PCB routing guidelines will result in approximately 25ps system setup margin and 25ps system hold margin for the DMD interface after accounting for signal integrity degradation as well as routing mismatch.

Both the DLPC900 output timing parameters and the DMD input timing parameters include timing budget to account for their respective internal package routing skew.

# 9.1.8.1 Flex Connector Plating

Plate all the pad area on top layer of flex connection with a minimum of 35 and maximum 50 micro-inches of electrolytic hard gold over a minimum of 100 micro-inches of electrolytic nickel.

# 9.1.9 PCB Design Standards

PCB designed and built in accordance with the following industry specifications:

**Table 9-6. Industry Design Specification** 

| INDUSTRY SPECIFICATION                                          | APPLICABLE TO            |
|-----------------------------------------------------------------|--------------------------|
| IPC-2221 and IPC2222, Type 3, Class X, at Level B producibility | Board Design             |
| IPC-6011 and IPC-6012, Class 2                                  | PWB Fabrication          |
| IPC-SM-840, Class 3, Color Green                                | Finished PWB Solder mask |
| UL94V-0 Flammability Rating and Marking                         | Finished PWB             |
| UL796 Rating and Marking                                        | Finished PWB             |

## 9.1.10 Signal Layers

The PCB signal layers must follow typical good practice guidelines including:

- Layer changes must be minimized for single-ended signals.
- Individual differential pairs can be routed on different layers, but the signals of a given pair must not change layers.
- · Stubs are to be avoided.
- Only voltage or low-frequency signals can be routed on the outer layers, except as noted previously in this
  document.
- Double data rate signals must be routed first.
- Pin swapping on components is not allowed.

The PCB must have a solder mask on the top and bottom layers. The mask must not cover the vias.

- Except for fine pitch devices (pitch ≤ 0.032 inches), the copper pads and the solder mask cutout are to be of the same size.
- · Solder mask between pads of fine pitch devices must be removed.
- In the BGA package, the copper pads and the solder mask cutout must be of the same size.

### 9.1.11 Trace Widths and Minimum Spacing

BGA escape routing can be routed with 4mils width and 4mils spacing, as long as the escape nets are less than 1 inch long, to allow two traces to fit between vias. After signals escape the BGA field, trace widths can be widened to achieve the desired impedance and spacing.

All single-ended  $50\Omega$  signal must have a minimum spacing of 10-mils relative to other signals. Other special trace spacing requirements are listed in Table 9-7.

Table 9-7. Traces Widths and Minimum Spacing

| SIGNAL ON PIN                                                                            | MINIMUM WIDTH                         | MINIMUM SPACE |
|------------------------------------------------------------------------------------------|---------------------------------------|---------------|
| VDDC, VDD18, VDD33                                                                       | 0.020                                 | 0.015         |
| GND                                                                                      | 0.015 (1)                             | 0.005         |
| PLLS_VAD, PLLM2_VDD, PLLD_VDD, PLLM1_VDD, PLLM1_VAD, PLLM2_VAD, PLLD_VAD                 | 0.012 (keep length less than 260mils) | 0.015         |
| MOSCP, OCLKA                                                                             |                                       | 0.020 (2)     |
| SCA_(P,N), DDA_(P,N)_(15:00), SCB_(P,N),<br>DDB_(P,N)_(15:00), DCKA_(P,N),<br>DCKB_(P,N) |                                       | 0.030 (2)     |
| USB_DAT_(P,N)                                                                            |                                       | 0.030 (2)     |

<sup>(1)</sup> Make width of GND trace as wide as the pin it is connected to, when possible.

# 9.1.12 Trace Impedance and Routing Priority

For the best performance, it is recommended that the trace impedance for differential signals as in Table 9-8.

<sup>(2)</sup> Trace spacing of these signals/signal-pairs relative to other signals.



All signals must be  $50\Omega$  controlled impedance unless otherwise noted in Table 9-8.

## Table 9-8. Trace Impedance

| SIGNAL ON PIN                  | DIFFERENTIAL IMPEDANCE |
|--------------------------------|------------------------|
| DCKA_(P,N)                     | 100Ω ±10%              |
| SCA_(P,N)                      |                        |
| DDA_(P,N)_(15:00)              |                        |
| DCKB_(P,N)                     | 100Ω ±10%              |
| SCB_(P,N)                      |                        |
| DDB_(P,N)_(15:00)              |                        |
| USB_DAT_(P,N)                  | 90Ω ±10%               |
| USB_(P,N)                      |                        |
| All other Differential Signals | 100Ω ±10%              |

Table 9-9 lists the signals' routing priority assignment.

# **Table 9-9. Routing Priority**

| SIGNAL ON PIN                                                                                                      | PRIORITY         |
|--------------------------------------------------------------------------------------------------------------------|------------------|
| DCKA_(P,N) SCA_(P,N) DDA_(P,N)_(15:00) DCKB_(P,N) SCB_(P,N) DDB_(P,N)_(15:00)                                      | 1(1) (2) (3)     |
| USB_(P,N) USB_DAT_(P,N)                                                                                            | 2 <sup>(1)</sup> |
| P1(A,B,C)(9:2), P2(A,B,C)(9:2), P_CLK1, P_CLK2, P_CLK3, P_DATEN1, P_DATEN2, P1_VSYNC, P2_VSYNC, P1_HSYNC, P2_HSYNC | 3(1) (2) (3)     |
| OCLKA, MOSCP                                                                                                       | 4(4)             |

- (1) Refer to Trace Impedance for length matching requirement.
- (2) Switching layers must not be done except at the beginning and end of the trace.
- (3) Maximum routing length of 2 inches for each signal/pair, includes escape routing.
- (4) Keep routing length under 0.35 inches.

### 9.1.13 Power and Ground Planes

For best performance, the following are recommended:

- · Solid ground planes between each signal routing layer
- Two solid power planes for voltages
- Power and ground pins must be connected to these planes through a via for each pin.
- All device pin and via connections to these planes must use a thermal relief with a minimum of four spokes.
- Trace lengths for the component power and ground pins must be minimized to 0.03 inches or less.
- Vias should be spaced out to avoid forming slots on the power planes.
- High-speed signals must not cross over a slot in the adjacent power planes.
- Vias connecting all the digital layers are recommended for placement around the edge of the rigid PCB regions 0.03 inches from the board edges with 0.1-inch spacing prior to routing.
- Placing extra vias is not required if there are sufficient ground vias due to standard ground connections of devices.
- All signal routing and signal vias must be inside the perimeter ring of ground vias.

### 9.1.14 Power Vias

Power and Ground pins of each component must be connected to the power and ground planes with a via for each pin. Avoid sharing vias to the power plane among multiple power pins, where possible. Trace lengths for component power and ground pins must be minimized (ideally, less than 0.100"). Unused or spare device pins that are connected to power or ground can be connected together with a single via to power or ground. The minimum spacing between vias shall be 0.050" to prevent slots from being developed on the ground plane.

### 9.1.15 Decoupling

Decoupling capacitors must be located as near as possible to the DLPC900 voltage supply pins. Capacitors must not share vias. The DLPC900 power pins can be connected directly to the decoupling capacitor (no via) if the trace is less than 0.03". Otherwise the component must be tied to the voltage or ground plane through a separate via. All capacitors must be connected to the power planes with trace lengths less than 0.05". Mount decoupling capacitors connecting to power rail VDDC (1.15V) using "via on sides" geometry as shown below in Figure 9-6. If "2 via on sides" is not possible, 1.15V decoupling capacitors can be mounted using "via at ends" method, providing traces between the vias and decoupling capacitors' pads be as short and wide (at least 15mils wide) as possible.



Figure 9-6. Decoupling Via Placement

#### 9.1.16 Fiducials

Fiducials for automatic component insertion are placed on the board according to the following guidelines or on recommendation from manufacturer:

- Fiducials for optical auto insertion alignment shall be placed on three corners of both sides of the PCB.
- Fiducials shall be 0.050" copper with 0.100" cutout (antipad).



#### 9.2 Layout Example

The DLP® LightCrafter™ Dual DLPC900 Evaluation Module (EVM) PCB is targeted at 14 layers with layer stack up shown in Figure 9-7. The PCB layer stack can vary depending on the system design. However, careful attention is required to meet design considerations. Layers 1 and 14 consist of the component layers. Layers 2, 4, 6, 9, 11, and 13 consist of solid ground planes. Layers 7 and 8 consist of solid power planes. Layers 1, 3, 5, 10, 12, and 14 are used as the primary routing layers. Routing on external layers must be less than 0.25 inches for priority one and two signals. Refer to the Table 9-9 for signal priority groups. Board material must be FR-370HR or similar. PCB must be designed for lead-free assembly with the stack-up geometry shown in Figure 9-7 and Figure 9-8.

|            | Calc             |                      |
|------------|------------------|----------------------|
| Layer      | Thickness        | Primary Stack        |
| Layer - 1  | 0.0005<br>0.0020 | )(                   |
|            | 0.0046           | 2116                 |
| Layer - 2  | 0.0006           |                      |
|            | 0.0060           | 0.0060<br>(1-1652)   |
| Layer - 3  | 0.0006           |                      |
|            | 0.0074           | 2113                 |
| Layer - 4  | 0.0006           |                      |
|            | 0.0060           | 0.0060<br>(1-1652)   |
| Layer - 5  | 0.0006           | (1-1032)             |
|            | 0.0074           | 2113                 |
| Layer - 6  | 0.0006           |                      |
|            | 0.0021           | 0.0020<br>(1-106)    |
| Layer - 7  | 0.0006           | (1100)               |
|            | 0.0115           | 2113<br>2113<br>2113 |
| Layer - 8  | 0.0006           | 0.000                |
|            | 0.0021           | 0.0020<br>(1-106)    |
| Layer - 9  | 0.0006           |                      |
|            | 0.0074           | 2113                 |
| Layer - 10 | 0.0006           |                      |
|            | 0.0060           | 0.0060<br>(1-1652)   |
| Layer - 11 | 0.0006           |                      |
|            | 0.0074           | 2113                 |
| Layer - 12 | 0.0006           |                      |
|            | 0.0060           | 0.0060<br>(1-1652)   |
| Layer - 13 | 0.0006           | (1.1552)             |
|            | 0.0046           | 2116                 |
| Layer - 14 | 0.0020<br>0.0005 | U.                   |

| Description                                                                              |
|------------------------------------------------------------------------------------------|
| Taiyo 4000-BN                                                                            |
| 1/2oz Sig (Std Plt)                                                                      |
| 370H<br>1/2oz P/G                                                                        |
| 370H                                                                                     |
| 1/2oz Sig                                                                                |
| •                                                                                        |
| 370H                                                                                     |
| 1/2oz P/G                                                                                |
| 370H                                                                                     |
| 1/2oz Sig                                                                                |
| 370H                                                                                     |
| 1/2oz P/G                                                                                |
| 370H                                                                                     |
| 1/2oz P/G                                                                                |
| 370H                                                                                     |
|                                                                                          |
| 1/2oz P/G                                                                                |
| <b>1/2oz P/G</b><br>370H                                                                 |
|                                                                                          |
| 370H                                                                                     |
| 370H<br>1/2oz P/G                                                                        |
| 370H<br><b>1/2oz P/G</b><br>370H                                                         |
| 370H<br>1/2oz P/G<br>370H<br>1/2oz Sig                                                   |
| 370H<br>1/2oz P/G<br>370H<br>1/2oz Sig<br>370H                                           |
| 370H<br>1/2oz P/G<br>370H<br>1/2oz Sig<br>370H<br>1/2oz P/G                              |
| 370H<br>1/2oz P/G<br>370H<br>1/2oz Sig<br>370H<br>1/2oz P/G<br>370H                      |
| 370H<br>1/2oz P/G<br>370H<br>1/2oz Sig<br>370H<br>1/2oz P/G<br>370H<br>1/2oz Sig         |
| 370H<br>1/2oz P/G<br>370H<br>1/2oz Sig<br>370H<br>1/2oz P/G<br>370H<br>1/2oz Sig<br>370H |

Materials: Isola 370H High-Tg FR4

| Requirement              | Req. Thickness | Tol +  | Tol -  | Calc Thick |  |
|--------------------------|----------------|--------|--------|------------|--|
| Incl. Plating & Mask     | 0.0900         | 0.0090 | 0.0090 | 0.0907     |  |
| Incl. Mask over Laminate | 0.0860         | 0.0086 | 0.0086 | 0.0867     |  |
| Incl. Plating            | 0.0890         | 0.0089 | 0.0089 | 0.0897     |  |
| After Lamination         | 0.0862         | 0.0043 | 0.0043 | 0.0869     |  |
| Over Laminate            | 0.0850         | 0.0085 | 0.0085 | 0.0857     |  |

Figure 9-7. Board Layer Stack



| Impedance Type  | Layer | Design  | Actual  | Pitch  | Plane | Target | Tol<br>(ohms) | Predict |
|-----------------|-------|---------|---------|--------|-------|--------|---------------|---------|
| 1 Surface MS    | L1    | -       | 0.0068  | -      | -     |        |               |         |
|                 | -     | -       | -       | -      | L2    | 50     | 5.0           | 50.20   |
| 2 EC Microstrip | L1    | -       | 0.0055  | 0.0110 | -     |        |               | 89.55   |
|                 | -     | -       | 0.0055  | -      | L2    | 90     | 9.0           |         |
| 3 EC Microstrip | L1    | 0.00475 | 0.00475 | 0.0120 | -     |        |               |         |
|                 | -     | 0.00475 | 0.00475 | -      | L2    | 100    | 10.0          | 100.27  |
| 4 Stripline     | L3    | -       | 0.0057  | -      | L2    |        |               |         |
|                 | -     | -       | -       | -      | L4    | 50     | 5.0           | 49.34   |
| 5 EC Stripline  | L3    | -       | 0.0054  | 0.0110 | L2    |        |               |         |
|                 | -     | -       | 0.0054  | -      | L4    | 90     | 9.0           | 89.75   |
| 6 EC Stripline  | L3    | 0.00475 | 0.00475 | 0.0120 | L2    | 400    | 10.0          | 99.03   |
|                 | -     | 0.00475 | 0.00475 | -      | L4    | 100    |               |         |
| 7 Stripline     | L5    | -       | 0.0057  | -      | L4    |        |               |         |
|                 | -     | -       | -       | -      | L6    | 50     | 5.0           | 49.34   |
| B EC Stripline  | L5    | -       | 0.0054  | 0.0110 | L4    |        |               | 00.75   |
|                 | -     | -       | 0.0054  | -      | L6    | 90     | 9.0           | 89.75   |
| 9 EC Stripline  | L5    | 0.00475 | 0.00475 | 0.0120 | L4    |        |               |         |
|                 | -     | 0.00475 | 0.00475 | -      | L6    | 100    | 10.0          | 99.03   |
| 0 Stripline     | L10   | -       | 0.0057  | -      | L9    | 50     |               | 40.04   |
|                 | -     | -       | -       | -      | L11   | 50     | 5.0           | 49.34   |
| 1 EC Stripline  | L10   | -       | 0.0054  | 0.0110 | L9    |        |               | 00.75   |
|                 | -     | -       | 0.0054  | -      | L11   | 90     | 9.0           | 89.75   |
| 2 EC Stripline  | L10   | 0.00475 | 0.00475 | 0.0120 | L9    | 400    | 40.0          | 00.00   |
|                 | -     | 0.00475 | 0.00475 | -      | L11   | 100    | 10.0          | 99.03   |
| 3 Stripline     | L12   | -       | 0.0057  | -      | L11   | - 50   | 5.0           | 40.24   |
|                 | -     | -       | -       | -      | L13   | 50     | 5.0           | 49.34   |
| 4 EC Stripline  | L12   | -       | 0.0054  | 0.0110 | L11   |        |               |         |
|                 | -     | -       | 0.0054  | -      | L13   | 90     | 9.0           | 89.75   |
| 15 EC Stripline | L12   | 0.00475 | 0.00475 | 0.0120 | L11   | 100    | 10.0          | 00.00   |
|                 | -     | 0.00475 | 0.00475 | -      | L13   | 100    | 10.0          | 99.03   |
| 16 Surface MS   | L14   | -       | 0.0068  | -      | L13   | - FO   | 5.0           | E0 00   |
|                 | -     | -       | -       | -      | -     | 50     | 5.0           | 50.20   |

Figure 9-8. Board Trace Geometry

Refer to Section 9.2 for a complete set of documentation for the DLP® LightCrafter™ Dual DLPC900 Evaluation Module (EVM) reference design.

#### 9.3 Thermal Considerations

The thermal limitation for the DLPC900 is that the maximum operating junction temperature  $(T_J)$  must not be exceeded (this is defined in Section 5.3). This temperature is dependent on operating ambient temperature, airflow, PCB design (including the component layout density and the amount of copper used), power dissipation of the DLPC900, and power dissipation of surrounding components. The DLPC900 device package is designed



primarily to extract heat through the power and ground planes of the PCB, thus copper content and airflow over the PCB are important factors.

The recommended maximum operating ambient temperature  $(T_A)$  is provided primarily as a design target and is based on maximum DLPC900 power dissipation and  $R_{\theta JA}$  at 1m/s of forced airflow, where  $R_{\theta JA}$  is the thermal resistance of the package as measured using a JEDEC-defined standard test PCB. This JEDEC test PCB is not necessarily representative of the DLPC900 PCB, and thus the reported thermal resistance can be inaccurate in the actual product application. Although the actual thermal resistance can be different, it is the best information available during the design phase to estimate thermal performance. However after the PCB is designed and the product is built, it is highly recommended thermal performance be measured and validated.

To do this, the top-center case temperature must be measured under the worst-case product scenario (max power dissipation, max voltage, max ambient temp) and validated not to exceed the maximum recommended case temperature ( $T_C$ ). This specification is based on the measured  $\phi_{JT}$  for the DLPC900 package and provides a relatively accurate correlation to junction temperature. Care must be taken when measuring this case temperature to prevent accidental cooling of the package surface. It is recommended to use a small (approximately 40 gauges) thermocouple. The bead and the thermocouple wire must be covered with a minimal amount of thermally conductive epoxy and contact the top of the package. The wires are routed closely along the package and the board surface to avoid cooling the bead through the wires.

Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *DLPC900* 



# 10 Device and Documentation Support

## 10.1 Device Support

#### 10.1.1 Device Nomenclature



Figure 10-1. Device Number Description

## 10.1.2 Device Markings





## 10.1.3 DEFINITIONS—Video Timing Parameters

| Active Lines Per Frame (ALPF)           | Defines the number of lines in a frame containing displayable data: ALPF is a subset of the TLPF.                                                                                                                                                                                                                    |
|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Active Pixels Per Line (APPL)           | Defines the number of pixel clocks in a line containing displayable data: APPL is a subset of the TPPL.                                                                                                                                                                                                              |
| Horizontal Back Porch<br>(HBP) Blanking | Number of blank pixel clocks after horizontal sync but before the first active pixel. Note: HBP times are reference to the leading (active) edge of the respective sync signal.                                                                                                                                      |
| Horizontal Front Porch (HFP) Blanking   | Number of blank pixel clocks after the last active pixel but before Horizontal Sync.                                                                                                                                                                                                                                 |
| Horizontal Sync (HS)                    | Timing reference point that defines the start of each horizontal interval (line). The absolute reference point is defined by the active edge of the HS signal. The active edge (either rising or falling edge as defined by the source) is the reference from which all horizontal blanking parameters are measured. |
| Total Lines Per Frame (TLPF)            | Defines the vertical period (or frame time) in lines: TLPF = Total number of lines per frame (active and inactive).                                                                                                                                                                                                  |
| Total Pixel Per Line<br>(TPPL)          | Defines the horizontal line period in pixel clocks: TPPL = Total number of pixel clocks per line (active and inactive).                                                                                                                                                                                              |
| Vertical Back Porch<br>(VBP) Blanking   | Number of blank lines after vertical sync but before the first active line.                                                                                                                                                                                                                                          |
| Vertical Front Porch<br>(VFP) Blanking  | Number of blank lines after the last active line but before vertical sync.                                                                                                                                                                                                                                           |
| Vertical Sync (VS)                      | Timing reference point that defines the start of the vertical interval (frame). The absolute reference point is defined by the active edge of the VS signal. The active                                                                                                                                              |

# 10.2 Documentation Support

#### 10.2.1 Related Documentation

The following documents contain additional information related to the use of the DLPC900 device.

Table 10-1. Related Documents

which all vertical blanking parameters are measured.

edge (either rising or falling edge as defined by the source) is the reference from

| DOCUMENT DOCUMENT LINK                                                 |                                                                                                 |  |  |  |  |  |
|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|--|--|--|--|--|
| DOCUMENT                                                               | DOCUMENT LINK                                                                                   |  |  |  |  |  |
| DLP6500FLQ DMD Data Sheet                                              | DLPS040                                                                                         |  |  |  |  |  |
| DLP6500FYE DMD Data Sheet                                              | DLPS053                                                                                         |  |  |  |  |  |
| DLP9000 DMD Data Sheet                                                 | DLPS036                                                                                         |  |  |  |  |  |
| DLP500YX DMD Data Sheet                                                | DLPS193                                                                                         |  |  |  |  |  |
| DLP670S DMD Data Sheet                                                 | DLPS194                                                                                         |  |  |  |  |  |
| DLP5500 DMD Data Sheet                                                 | DLPS013                                                                                         |  |  |  |  |  |
| DLPA200 DMD Micromirror Driver                                         | DLPS015                                                                                         |  |  |  |  |  |
| DLPC900 Programmer's Guide                                             | DLPU018                                                                                         |  |  |  |  |  |
| DLP® LightCrafter™ Single DLPC900 Evaluation Module (EVM) User's Guide | DLPU101                                                                                         |  |  |  |  |  |
| DLP® LightCrafter™ Dual DLPC900 Evaluation Module (EVM) User's Guide   | DLPU102                                                                                         |  |  |  |  |  |
| Reference Design Documentation                                         | DLPLCRC900EVM DLPLCRC900DEVM DLPLCR65EVM<br>DLPLCR50XEVM DLPLCR55EVM DLPLCR67EVM<br>DLPLCR90EVM |  |  |  |  |  |

### 10.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### **10.4 Support Resources**

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 10.5 Trademarks

LightCrafter<sup>™</sup> is a trademark of Texas Instruments.

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

DLP® is a registered trademark of Texas Instruments.

is a registered trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 10.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.7 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# 11 Revision History

| Changes from Revision G (November 2023) to Revision H (June 2024) |                                                                                                 |                 |  |  |  |  |
|-------------------------------------------------------------------|-------------------------------------------------------------------------------------------------|-----------------|--|--|--|--|
| •                                                                 | Updated the number of 1-bit patterns that can be stored in DRAM memory                          | 1               |  |  |  |  |
| •                                                                 | Updated the number of 1-bit pre-stored patterns for each DMD in Table 6-3                       | 47              |  |  |  |  |
| •                                                                 | Updated the DLP5500 DMD minimum pattern time for bit depth 3 and 6 in Table 6-4                 | <mark>47</mark> |  |  |  |  |
| •                                                                 | Added pattern speed examples with dark time in Table 6-5                                        | 47              |  |  |  |  |
| •                                                                 | Added mimimum exposure time for active block 16 (DLP5500) and active block 6 (DLP670S) in Table | 6-6 . 47        |  |  |  |  |

| C | hanges from Revision F (June 2021) to Revision G (November 2023)                                      | Page |
|---|-------------------------------------------------------------------------------------------------------|------|
| • | Rearranged list and added DLP5500 DMD to list of supported devices                                    | 1    |
| • | Edited wording of high speed pattern rates, and added clarifying information regarding the DLP500YX   |      |
| • | Removed number of patterns that Flash memory can hold                                                 |      |
| • | Corrected SVGA to XGA in Video mode section                                                           |      |
| • | Added the DLP5500 DMD to the list of devices supported by DLPC900 controller                          | 1    |
| • | Removed links to pages that are no longer on Tl.com                                                   | 1    |
| • | Removed the fan block from Simplified Application                                                     |      |
| • | Enumerated the number of 1-bit patterns available for the DLP5500 and all other DMDs                  |      |
| • | Moved placement of footnote 3 in the Trigger Control Pin Function table                               |      |
| • | Moved pins H23 and G23 from the Reserved Pin Functions table to Port1 and Port2 Channel Data and      |      |
|   | Control Pin Functions table                                                                           | 3    |
| • | Moved pins E8, B4, C4, E7, D5, E6, D3, C2, A4, B5, C6, A5, and D7 from Reserved Pin Functions table   | e to |
|   | Board-Level Test and Debug Pin Functions table                                                        |      |
| • | Moved pins AD8, AE8, AF9, G24, D26, F23, F22, E24, and D25 from the Reserved Pin Functions table      |      |
|   | Peripheral Interface Pin Functions table                                                              |      |
| • | Removed extraneous YCbCr reference                                                                    | 3    |
| • | Added the t <sub>SB</sub> parameter to Table 5-1 table                                                | 25   |
| • | Removed t <sub>EW</sub> from Table 5-1 table - duplicates t <sub>PH</sub>                             |      |
| • | Added DLPA200 to Figure 5-3                                                                           |      |
| • | PWRGOOD cannot be uses as an early warning signal for an anticipated power down                       | 26   |
| • | Changed Power Mode = 1 "Standby" instructions for anticipated power down                              | 26   |
| • | Changed Anticipated Power Down Sequence and Unanticipated Power Down Sequence diagrams to make        | atch |
|   | the behavior of the DLPC900 controller                                                                | 26   |
| • | Added DLP5500 DMD to list of supported devices                                                        |      |
| • | Added XGA resolution to single DLPC900 controller systems for the DLP5500                             | 36   |
| • | Changed phrasing from 'normal' to 'default'                                                           | 38   |
| • | Changed the section name from DLPC900 Memory Space to DLPC900 External Memory Space                   | 40   |
| • | Updated GPIO signal names                                                                             | 44   |
| • | Updated GPIO signal names                                                                             |      |
| • | Removed lists of flash memory components and added links to the appropriate BOMs on TI.com            |      |
| • | Added information about the number of 1-bit patterns the DLP5500 can pre-load and corrected the 1-bit |      |
|   | depth of the DLP670S DMD                                                                              | 47   |
| • | Added information to the tables about minimum exposure times for the DLP5500                          | 47   |
| • | Added table listing the number of 1-bit pre-stored patterns for each DMD                              |      |
| • | Updated Section to include DLP5500 DMD and reordered the DMD names                                    |      |
| • | Updated block diagram and added Table 7-1                                                             |      |
| • | Updated DMD interface lists to include support for the DLP5500                                        |      |
| • | Corrected P1_ bits to [0:9]                                                                           |      |
| • | Added information about optional GPIOs for extended external memory access                            |      |
| • | Updated the schematic to reflect the DLP5500                                                          | 58   |



## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 8-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |      | (4)                           | (5)                        |              |                  |
| DLPC900AZPC           | Active | Production    | BGA (ZPC)   516 | 1   TUBE              | Yes  | Call TI                       | Call TI                    | 0 to 55      |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

# ZPC (S-PBGA-N516)

## PLASTIC BALL GRID ARRAY



NOTES:

- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. This package is Pb-free.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025