



# 14-Bit, Parallel Input Multiplying Digital-to-Analog Converter

#### **FEATURES**

- ±0.5 LSB DNL
- ±1 LSB INL
- 14-Bit Monotonic
- Low Noise: 10 nV/√Hz
   Low Power: I<sub>DD</sub> = 2 μA
- Analog Power Supply: +2.7 V to +5.5 V
- 1.66 mA Full-Scale Current, with V<sub>REF</sub> = 10 V
- Settling Time: 0.5 μs
- 4-Quadrant Multiplying Reference
- Reference Bandwidth: 8 MHz
- Reference Input: ±15 V
- Reference Dynamics: –105 dB THD
- SSOP-28 Package
- Industry-Standard Pin Configuration

#### **APPLICATIONS**

- Automatic Test Equipment
- Instrumentation
- Digitally Controlled Calibration
- Industrial Control PLCs

#### DESCRIPTION

The DAC8806, a multiplying digital-to-analog converter (DAC), is designed to operate from a single 2.7 V to 5.5 V supply.

The applied external reference input voltage  $V_{REF}$  determines the full-scale output current. An internal feedback resistor ( $R_{FB}$ ) provides temperature tracking for the full-scale output when combined with an external, current-to-voltage (I/V) precision amplifier.

A parallel interface offers high-speed communications. The DAC8806 is packaged in a space-saving SSOP-28 package and has an industry-standard pinout.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### ORDERING INFORMATION(1)

| PRODUC  | MINIMUM<br>RELATIVE<br>ACCURACY<br>T (LSB) | DIFFERENTIAL<br>NONLINEARITY<br>(LSB) | PACKAGE-<br>LEAD<br>(DESIGNATOR) | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>MARKING | ORDERING<br>NUMBER | TRANSPORT MEDIA,<br>QUANTITY |  |
|---------|--------------------------------------------|---------------------------------------|----------------------------------|-----------------------------------|--------------------|--------------------|------------------------------|--|
| DAC8806 |                                            | . 1                                   | DB-28 (SSOP)                     | –40°C to +85°C                    | DAC8806            | DAC8806IDB         | Tubes, 48                    |  |
| DACOOUG | ) ±1                                       | ±1                                    | DB-20 (330P)                     | -40 C to +65 C                    | DAC6606            | DAC8806IDBR        | Tape and Reel, 2000          |  |

<sup>(1)</sup> For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com.

#### **ABSOLUTE MAXIMUM RATINGS**(1)

Over operating free-air temperature range (unless otherwise noted)

|                                           |                                        | DAC8806                          | UNIT |
|-------------------------------------------|----------------------------------------|----------------------------------|------|
| V <sub>DD</sub> to GND                    |                                        | -0.3 to +7                       | V    |
| Digital input volta                       | age to GND                             | -0.3 to +V <sub>DD</sub> + 0.3   | V    |
| V (I <sub>OUT</sub> ) to GND              |                                        | -0.3 to +V <sub>DD</sub> + 0.3   | V    |
| Operating tempe                           | rature range                           | -40 to +85                       | °C   |
| REF, R <sub>OFS</sub> , R <sub>FB</sub> , | R1, R <sub>COM</sub> to AGND, and DGND | ±25                              | V    |
| Storage temperature range                 |                                        | -65 to +150                      | °C   |
| Junction tempera                          | ature range (T <sub>J</sub> max)       | +125                             | °C   |
| Power dissipation                         | n                                      | $(T_J \max - T_A)/R_{\theta JA}$ | W    |
| Thermal impedar                           | nce, R <sub>eJA</sub>                  | 55                               | °C/W |
| ESD roting                                | Human body model (HBM)                 | 4000                             | V    |
| ESD rating                                | Charged device model (CDM)             | 1000                             | V    |

<sup>(1)</sup> Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

Submit Documentation Feedback

Copyright © 2006–2008, Texas Instruments Incorporated



#### **ELECTRICAL CHARACTERISTICS**

All specifications at  $-40^{\circ}$ C to  $+85^{\circ}$ C,  $V_{DD}$  = +2.7 V to +5.5 V,  $I_{OUT}$  = virtual GND, GND = 0 V,  $V_{REF}$  = 10 V, and  $T_A$  = full operating temperature, unless otherwise noted.

|                                                          |                                                          |     | DAC8806 |          |        |
|----------------------------------------------------------|----------------------------------------------------------|-----|---------|----------|--------|
| PARAMETER                                                | CONDITIONS                                               | MIN | TYP     | MAX      | UNITS  |
| STATIC PERFORMANCE                                       |                                                          |     |         | -        |        |
| Resolution                                               |                                                          | 14  |         |          | Bits   |
| Relative accuracy                                        | DAC8806                                                  |     |         | ±1       | LSB    |
| Differential nonlinearity                                |                                                          |     | ±0.5    | ±1       | LSB    |
| Output leakage current                                   | Data = 0000h, T <sub>A</sub> = +25°C                     |     |         | 5        | nA     |
| Output leakage current                                   | Data = 0000h, T <sub>A</sub> = T <sub>MAX</sub>          |     |         | 10       | nA     |
| Full-scale gain error                                    | Unipolar, data = 3FFFh                                   |     | 1       | ±4       | LSB    |
|                                                          | Bipolar, data = 3FFFh                                    |     | 1       | ±4       | LSB    |
| Full-scale temperature coefficient                       |                                                          |     | 1       | 2        | ppm/°C |
| Bipolar zero scale error                                 |                                                          |     | ±1      | ±3       | LSB    |
| PSRR                                                     | Power-supply rejection ratio; V <sub>DD</sub> = 5 V ±10% |     | ±0.1    | ±1       | LSB/V  |
| OUTPUT CHARACTERISTICS <sup>(1)</sup>                    |                                                          | "   |         | 1        |        |
| Output current                                           |                                                          |     | 1.66    |          | mA     |
| Output capacitance                                       | Code dependent                                           |     | 50      |          | pF     |
| REFERENCE INPUT                                          |                                                          |     |         |          |        |
| V <sub>REF</sub> range                                   |                                                          | -15 |         | 15       | V      |
| R <sub>REF</sub>                                         | Input resistance (unipolar)                              |     | 6       | 7.5      | kΩ     |
| Input capacitance                                        |                                                          |     | 5       |          | pF     |
| R1/R2                                                    | R1/R2 resistance (bipolar)                               | 9   | 12      | 15       | kΩ     |
| R <sub>OFS</sub> , R <sub>FB</sub>                       | Feedback and offset resistance                           | 9   | 12      | 15       | kΩ     |
| LOGIC INPUTS AND OUTPUT <sup>(1)</sup>                   |                                                          |     |         | <u> </u> |        |
| Input low voltage V <sub>IL</sub>                        | V <sub>DD</sub> = +2.7 V                                 |     |         | 0.6      | V      |
| V <sub>IL</sub>                                          | V <sub>DD</sub> = +5 V                                   |     |         | 0.8      | V      |
|                                                          | V <sub>DD</sub> = +2.7 V                                 | 2.1 |         |          | V      |
| V <sub>IH</sub>                                          | V <sub>DD</sub> = +5 V                                   | 2.4 |         |          | V      |
| Input leakage current I <sub>IL</sub>                    |                                                          |     | 0.001   | 1        | μА     |
| Input capacitance C <sub>IL</sub>                        |                                                          |     |         | 8        | pF     |
| INTERFACE TIMING, V <sub>DD</sub> = +5.0V <sup>(1)</sup> | (See Figure 40 and Table 1)                              |     |         | -        |        |
| t <sub>DS</sub>                                          | Data to WR setup time                                    | 20  |         |          | ns     |
| t <sub>DH</sub>                                          | Data to WR hold time                                     | 0   |         |          | ns     |
| t <sub>WR</sub>                                          | WR pulse width                                           | 20  |         |          | ns     |
|                                                          | LDAC pulse width                                         | 20  |         |          | ns     |
| Data setup time t <sub>RST</sub>                         |                                                          | 20  |         |          | ns     |
| Data hold time t <sub>LWD</sub>                          | WR to LDAC delay time                                    | 0   |         |          | ns     |
| INTERFACE TIMING, V <sub>DD</sub> = +2.7V <sup>(1)</sup> | (See Figure 40 and Table 1)                              |     |         | 1        |        |
| t <sub>DS</sub>                                          | Data to WR setup time                                    | 35  |         |          | ns     |
| t <sub>DH</sub>                                          | Data to WR hold time                                     | 0   |         |          | ns     |
| t <sub>WR</sub>                                          | WR pulse width                                           | 35  |         |          | ns     |
| t <sub>LDAC</sub>                                        | LDAC pulse width                                         | 35  |         |          | ns     |
| Data setup time t <sub>RST</sub>                         |                                                          | 35  |         |          | ns     |
| Data hold time t <sub>LWD</sub>                          |                                                          | 0   |         |          | ns     |

<sup>(1)</sup> Specified by design and characterization; not production tested.



#### **ELECTRICAL CHARACTERISTICS (continued)**

All specifications at  $-40^{\circ}$ C to  $+85^{\circ}$ C,  $V_{DD}$  = +2.7 V to +5.5 V,  $I_{OUT}$  = virtual GND, GND = 0 V,  $V_{REF}$  = 10 V, and  $T_A$  = full operating temperature, unless otherwise noted.

|                                                      |                                                                      |     | DAC8806 | 6   |                    |  |
|------------------------------------------------------|----------------------------------------------------------------------|-----|---------|-----|--------------------|--|
| PARAMETER                                            | CONDITIONS                                                           | MIN | TYP     | MAX | UNITS              |  |
| POWER REQUIREMENTS                                   |                                                                      | •   |         | ,   |                    |  |
| $V_{DD}$                                             |                                                                      | 2.7 |         | 5.5 | V                  |  |
| I <sub>DD</sub> (normal operation)                   | Logic inputs = 0V                                                    |     |         | 5   | μΑ                 |  |
| V <sub>DD</sub> = +4.5 V to +5.5 V                   | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                 |     | 3       | 5   | μΑ                 |  |
| V <sub>DD</sub> = +2.7 V to +3.6 V                   | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                 |     | 1       | 2.5 | μΑ                 |  |
| AC CHARACTERISTICS <sup>(2)</sup>                    |                                                                      |     |         |     |                    |  |
| Output current settling time                         |                                                                      |     | 0.5     |     | μs                 |  |
| Reference multiplying BW                             | V <sub>REF</sub> = 5 V <sub>PP</sub> , Data = 3FFFh                  | 8   |         |     | MHz                |  |
| DAC glitch impulse                                   | V <sub>REF</sub> = 0 V to 10 V,<br>Data = 1FFFh to 2000h to 1FFFh    |     | 2       |     | nV-s               |  |
| Feedthrough error V <sub>OUT</sub> /V <sub>REF</sub> | Data = 0000h, V <sub>REF</sub> = 10 kHz; ±10 V <sub>PP</sub>         |     | -70     |     | dB                 |  |
| Digital feedthrough                                  | $L_{DAC}$ = logic low, $V_{REF}$ = -10 V to +10 V<br>Any code change |     | 2       |     | nV-s               |  |
| Total harmonic distortion                            | V <sub>REF</sub> = 6 V <sub>RMS</sub> , Data = 3FFF, f = 1 kHz       |     | -105    |     | dB                 |  |
| Output spot noise voltage                            |                                                                      |     | 10      |     | nV/√ <del>Hz</del> |  |

<sup>(2)</sup> Specified by design and characterization; not production tested.

#### **PIN ASSIGNMENTS**



#### **TERMINAL FUNCTIONS**

| PIN#   | NAME             | DESCRIPTION                                                                                                                                              |
|--------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1      | REF              | Reference input and 4-quadrant Resistor (R2).                                                                                                            |
| 2      | R <sub>COM</sub> | Center tap of two 4-quadrant resistors (R1 and R2).                                                                                                      |
| 3      | R1               | 4-quadrant resistor (R1).                                                                                                                                |
| 4      | R <sub>OFS</sub> | Bipolar offset resistor                                                                                                                                  |
| 5      | R <sub>FB</sub>  | Internal matching feedback resistor                                                                                                                      |
| 6      | I <sub>OUT</sub> | DAC current output                                                                                                                                       |
| 7      | AGND             | Analog ground                                                                                                                                            |
| 8      | LDAC             | Digital input load DAC control. When LDAC is high, data is loaded from input register into a DAC register, updating the DAC output.                      |
| 9      | WR               | Write control digital input. Active low. When WR is taken to logic low, data is loaded from the digital input pins (D0–D13) into a14-bit input register. |
| 10–21  | D13-D2           | Digital input data bits. D13 is MSB.                                                                                                                     |
| 22     | DGND             | Digital ground                                                                                                                                           |
| 23     | $V_{DD}$         | Positive power supply                                                                                                                                    |
| 24, 25 | D1, D0           | Digital Input data bits. D0 is LSB.                                                                                                                      |
| 26, 27 | NC               | No connection                                                                                                                                            |
| 28     | RST              | Reset. Active low. When RST is taken to logic low, the DAC register is set to zero code, resulting in the DAC output being set to 0 V.                   |

Submit Documentation Feedback



#### TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5V

At  $T_A = +25$ °C, unless otherwise noted.



#### **DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE** 1.0 $T_A = +25^{\circ}C$ 0.8 $V_{REF} = 10V$ 0.6 0.4 DNL (LSB) 0.2 0 -0.2-0.4 -0.6-0.8-1.00 2048 4096 6144 8192 10240 12288 14336 16383

# LINEARITY ERROR VS DIGITAL INPUT CODE



DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE

Code

Figure 2.



# LINEARITY ERROR VS DIGITAL INPUT CODE



# DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE



Figure 6.



#### TYPICAL CHARACTERISTICS: $V_{DD} = +5V$ (continued)

At  $T_A = +25$ °C, unless otherwise noted.





# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5V (continued)

At  $T_A = +25$ °C, unless otherwise noted.







#### TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7V

At  $T_A = +25^{\circ}C$ , unless otherwise noted.





**DIFFERENTIAL LINEARITY ERROR** 



Figure 16.





#### **DIFFERENTIAL LINEARITY ERROR VS DIGITAL INPUT CODE**



Figure 18.

# LINEARITY ERROR VS DIGITAL INPUT CODE



Figure 19.

#### **DIFFERENTIAL LINEARITY ERROR** vs DIGITAL INPUT CODE



Figure 20.



## TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7V (continued)

At  $T_A = +25$ °C, unless otherwise noted.



Figure 21.



Figure 22.







#### TYPICAL CHARACTERISTICS

At  $T_A = +25^{\circ}C$ , unless otherwise noted.







Figure 26.



DIFFERENTIAL NONLINEARITY vs V<sub>REF</sub>UNIPOLAR MODE



DIFFERENTIAL NONLINEARITY vs  $V_{REF}$  BIPOLAR MODE





#### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25^{\circ}C$ , unless otherwise noted.













#### TYPICAL CHARACTERISTICS (continued)

At  $T_A = +25^{\circ}C$ , unless otherwise noted.



#### THEORY OF OPERATION

The DAC8806 is a multiplying, single-channel current output, 14-bit DAC. The architecture, illustrated in Figure 38, is an R-2R ladder configuration with the three MSBs segmented. Each 2R leg of the ladder is either switched to GND or to the  $I_{OUT}$  terminal. The  $I_{OUT}$  terminal of the DAC is held at a virtual GND potential by the use of an external I/V converter op amp. The R-2R ladder is connected to an external reference input ( $V_{REF}$ ) that determines the DAC full-scale current. The R-2R ladder presents a code independent load impedance to the external reference of 6 k $\Omega$  ±25%. The external reference voltage can vary in a range of –10 V to +10 V, thus providing bipolar  $I_{OUT}$  current operation. By using an external I/V converter op amp and the  $R_{FB}$  resistor in the DAC8806, an output voltage range of  $-V_{REF}$  to  $+V_{REF}$  can be generated.



Figure 38. Equivalent R-2R DAC Circuit

The DAC output voltage is determined by V<sub>REF</sub> and the digital data (D) according to Equation 1:

$$V_{OUT} = -V_{REF} \times \frac{D}{16384} \tag{1}$$

Each DAC code determines the 2R-leg switch position to either GND or  $I_{OUT}$ . The external I/V converter op amp noise gain will also change because the DAC output impedance (as seen looking into the  $I_{OUT}$  terminal) changes versus code. Because of this, the external I/V converter op amp must have a sufficiently low offset voltage such that the amplifier offset is not modulated by the DAC  $I_{OUT}$  terminal impedance change. External op amps with large offset voltages can produce INL errors in the transfer function of the DAC8806 because of offset modulation versus DAC code. For best linearity performance of the DAC8806, an op amp (OPA277) is recommended; see Figure 39. This circuit allows  $V_{REF}$  to swing from -10 V to +10 V.

Submit Documentation Feedback





Figure 39. Voltage Output Configuration



Figure 40. DAC8806 Timing Diagram

**Table 1. Function of Control Inputs** 

| CO  | CONTROL INPUTS |   |                                                                                                                                                                                                                      |  |  |  |  |  |  |
|-----|----------------|---|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| RST | RST WR LDAC    |   | REGISTER OPERATION                                                                                                                                                                                                   |  |  |  |  |  |  |
| 0   | Х              | Х | Asynchronous operation. The DAC register is set to zero code, resulting in the DAC output being set to 0 V. The DAC input register contents are not reset by the RST signal.                                         |  |  |  |  |  |  |
| 1   | 1 0 0          |   | Load the input register with all 14 data bits.                                                                                                                                                                       |  |  |  |  |  |  |
| 1   | 1 1            |   | Load the DAC register with the contents of the input register.                                                                                                                                                       |  |  |  |  |  |  |
| 1   | 1 0 1          |   | The input and DAC register are transparent.                                                                                                                                                                          |  |  |  |  |  |  |
| 1   |                |   | LDAC and WR are tied together and programmed as a pulse. The 14 data bits are loaded into the input register on the falling edge of the pulse and then loaded into the DAC register on the rising edge of the pulse. |  |  |  |  |  |  |
| 1   | 1              | 0 | No register operation.                                                                                                                                                                                               |  |  |  |  |  |  |

#### **APPLICATION INFORMATION**

#### **Multiplying Mode THD versus Frequency**

Figure 35 and Figure 36 show the DAC8806 bipolar 4-quadrant multiplying mode total harmonic distortion (THD) versus frequency. Figure 35 shows the bipolar mode THD with the DAC8806 set to a full-scale code of 3FFFh. Figure 36 shows the bipolar multiplying mode THD with the DAC8806 set to a minus full-scale code of 0000h. In both graphs, two OPA627s are used for both the DAC output op amp and the reference inverting amplifier. A 6  $V_{RMS}$  sine wave is used for the reference input  $V_{REF}$  and is swept in frequency from 10 Hz to 30 kHz. The THD levels versus frequency are illustrated at various DAC output filtering levels using an external ac-coupled low-pass filter.

Figure 37 illustrates the DAC8806 unipolar 2-quadrant multiplying mode THD versus frequency. The DAC8806 is set to a full-scale code of 3FFFh. A single OPA627 is used for the DAC output op amp.

#### **Stability Circuit**

For a current-to-voltage (I/V) design, as shown in Figure 41, the DAC8806 current output (I<sub>OUT</sub>) and the connection with the inverting node of the op amp should be as short as possible and laid out according to correct printed circuit board (PCB) layout design. For each code change there is a step function. If the gain bandwidth product (GBP) of the op amp is limited and parasitic capacitance is excessive at the inverting node, then gain peaking is possible. Therefore, a compensation capacitor C1 (4 pF to 20 pF, typ) can be added to the design for circuit stability, as shown in Figure 41.



Figure 41. Gain Peaking Prevention Circuit with Compensation Capacitor

#### **Bipolar Output Circuit**

The DAC8806, as a 4-quadrant multiplying DAC, can be used to generate a bipolar output. The polarity of the full-scale output ( $I_{OUT}$ ) is the inverse of the input reference voltage at  $V_{RFF}$ .

Using a dual op amp, such as the OPA2277, full 4-quadrant operation can be achieved with minimal components. Figure 42 demonstrates a  $\pm 10 \, V_{OUT}$  circuit with a fixed  $\pm 10 \, V$  reference.

$$V_{OUT} = \left(\frac{D}{8192} - 1\right) \times V_{REF} \tag{2}$$





Figure 42. Bipolar Output Circuit

### **Programmable Current Source Circuit**

A DAC8806 can be integrated into the circuit in Figure 43 to implement an improved Howland current pump for precise V/I conversions. Bidirectional current flow and high-voltage compliance are two features of the circuit. With a matched resistor network, the load current of the circuit is shown by Equation 3:

$$I_{L} = \frac{(R2 + R3)/R1}{R3} \times V_{REF} \times D \tag{3}$$

The value of R3 in the previous equation can be reduced to increase the output current drive of U3. U3 can drive  $\pm 20$  mA in both directions with voltage compliance limited up to 15 V by the U3 voltage supply. Elimination of the circuit compensation capacitor (C1) in the circuit is not suggested as a result of the change in the output impedance ( $Z_0$ ), according to Equation 4:

$$Z_{o} = \frac{R1'R3(R1 + R2)}{R1(R2' + R3') - R1'(R2 + R3)}$$
(4)

As shown in Equation 4,  $Z_O$  with matched resistors is infinite and the circuit is optimum for use as a current source. However, if unmatched resistors are used,  $Z_O$  is positive or negative with negative output impedance being a potential cause of oscillation. Therefore, by incorporating C1 into the circuit, possible oscillation problems are eliminated. The value of C1 can be determined for critical applications; for most applications, however, a value of several pF is suggested.





Figure 43. Programmable Bidirectional Current Source Circuit

#### **Cross-Reference**

The DAC8806 has an industry-standard pinout. Table 2 provides the cross-reference information.

Table 2. Cross-Reference

| PRODUCT    | BIT | INL<br>(LSB) | DNL<br>(LSB) | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>DESCRIPTION | PACKAGE<br>OPTION | CROSS-<br>REFERENCE<br>PART |
|------------|-----|--------------|--------------|-----------------------------------|------------------------|-------------------|-----------------------------|
| DAC8806IDB | 14  | ±1           | ±1           | -40°C to +85°C                    | SSOP-28                | SSOP-28           | LTC1591AIG                  |



## **Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision A (June 2006) to Revision B                       | Page |
|-------------------------------------------------------------------------|------|
| Changed front page block diagram                                        | 1    |
| Fixed typo on 2nd Interface Timing subheader; changed from 5.0V to 2.7V | 3    |
| Changed pin 28 description text in Terminal Functions table             | 4    |
| Changed first row description text in Table 1                           |      |
| Changed Figure 42                                                       |      |
| Changes from Original (April 2006) to Revision A                        | Page |
| Changed from "voltage-to-current" to "current-to-voltage"               | 1    |
| Changed from (V/I) to (I/V)                                             | 14   |

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                 |              |              |
| DAC8806IDB            | Active | Production    | SSOP (DB)   28 | 50   TUBE             | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DAC8806      |
| DAC8806IDB.A          | Active | Production    | SSOP (DB)   28 | 50   TUBE             | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DAC8806      |
| DAC8806IDB.B          | Active | Production    | SSOP (DB)   28 | 50   TUBE             | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DAC8806      |
| DAC8806IDBR           | Active | Production    | SSOP (DB)   28 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DAC8806      |
| DAC8806IDBR.A         | Active | Production    | SSOP (DB)   28 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DAC8806      |
| DAC8806IDBR.B         | Active | Production    | SSOP (DB)   28 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | DAC8806      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS + K0 - P1 - B0 W Cavity - A0 -

|    | Dimension designed to accommodate the component width     |  |  |  |  |  |
|----|-----------------------------------------------------------|--|--|--|--|--|
| В0 | Dimension designed to accommodate the component length    |  |  |  |  |  |
| K0 | Dimension designed to accommodate the component thickness |  |  |  |  |  |
| W  | Overall width of the carrier tape                         |  |  |  |  |  |
| P1 | Pitch between successive cavity centers                   |  |  |  |  |  |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | U    | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC8806IDBR | SSOP | DB                 | 28 | 2000 | 330.0                    | 16.4                     | 8.1        | 10.4       | 2.5        | 12.0       | 16.0      | Q1               |

www.ti.com 23-May-2025



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC8806IDBR | SSOP         | DB              | 28   | 2000 | 350.0       | 350.0      | 43.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### **TUBE**



\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DAC8806IDB   | DB           | SSOP         | 28   | 50  | 530    | 10.5   | 4000   | 4.1    |
| DAC8806IDB.A | DB           | SSOP         | 28   | 50  | 530    | 10.5   | 4000   | 4.1    |
| DAC8806IDB.B | DB           | SSOP         | 28   | 50  | 530    | 10.5   | 4000   | 4.1    |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-150.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated