



# 14-Bit, Dual, Parallel Input, Multiplying Digital-to-Analog Converter

# FEATURES

- ±0.5LSB DNL
- ±0.5LSB INL
- Low Noise: 12nV/<del>/</del>Hz
- Low Power: I<sub>DD</sub> = 1µA per channel at 2.7V
- 2mA Full-Scale Current, with V<sub>REF</sub> = 10V
- Settling Time: 0.5µs
- 14-Bit Monotonic
- 4-Quadrant Multiplying Reference Inputs
- Reference Bandwidth: 10MHz
- Reference Input: ±18V
- Reference Dynamics: -105 THD
- Midscale or Zero Scale Reset
- Analog Power Supply: +2.7V to +5.5V
- TSSOP-38 Package
- Industry-Standard Pin Configuration
- Pin Compatible with the 16-Bit DAC8822
- Temperature Range: –40°C to +125°C

# APPLICATIONS

- Automatic Test Equipment
- Instrumentation
- Digitally Controlled Calibration
- Industrial Control PLCs

# DESCRIPTION

The DAC8805 dual, multiplying digital-to-analog converter (DAC) is designed to operate from a single 2.7V to 5.5V supply.

The applied external reference input voltage  $V_{REF}$  determines the full-scale output current. An internal feedback resistor (R<sub>FB</sub>) provides temperature tracking for the full-scale output when combined with an external, current-to-voltage (I/V) precision amplifier.

A RSTSEL pin allows system reset assertion ( $\overline{RS}$ ) to force all registers to zero code when RSTSEL = '0', or to mid-scale code when RSTSEL = '1'. Additionally, an internal power-on reset forces all registers to zero or mid-scale code at power-up, depending on the state of the RSTSEL pin.

A parallel interface offers high-speed communications. The DAC8805 is packaged in a space-saving TSSOP-38 package and has an industry-standard pinout. The device is specified from  $-40^{\circ}$ C to  $+125^{\circ}$ C.

For a 16-bit, pin-compatible version, see the DAC8822.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.

# DAC8805



#### SBAS391A-DECEMBER 2006-REVISED MAY 2007



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### **ORDERING INFORMATION**<sup>(1)</sup>

| PRODUCT  | RELATIVE<br>ACCURACY<br>(LSB) | DIFFERENTIAL<br>NONLINEARITY<br>(LSB) | NONLINEARITY PACKAGE-LEAD |                 | PACKAGE<br>MARKING |  |
|----------|-------------------------------|---------------------------------------|---------------------------|-----------------|--------------------|--|
| DAC8805Q | ±1                            | ±1                                    | TSSOP-38<br>(DBT)         | –40°C to +125°C | DAC8805            |  |

For the most current package and ordering information see the Package Option Addendum at the end of this document, or see the TI
web site at www.ti.com.

### **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                        |                                                                | DAC8805                                                   | UNIT |
|----------------------------------------|----------------------------------------------------------------|-----------------------------------------------------------|------|
| V <sub>DD</sub> to GND                 |                                                                | -0.3 to +7                                                | V    |
| Digital input vo                       | ltage to GND                                                   | -0.3 to +V <sub>DD</sub> + 0.3                            | V    |
| V (I <sub>OUT</sub> ) to GN            | D                                                              | –0.3 to +V <sub>DD</sub> + 0.3                            | V    |
| REF, R <sub>OFS</sub> , R <sub>F</sub> | <sub>B</sub> , R <sub>1</sub> , R <sub>COM</sub> to AGND, DGND | ±25                                                       | V    |
| Operating temperature range            |                                                                | -40 to +125                                               | °C   |
| Storage tempe                          | erature range                                                  | -65 to +150                                               | °C   |
| Junction temp                          | erature range (T <sub>J</sub> max)                             | +150                                                      | °C   |
| Power dissipat                         | tion                                                           | (T <sub>J</sub> max – T <sub>A</sub> ) / R <sub>θJA</sub> | W    |
| Thermal imped                          | dance, R <sub>θJA</sub>                                        | 53                                                        | °C/W |
| ESD rating                             | Human Body Model (HBM)                                         | 4000                                                      | V    |
| ESD rating                             | Charged Device Model (CDM)                                     | 500                                                       | V    |

(1) Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods may affect device reliability.

2

# **ELECTRICAL CHARACTERISTICS**

All specifications at  $T_A = -40^{\circ}$ C to +125°C,  $V_{DD} = +2.7$ V to +5.5V,  $I_{OUT} =$ virtual GND, GND = 0V, and  $V_{REF} = 10$ V, unless otherwise noted.

| PARAMETER                             |                                       | CONDITIONS                                                                   | MIN | TYP MAX |      | UNITS  |  |
|---------------------------------------|---------------------------------------|------------------------------------------------------------------------------|-----|---------|------|--------|--|
| STATIC PERFORMANCE                    |                                       | ·                                                                            |     |         |      |        |  |
| Resolution                            |                                       |                                                                              | 14  |         |      | Bits   |  |
| Relative accuracy                     | INL                                   |                                                                              |     | ±0.5    | ±1   | LSB    |  |
| Differential nonlinearity             | DNL                                   |                                                                              |     | ±0.5    | ±1   | LSB    |  |
| Output leakage current                |                                       | Data = 0000h, T <sub>A</sub> = +25°C                                         |     |         | 10   | nA     |  |
| Output leakage current                |                                       | Data = 0000h, Full temperature range                                         |     |         | 20   | nA     |  |
|                                       |                                       | Unipolar, data = 3FFFh                                                       |     | ±1      | ±4   | mV     |  |
| Full-scale gain error                 |                                       | Bipolar, data = 3FFFh                                                        |     | ±1      | ±4   | mV     |  |
| Full-scale temperature coefficient    |                                       |                                                                              |     | ±1      | ±2   | ppm/°C |  |
|                                       |                                       | T <sub>A</sub> = +25°C                                                       |     | ±1      | ±3   | mV     |  |
| Bipolar zero error                    |                                       | Full temperature range                                                       |     | ±1      | ±3   | mV     |  |
| Power-supply rejection ratio          | PSRR                                  | V <sub>DD</sub> = 5V ±10%                                                    |     | ±0.1    | ±0.5 | LSB/V  |  |
| OUTPUT CHARACTERISTICS <sup>(1)</sup> |                                       |                                                                              |     |         |      |        |  |
| Output current                        |                                       |                                                                              |     | 2       |      | mA     |  |
| Output capacitance                    |                                       | Code dependent                                                               |     | 50      |      | pF     |  |
| REFERENCE INPUT                       |                                       |                                                                              |     |         |      |        |  |
| Reference voltage range               | V <sub>REF</sub>                      |                                                                              | -18 |         | 18   | V      |  |
| nput resistance (unipolar)            | R <sub>REF</sub>                      |                                                                              | 4   | 5       | 6    | kΩ     |  |
| nput capacitance                      | KEI                                   |                                                                              |     | 5       | -    | pF     |  |
| R <sub>1</sub> , R <sub>2</sub>       |                                       |                                                                              | 4   | 5       | 6    | kΩ     |  |
| Feedback and offset resistance        | R <sub>OFS</sub> , R <sub>FB</sub>    |                                                                              | 8   | 10      | 12   | kΩ     |  |
|                                       | ··OF3, ··FB                           |                                                                              | -   |         |      |        |  |
|                                       | Vii                                   | V <sub>DD</sub> = +2.7V                                                      |     |         | 0.6  | V      |  |
| nput low voltage                      | VIL                                   |                                                                              |     |         | 0.8  | V      |  |
|                                       | V <sub>IH</sub>                       |                                                                              | 2.1 |         | 0.0  | V      |  |
| nput high voltage                     | V <sub>IH</sub>                       |                                                                              | 2.4 |         |      | V      |  |
| Input leakage current                 |                                       |                                                                              |     | 0.001   | 1    | μΑ     |  |
| Input capacitance                     | C <sub>IL</sub>                       |                                                                              |     | 0.001   | 8    | pF     |  |
| POWER REQUIREMENTS                    |                                       |                                                                              |     |         | Ũ    | P      |  |
| Supply voltage                        | V <sub>DD</sub>                       |                                                                              | 2.7 |         | 5.5  | V      |  |
| Supply current                        | I <sub>DD</sub>                       | Normal operation, logic inputs = 0V                                          | 2.1 | 3       | 6    | μA     |  |
| $V_{DD} = +4.5V$ to $+5.5V$           | טטי                                   | $V_{IH} = V_{DD}$ and $V_{IL} = GND$                                         |     | 3       | 6    | μΑ     |  |
| $V_{DD} = +2.7V \text{ to } +3.6V$    |                                       | $V_{IH} = V_{DD}$ and $V_{IL} = GND$<br>$V_{IH} = V_{DD}$ and $V_{IL} = GND$ |     | 1       | 3    | μΑ     |  |
| AC CHARACTERISTICS <sup>(1)(2)</sup>  |                                       |                                                                              |     |         | 5    | μΛ     |  |
| Output current settling time          | t <sub>S</sub>                        | To 0.1% of full-scale,<br>Data = 0000h to 3FFFh to 0000h                     |     | 0.3     |      | μs     |  |
|                                       | t <sub>S</sub>                        | To 0.006% of full-scale,<br>Data = 0000h to 3FFFh to 0000h                   |     | 0.5     |      | μs     |  |
| Reference multiplying BW              | BW – 3dB                              | V <sub>REF</sub> = 5V <sub>PP</sub> , Data = 3FFFh, 2-quadrant mode          |     | 10      |      | MHz    |  |
| DAC glitch impulse                    |                                       | V <sub>REF</sub> = 0V to 10V,<br>Data = 1FFFh to 2000h to 1FFFh              |     | 5       |      | nV–s   |  |
| Feedthrough error                     | V <sub>OUT</sub> /V <sub>REF</sub>    | Data = 0000h, $V_{REF}$ = 100kHz, ±10V <sub>PP</sub> , 2-quadrant mode       |     | -70     |      | dB     |  |
| Crosstalk error                       | V <sub>OUT</sub> A/V <sub>REF</sub> B | Data = 0000h, $V_{REF}B$ = 100m $V_{RMS}$ , f = 100kHz                       |     | -100    |      | dB     |  |
| Digital feedthrough                   |                                       | LDAC = Logic low, $V_{REF} = -10V$ to + 10V<br>Any code change               |     | 1       |      | nV–s   |  |
| Total harmonic distortion             | THD                                   | $V_{REF} = 6V_{RMS}$ , Data = 3FFFh, f = 1kHz                                |     | -105    |      | dB     |  |
| Output noise density                  | e <sub>N</sub>                        | f = 1kHz, BW = 1Hz, 2-quadrant mode                                          |     | 12      |      | nV/√Hz |  |

Specified by design and characterization; not production tested.
 All ac characteristic tests are performed in a closed-loop system using a THS4011 I-to-V converter amplifier.

#### DBT PACKAGE TSSOP-38 (TOP VIEW) 0 NC 38 1 D0 NC 2 37 D1 $\mathsf{R}_{\mathsf{OFS}}\mathsf{A}$ 3 36 D2 $\mathbf{R}_{\mathrm{FB}}\mathbf{A}$ 4 35 D3 $\mathbf{R}_{1}\mathbf{A}$ 5 34 D4 $\mathsf{R}_{\mathsf{COM}}\mathsf{A}$ 6 33 D5 $\mathsf{V}_{\mathsf{REF}}\mathsf{A}$ 7 32 D6 8 31 D7 $I_{\rm OUT}A$ AGNDA 9 30 D8 DAC8805 DGND 10 29 VDD AGNDB 11 28 D9 I<sub>OUT</sub>B 12 27 D10 $V_{\text{REF}}B$ 13 26 D11 $\mathbf{R}_{\mathrm{COM}}\mathbf{B}$ 14 25 D12 R₁B 15 24 D13 RS $\mathsf{R}_{\mathsf{FB}}\mathsf{B}$ 16 23 $\mathbf{R}_{\mathrm{OFS}}\mathbf{B}$ 17 22 RSTSEL WR 18 21 LDAC A0 19 20 A1

**PIN ASSIGNMENTS** 

# PIN ASSIGNMENTS (continued)

### Table 1. TERMINAL FUNCTIONS

| PIN #        | NAME               | DESCRIPTION                                                                                                                                                                                                                                                        |
|--------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1, 2         | NC                 | No connection                                                                                                                                                                                                                                                      |
| 3            | R <sub>OFS</sub> A | Bipolar Offset Resistor A. Accepts up to $\pm 18V$ .<br>In 2-quadrant mode, R <sub>OFS</sub> A ties to R <sub>FB</sub> A.<br>In 4-quadrant mode, R <sub>OFS</sub> A ties to R <sub>1</sub> A and the external reference.                                           |
| 4            | R <sub>FB</sub> A  | Internal Matching Feedback Resistor A. Connects to the external op amp for I-V conversion.                                                                                                                                                                         |
| 5            | R <sub>1</sub> A   | 4-Quadrant Resistor.<br>In 2-quadrant mode, R <sub>1</sub> A shorts to the V <sub>REF</sub> A pin.<br>In 4-quadrant mode, R <sub>1</sub> A ties to R <sub>OFS</sub> A and the reference input.                                                                     |
| 6            | R <sub>COM</sub> A | Center Tap Point of the Two 4-Quadrant Resistors, R <sub>1</sub> A and R <sub>2</sub> A.<br>In 2-quadrant mode, $R_{COM}A$ shorts to the $V_{REF}$ pin.<br>In 4-quadrant mode, $R_{COM}A$ ties to the inverting node of the reference amplifier.                   |
| 7            | V <sub>REF</sub> A | DAC A Reference Input in 2-Quadrant Mode, $R_2$ Terminal in 4-Quadrant Mode.<br>In 2-quadrant mode, $V_{REF}A$ is the reference input with constant input resistance versus code.<br>In 4-quadrant mode, $V_{REF}A$ is driven by the external reference amplifier. |
| 8            | I <sub>OUT</sub> A | DAC A Current Output. Connects to the inverting terminal of external precision I-V op amp for voltage output.                                                                                                                                                      |
| 9            | AGNDA              | DAC A Analog Ground.                                                                                                                                                                                                                                               |
| 10           | DGND               | Digital Ground.                                                                                                                                                                                                                                                    |
| 11           | AGNDB              | DAC B Analog Ground.                                                                                                                                                                                                                                               |
| 12           | I <sub>OUT</sub> B | DAC B Current Output. Connects to the inverting terminal of external precision I-V op amp for voltage output.                                                                                                                                                      |
| 13           | V <sub>REF</sub> B | DAC B Reference Input in 2-Quadrant Mode, $R_2$ Terminal in 4-Quadrant Mode.<br>In 2-quadrant mode, $V_{REF}B$ is the reference input with constant input resistance versus code.<br>In 4-quadrant mode, $V_{REF}B$ is driven by the external reference amplifier. |
| 14           | R <sub>COM</sub> B | Center Tap Point of the Two 4-Quadrant Resistors, $R_1B$ and $R_2B$ .<br>In 2-quadrant mode, $R_{COM}B$ shorts to the $V_{REF}$ pin.<br>In 4-quadrant mode, $R_{COM}B$ ties to the inverting node of the reference amplifier.                                      |
| 15           | R₁B                | 4-Quadrant Resistor.<br>In 2-quadrant mode, $R_1B$ shorts to the $V_{REF}B$ pin.<br>In 4-quadrant mode, $R_1B$ ties to $R_{OFS}B$ and the reference input.                                                                                                         |
| 16           | R <sub>FB</sub> B  | Internal Matching Feedback Resistor B. Connects to external op amp for I-V conversion.                                                                                                                                                                             |
| 17           | R <sub>OFS</sub> B | Bipolar Offset Resistor B. Accepts up to $\pm 18V$ .<br>In 2-quadrant mode, R <sub>OFS</sub> B ties to R <sub>FB</sub> B.<br>In 4-quadrant mode, R <sub>OFS</sub> B ties to R <sub>1</sub> B and the external reference.                                           |
| 18           | WR                 | Write Control Digital Input In, Active Low. $\overline{WR}$ enables input registers.<br>Signal level must be $\leq V_{DD} + 0.3V$ .                                                                                                                                |
| 19           | A0                 | Address 0. Signal level must be $\leq V_{DD}$ + 0.3V.                                                                                                                                                                                                              |
| 20           | A1                 | Address 1. Signal level must be $\leq V_{DD}$ + 0.3V.                                                                                                                                                                                                              |
| 21           | LDAC               | Digital Input Load DAC Control. Signal level must be $\leq V_{DD}$ + 0.3V. See the Function of Control Inputs table for details.                                                                                                                                   |
| 22           | RSTSEL             | Power-On Reset State.<br>RSTSEL = 0 corresponds to zero-scale reset.<br>RSTSEL = 1 corresponds to mid-scale reset.<br>The signal level must be $\leq V_{DD} + 0.3V$ .                                                                                              |
| 23           | RS                 | Reset. Active low resets both input and DAC registers.<br>Resets to zero-scale if RSTSEL= 0, and to mid-scale if RSTSEL = 1.<br>Signal level must be equal to or less than VDD + 0.3 V.                                                                            |
| 24-28, 30-38 | D0-D13             | Digital Input Data Bits D0 to D13. Signal level must be $\leq$ V <sub>DD</sub> +0.3V. D13 is MSB.                                                                                                                                                                  |
| 29           | V <sub>DD</sub>    | Positive Power Supply Input. The specified range of operation is 2.7V to 5.5V.                                                                                                                                                                                     |

# TIMING AND FUNCTIONAL INFORMATION



# Figure 1. Timing Diagram

# TIMING CHARACTERISTICS

All specifications at  $T_A = -40^{\circ}C$  to +125°C,  $I_{OUT}$  = virtual GND, GND = 0V, and  $V_{REF}$  = 10V, unless otherwise noted

|                                   |                   |                  |     | DAC8805 |     |       |
|-----------------------------------|-------------------|------------------|-----|---------|-----|-------|
| PARAMETER                         |                   | CONDITIONS       | MIN | TYP     | MAX | UNITS |
|                                   |                   | $V_{DD} = +5.0V$ | 10  |         |     | ns    |
| Data to WR setup time             | t <sub>DS</sub>   | $V_{DD} = +2.7V$ | 10  |         |     | ns    |
|                                   |                   | $V_{DD} = +5.0V$ | 10  |         |     | ns    |
| A0/1 to WR setup time             | t <sub>AS</sub>   | $V_{DD} = +2.7V$ | 10  |         |     | ns    |
| Data to $\overline{WR}$ hold time |                   | $V_{DD} = +5.0V$ | 0   |         |     | ns    |
| Data to VVR hold time             | t <sub>DH</sub>   | $V_{DD} = +2.7V$ | 0   |         |     | ns    |
|                                   |                   | $V_{DD} = +5.0V$ | 0   |         |     | ns    |
| A0/1 to WR hold time              | t <sub>AH</sub>   | $V_{DD} = +2.7V$ | 0   |         |     | ns    |
| WR pulse width                    |                   | $V_{DD} = +5.0V$ | 10  |         |     | ns    |
| wik pulse width                   | t <sub>WR</sub>   | $V_{DD} = +2.7V$ | 10  |         |     | ns    |
|                                   |                   | $V_{DD} = +5.0V$ | 10  |         |     | ns    |
| LDAC pulse width                  | t <sub>LDAC</sub> | $V_{DD} = +2.7V$ | 10  |         |     | ns    |
|                                   |                   | $V_{DD} = +5.0V$ | 10  |         |     | ns    |
| RS pulse width                    | t <sub>RST</sub>  | $V_{DD} = +2.7V$ | 10  |         |     | ns    |
| WP to LDAC dolou time             |                   | $V_{DD} = +5.0V$ | 0   |         |     | ns    |
| WR to LDAC delay time             | t <sub>LWD</sub>  | $V_{DD} = +2.7V$ | 0   |         |     | ns    |

#### Table 2. Address Decoder Pins

| A1 | A0 | OUTPUT UPDATE   |
|----|----|-----------------|
| 0  | 0  | DAC A           |
| 0  | 1  | None            |
| 1  | 0  | DAC A and DAC B |
| 1  | 1  | DAC B           |

# Table 3. Function of Control Inputs

| C  | ONTROL INPU | тs   |                                                                                                                                                                                                                                   |
|----|-------------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| RS | WR          | LDAC | REGISTER OPERATION                                                                                                                                                                                                                |
| 0  | x           | Х    | Asynchronous operation. Reset the input and DAC register to '0' when the RSTSEL pin is tied to DGND, and to midscale when RSTSEL is tied to $V_{DD}$ .                                                                            |
| 1  | 0           | 0    | Load the input register with all 14 data bits.                                                                                                                                                                                    |
| 1  | 1           | 1    | Load the DAC register with the contents of the input register.                                                                                                                                                                    |
| 1  | 0           | 1    | The input and DAC register are transparent.                                                                                                                                                                                       |
| 1  | ъ           | T    | LDAC and $\overline{WR}$ are tied together and programmed as a pulse. The 14 data bits are loaded into the input register on the falling edge of the pulse and then loaded into the DAC register on the rising edge of the pulse. |
| 1  | 1           | 0    | No register operation.                                                                                                                                                                                                            |

# DAC8805



# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5V

# **Channel A**





# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +5V (continued)

### **Channel B**



# TYPICAL CHARACTERISTICS: $V_{DD} = +5V$ (continued)



Figure 16.

# DAC8805

TEXAS INSTRUMENTS www.ti.com

SBAS391A-DECEMBER 2006-REVISED MAY 2007

# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7V

# **Channel A**



# DAC8805

SBAS391A-DECEMBER 2006-REVISED MAY 2007

#### TEXAS INSTRUMENTS www.ti.com

# TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7V (continued)

### **Channel B**



# TYPICAL CHARACTERISTICS: $V_{DD} = +2.7V$ (continued)





#### TYPICAL CHARACTERISTICS: V<sub>DD</sub> = +2.7V and +5V



Figure 34.



Figure 35.

REFERENCE MULTIPLYING BANDWIDTH BIPOLAR MODE







Figure 38.

REFERENCE MULTIPLYING BANDWIDTH BIPOLAR MODE







Figure 39.

### THEORY OF OPERATION

The DAC8805 is a multiplying, dual-channel, current output, 14-bit DAC. The architecture, illustrated in Figure 40, is an R-2R ladder configuration with the three MSBs segmented. Each 2R leg of the ladder is either switched to GND or to the  $I_{OUT}$  terminal. The  $I_{OUT}$  terminal of the DAC is held at a virtual GND potential by the use of an external I/V converter op amp. The R-2R ladder is connected to an external reference input (V<sub>REF</sub>) that determines the DAC full-scale output current. The R-2R ladder presents a code-independent load impedance to the external reference of  $5k\Omega \pm 25\%$ . The external reference voltage can vary in a range of -18V to +18V, thus providing bipolar  $I_{OUT}$  current operation. By using an external I/V converter op amp and the R<sub>FB</sub> resistor in the DAC8805, an output voltage range of  $-V_{REF}$  to  $+V_{REF}$  can be generated.



Figure 40. Equivalent R-2R DAC Circuit

The DAC output voltage is determined by V<sub>REF</sub> and the digital data (D) according to Equation 1:

$$V_{OUT}A/B = -V_{REF} \times \frac{D}{16384}$$
(1)

Each DAC code determines the 2R-leg switch position to either GND or  $I_{OUT}$ . The external I/V converter op amp noise gain will also change because the DAC output impedance (as seen looking into the  $I_{OUT}$  terminal) changes versus code. Because of this change in noise gain, the external I/V converter op amp must have a sufficiently low offset voltage such that the amplifier offset is not modulated by the DAC  $I_{OUT}$  terminal impedance change. External op amps with large offset voltages can produce INL errors in the transfer function of the DAC8805 because of offset modulation versus DAC code. For best linearity performance of the DAC8805, an op amp (such as the OPA277) is recommended, as shown in Figure 41. This circuit allows V<sub>REF</sub> to swing from -10V to +10V.



Figure 41. Voltage Output Configuration



### **APPLICATION INFORMATION**

#### **DIGITAL INTERFACE**

The parallel bus interface of the DAC8805 is comprised of a 14-bit data bus, D0—D13, address lines A0 and A1, and a WR control signal. Timing and control functionality are shown in Figure 1, and described in Table 2 and Table 3. The address lines must be set up and stable before the WR signal goes low, to prevent loading improper data to an undesired input register.

Both channels of the DAC8805 can be simultaneously updated by control of the LDAC signal, as shown in Figure 1. Reset control ( $\overline{RS}$ ) and reset select control (RSTSEL) signals are provided to allow user reset ability to either zero scale or midscale codes of both the input and DAC registers.

#### **STABILITY CIRCUIT**

For a current-to-voltage (I/V) design, as shown in Figure 42, the DAC8805 current output ( $I_{OUT}$ ) and the connection with the inverting node of the op amp should be as short as possible and laid out according to correct printed circuit board (PCB) layout design. For each code change, there is an output step function. If the gain bandwidth product (GBP) of the op amp is limited and parasitic capacitance is excessive at the inverting node, then gain peaking is possible. Therefore, a compensation capacitor C<sub>1</sub> (4pF to 20pF, typ) can be added to the design for circuit stability, as shown in Figure 42.



Figure 42. Gain Peaking Prevention Circuit with Compensation Capacitor

### **APPLICATION INFORMATION (continued)**

#### **BIPOLAR OUTPUT CIRCUIT**

The DAC8805, as a 4-quadrant multiplying DAC, can be used to generate a bipolar output. The polarity of the full-scale output ( $I_{OUT}$ ) is the inverse of the input reference voltage at  $V_{REF}$ .

Using a dual op amp, such as the OPA2277, full 4-quadrant operation can be achieved with minimal components. Figure 43 demonstrates a  $\pm 10V_{OUT}$  circuit with a fixed +10V reference. The output voltage is shown in Equation 2:



Figure 43. Bipolar Output Circuit



#### **APPLICATION INFORMATION (continued)**

#### **PROGRAMMABLE CURRENT SOURCE CIRCUIT**

The DAC8805 can be integrated into the circuit in Figure 44 to implement an improved Howland current pump for precise V/I conversions. Bidirectional current flow and high-voltage compliance are two features of the circuit. With a matched resistor network, the load current of the circuit is shown by Equation 3:

$$I_{L}A/B = \frac{(R_{2} + R_{3}) / R_{1}}{R_{3}} \times V_{REF} \times \frac{D}{16384}$$

(3)

The value of  $R_3$  in the previous equation can be reduced to increase the output current drive of U3. U3 can drive  $\pm 20$ mA in both directions with voltage compliance limited up to 15V by the U3 voltage supply. Elimination of the circuit compensation capacitor ( $C_1$ ) in the circuit is not suggested as a result of the change in the output impedance ( $Z_0$ ), according to Equation 4:

$$Z_{0} = \frac{R_{1}'R_{3}(R_{1}+R_{2})}{R_{1}(R_{2}'+R_{3}') - R_{1}'(R_{2}+R_{3})}$$
(4)

As shown in Equation 4,  $Z_0$  with matched resistors is infinite and the circuit is optimum for use as a current source. However, if unmatched resistors are used,  $Z_0$  is positive or negative with negative output impedance being a potential cause of oscillation. Therefore, by incorporating  $C_1$  into the circuit, possible oscillation problems are eliminated. The value of  $C_1$  can be determined for critical applications; for most applications, however, a value of several pF is suggested.



Figure 44. Programmable Bidirectional Current Source Circuit

### **CROSS-REFERENCE**

The DAC8805 has an industry-standard pinout. Table 4 provides the cross-reference information.

|          |     |              | -            |                                   |                        |                   |                             |
|----------|-----|--------------|--------------|-----------------------------------|------------------------|-------------------|-----------------------------|
| PRODUCT  | BIT | INL<br>(LSB) | DNL<br>(LSB) | SPECIFIED<br>TEMPERATURE<br>RANGE | PACKAGE<br>DESCRIPTION | PACKAGE<br>OPTION | CROSS-<br>REFERENCE<br>PART |
| DAC8805Q | 14  | 1            | 1            | -40°C to +125°C                   | TSSOP-38               | DBT               | AD5557                      |

#### Table 4. Cross-Reference



#### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins   | Package qty   Carrier | RoHS              | Lead finish/ | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|------------------|-----------------------|-------------------|--------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                  |                       | (3) Ball material |              | Peak reflow         |              | (6)          |
|                       |        |               |                  |                       |                   | (4)          | (5)                 |              |              |
| DAC8805QDBT           | Active | Production    | TSSOP (DBT)   38 | 50   TUBE             | Yes               | NIPDAU       | Level-2-260C-1 YEAR | -40 to 125   | DAC8805      |
| DAC8805QDBT.A         | Active | Production    | TSSOP (DBT)   38 | 50   TUBE             | Yes               | NIPDAU       | Level-2-260C-1 YEAR | -40 to 125   | DAC8805      |
| DAC8805QDBTR          | Active | Production    | TSSOP (DBT)   38 | 2000   LARGE T&R      | Yes               | NIPDAU       | Level-2-260C-1 YEAR | -40 to 125   | DAC8805      |
| DAC8805QDBTR.A        | Active | Production    | TSSOP (DBT)   38 | 2000   LARGE T&R      | Yes               | NIPDAU       | Level-2-260C-1 YEAR | -40 to 125   | DAC8805      |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

# TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC8805QDBTR | TSSOP           | DBT                | 38 | 2000 | 330.0                    | 16.4                     | 6.9        | 10.2       | 1.8        | 12.0       | 16.0      | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

23-May-2025



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC8805QDBTR | TSSOP        | DBT             | 38   | 2000 | 350.0       | 350.0      | 43.0        |

# TEXAS INSTRUMENTS

www.ti.com

23-May-2025

# TUBE



# - B - Alignment groove width

\*All dimensions are nominal

| Device        | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|---------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DAC8805QDBT   | DBT          | TSSOP        | 38   | 50  | 530    | 10.2   | 3600   | 3.5    |
| DAC8805QDBT.A | DBT          | TSSOP        | 38   | 50  | 530    | 10.2   | 3600   | 3.5    |

# **PACKAGE OUTLINE**

# **DBT0038A**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# **DBT0038A**

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# **DBT0038A**

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated