



## **DAC8043**

# CMOS 12-Bit Serial Input Multiplying DIGITAL-TO-ANALOG CONVERTER

## **FEATURES**

- 12-BIT ACCURACY IN 8-PIN SOIC
- FAST 3-WIRE SERIAL INTERFACE
- LOW INL AND DNL: ±1/2 LSB max
- GAIN ACCURACY TO ±1LSB max
- LOW GAIN TEMPCO: 5ppm/°C max
- OPERATES WITH +5V SUPPLY
- TTL/CMOS COMPATIBLE
- ESD PROTECTED

## **APPLICATIONS**

- AUTOMATIC CALIBRATION
- MOTION CONTROL
- MICROPROCESSOR CONTROL SYSTEMS
- PROGRAMMABLE AMPLIFIER/ ATTENUATORS
- DIGITALLY CONTROLLED FILTERS

## DESCRIPTION

The DAC8043 is a 12-bit current output multiplying digital-to-analog converter (DAC) that is packaged in a space-saving, surface-mount 8-pin SOIC. Its 3-wire serial interface saves additional circuit board space which results in low power dissipation. When used with microprocessors having a serial port, the DAC8043 minimizes the digital noise feedthrough from its input to output. The serial port can be used as a dedicated analog bus and kept inactive while the DAC8043 is in use. Serial interfacing reduces the complexity of opto or transformer isolation applications.

The DAC8043 contains a 12-bit serial-in, parallel-out shift register, a 12-bit DAC register, a 12-bit CMOS DAC, and control logic. Serial input (SRI) data is clocked into the input register on the rising edge of the clock (CLK) pulse. When the new data word had been clocked in, it is loaded into the DAC register by taking the LD input low. Data in the DAC register is converted to an output current by the D/A converter.

The DAC8043 operates from a single +5V power supply which makes the DAC8043 an ideal low power, small size, high performance solution for several applications.



International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

## **SPECIFICATIONS**

#### **ELECTRICAL CHARACTERISTICS**

At  $V_{DD}$  = +5V;  $V_{REF}$  = +10V;  $I_{OUT}$  = GND = 0V;  $T_A$  = Full Temperature Range specified under Absolute Maximum Ratings, unless otherwise noted.

|                                                                                                                                                                                                |                                                                                                              | DAC8043U                                                                                                                                                                                                                                             |                        |                 |                                    |                              | DAC8043UC       | ;                                 |                                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-----------------|------------------------------------|------------------------------|-----------------|-----------------------------------|----------------------------------|
| PARAMETER                                                                                                                                                                                      | SYMBOL                                                                                                       | CONDITIONS                                                                                                                                                                                                                                           | MIN                    | TYP             | MAX                                | MIN                          | TYP             | MAX                               | UNITS                            |
| STATIC PERFORMANCE Resolution Nonlinearity <sup>(1)</sup> Differential Nonlinearity <sup>(2)</sup> Gain Error <sup>(3)</sup>                                                                   | N<br>INL<br>DNL<br>FSE                                                                                       | $T_A = +25^{\circ}C$ $T_A = Full Temp Range$                                                                                                                                                                                                         | 12                     |                 | ±1<br>±1<br>±2<br>±2               | 12                           |                 | ±1/2<br>±1/2<br>±1<br>±2          | Bits<br>LSB<br>LSB<br>LSB<br>LSB |
| Gain Tempco <sup>(5)</sup> Power Supply Rejection Ratio Output Leakage Current <sup>(4)</sup> Zero Scale Error <sup>(7, 12)</sup>                                                              | TC <sub>FSE</sub><br>PSRR<br>I <sub>LKG</sub>                                                                | $\Delta V_{DD} = \pm 5\%$ $T_A = +25^{\circ}C$ $T_A = Full Temp Range$ $T_A = +25^{\circ}C$                                                                                                                                                          |                        | ±0.0006         | ±5<br>±0.002<br>±5<br>±100<br>0.03 |                              | ±0.0006         | ±5<br>±0.002<br>±5<br>±25<br>0.03 | ppm/°C<br>%/%<br>nA<br>nA<br>LSB |
| Input Resistance®                                                                                                                                                                              | R <sub>IN</sub>                                                                                              | $T_A = Full Temp Range$                                                                                                                                                                                                                              | 7                      | 11              | 0.60<br>15                         | 7                            | 11              | 0.15<br>15                        | LSB<br>kΩ                        |
| AC PERFORMANCE Output Current Settling Time <sup>(5, 6)</sup> Digital-to-Analog Glitch Energy <sup>(5, 10)</sup>                                                                               | t <sub>s</sub>                                                                                               | $T_A = +25^{\circ}C$ $V_{REF} = 0V$ $I_{OUT} = Load = 100\Omega$                                                                                                                                                                                     |                        | 0.25<br>2       | 1<br>20                            |                              | 0.25            | 1<br>20                           | μs<br>nVs                        |
| Feedthrough Error <sup>(5, 11)</sup> (V <sub>REF</sub> to I <sub>OUT</sub> )                                                                                                                   | FT                                                                                                           | $ \begin{vmatrix} C_{\text{EXT}} = 13 \text{pF} \\ \text{er Loaded Alternately with all (} \\ V_{\text{REF}} = 20 \text{Vp-p at f} = 10 \text{kHz} \\ \text{Digital Input} = 0000 0000 0000 \\ \\ T_{\text{A}} = +25^{\circ}\text{C} \end{vmatrix} $ |                        | <br> s<br>  0.7 | 1                                  |                              | 0.7             | 1                                 | mVp-p                            |
| Total Harmonic Distortion <sup>(5)</sup> Output Noise Voltage Density <sup>(5, 13)</sup>                                                                                                       | THD [                                                                                                        | $V_{REF} = 6V_{RMS}$ at 1kHz DAC Register Loaded with all 1 10Hz to 100kHz Between $R_{FB}$ and $I_{OUT}$                                                                                                                                            | s<br>                  | <del>-</del> 85 | 17                                 |                              | <del>-</del> 85 | 17                                | dB<br>nV/√Hz                     |
| DIGITAL INPUTS Digital Input High Digital Input Low Input Leakage Current <sup>(9)</sup> Input Capacitance <sup>(5, 11)</sup>                                                                  | V <sub>IH</sub><br>V <sub>IL</sub><br>I <sub>IL</sub><br>C <sub>IN</sub>                                     | $V_{IN} = 0V \text{ to } +5V$ $V_{IN} = 0V$                                                                                                                                                                                                          | 2.4                    |                 | 0.8<br>±1<br>8                     | 2.4                          |                 | 0.8<br>±1<br>8                    | V<br>V<br>μA<br>pF               |
| ANALOG OUTPUTS Output Capacitance(5)                                                                                                                                                           | Соит                                                                                                         | Digital Inputs = $V_{IH}$<br>Digital Inputs = $V_{IL}$                                                                                                                                                                                               |                        |                 | 110<br>80                          |                              |                 | 110<br>80                         | pF<br>pF                         |
| TIMING CHARACTERISTICS <sup>(5, 14)</sup> Data Setup Time Data Hold Time Clock Pulse Width High Clock Pulse Width Low Load Pulse Width LSB Clock into Input Register to Load DAC Register Time | $t_{\mathrm{DS}}$ $t_{\mathrm{DH}}$ $t_{\mathrm{CH}}$ $t_{\mathrm{CL}}$ $t_{\mathrm{LD}}$ $t_{\mathrm{ASB}}$ | $T_A$ = Full Temperature Range                                                            | 80<br>90<br>120<br>120 |                 |                                    | 40<br>80<br>90<br>120<br>120 |                 |                                   | ns<br>ns<br>ns<br>ns<br>ns       |
| POWER SUPPLY<br>Supply Voltage<br>Supply Current                                                                                                                                               | V <sub>DD</sub><br>I <sub>DD</sub>                                                                           | Digital Inputs = $V_{IH}$ or $V_{IL}$<br>Digital Inputs = 0V or $V_{DD}$                                                                                                                                                                             | 4.75                   | 5               | 5.25<br>500<br>100                 | 4.75                         | 5               | 5.25<br>500<br>100                | V<br>μΑ<br>μΑ                    |

NOTES: (1)  $\pm$ 1/2 LSB =  $\pm$ 0.012% of Full Scale. (2) All grades are monotonic to 12-bits over temperature. (3) Using internal feedback resistor. (4) Applies to I<sub>OUT</sub>; All digital inputs = 0V. (5) Guaranteed by design and not tested. (6) I<sub>OUT</sub> Load = 100 $\Omega$ , C<sub>EXT</sub> = 13pF, digital input = 0V to V<sub>DD</sub> or V<sub>DD</sub> to 0V. Extrapolated to 1/2 LSB:  $t_S$  = propagation delay ( $t_{PD}$ ) + 9 $\tau$  where  $\tau$  = measured time constant of the final RC decay. (7) V<sub>REF</sub> = +10V, all digital inputs = 0V. (8) Absolute temperature coefficient is less than  $\pm$ 50ppm/°C. (9) Digital inputs are CMOS gates: I<sub>IN</sub> is typically 1nA at +25°C. (10) V<sub>REF</sub> = 0V, all digital inputs = 0V to V<sub>DD</sub> or V<sub>DD</sub> to 0V. (11) All digital inputs = 0V. (12) Calculated from worst case R<sub>REF</sub>: I<sub>ZSE</sub> (in LSBs) = (R<sub>REF</sub> X I<sub>LKG</sub> X 4096)/V<sub>REF</sub>. (13) Calculations from en =  $\sqrt{4K TRB}$  where: K = Boltzmann constant, J/°K, R = resistance,  $\Omega$ . T = Resistor temperature, °K, B = bandwidth, Hz. (14) Tested at V<sub>IN</sub> = 0V or V<sub>DD</sub>.

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.



#### **WAFER TEST LIMITS**

At  $V_{DD}$  = +5V;  $V_{REF}$  = +10V;  $I_{OUT}$  = GND = 0V;  $T_A$  = +25°C.

| PARAMETER                                  | SYMBOL           | CONDITIONS                            | LIMIT     | DAC8043<br>UNITS |
|--------------------------------------------|------------------|---------------------------------------|-----------|------------------|
| STATIC ACCURACY                            |                  |                                       |           |                  |
| Resolution                                 | N                |                                       | 12        | Bits min         |
| Integral Nonlinearity                      | INL              |                                       | ±1        | LSB max          |
| Differential Nonlinearity                  | DNL              |                                       | ±1        | LSB max          |
| Gain Error                                 | G <sub>FSE</sub> | Using Internal Feedback Resistor      | <u>±2</u> | LSB max          |
| Power Supply Rejection Ratio               | PSRR             | $\Delta V_{DD} = \pm 5\%$             | ±0.002    | %/% max          |
| Output Leakage Current (I <sub>OUT</sub> ) | I <sub>LKG</sub> | Digital Inputs = V <sub>IL</sub>      | ±5        | nA max           |
| REFERENCE INPUT                            |                  |                                       |           |                  |
| Input Resistance                           | R <sub>IN</sub>  |                                       | 7/15      | kΩ min/max       |
| DIGITAL INPUTS                             |                  |                                       |           |                  |
| Digital Input HIGH                         | V <sub>IH</sub>  |                                       | 2.4       | V min            |
| Digital Input LOW                          | V <sub>IL</sub>  |                                       | 0.8       | V max            |
| Input Leakage Current                      | I <sub>IL</sub>  | $V_{IN} = 0V \text{ to } V_{DD}$      | ±1        | μA max           |
| POWER SUPPLY                               |                  |                                       |           |                  |
| Supply Current                             | I <sub>DD</sub>  | Digital Inputs = $V_{IH}$ or $V_{II}$ | 500       | μA max           |
|                                            |                  | Digital Inputs = $0V$ to $V_{DD}$     | 100       | μA max           |

NOTE: Electrical tests are performed at wafer probe to the limits shown. Due to variations in assembly methods and normal yield loss, yield after packaging is not guaranteed for standard product dice. Consult factory to negotiate specifications based on dice lot qualifications through sample lot assembly and testing.

#### **ABSOLUTE MAXIMUM RATINGS**

| V <sub>DD</sub> to GND            | 0V, +7V                  |
|-----------------------------------|--------------------------|
| V <sub>REF</sub> to GND           | ±25V                     |
| V <sub>RFB</sub> to GND           | ±25V                     |
| Digital Input Voltage Range       | 0.3V to V <sub>DD</sub>  |
| Output Voltage (Pin 3)            | 0.3 V to V <sub>DD</sub> |
| Operating Temperature Range       |                          |
| AD                                | 0°C to +70°C             |
| U, UC                             | 40°C to +85°C            |
| Junction Temperature              | +150°C                   |
| Storage Temperature               | –65°C to + 150°C         |
| Lead Temperature (soldering, 10s) | +300° C                  |
| θ.ΙΑ                              | +100°C/W                 |
| θ <sub>JC</sub>                   | +42°C/W                  |
| Lead Temperature (soldering, 10s) | +300° C<br>+100°C/W      |

**CAUTION:** 1. Do not apply voltages higher than  $V_{DD}$  or less than GND potential on any terminal except  $V_{REF}$  (Pin 1) and  $R_{FB}$  (Pin 2). 2. The digital control inputs are ESD protected: however, permanent damage may occur on unprotected units from high-energy electrostatic fields. Keep units in conductive foam at all times until ready to use. 3. Use proper anti-static handling procedures. 4. Absolute Maximum Ratings apply to both packaged devices. Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device.

#### PACKAGE/ORDERING INFORMATION

| PRODUCT   | INL    | TEMPERATURE<br>RANGE | PACKAGE    | PACKAGE<br>DRAWING<br>NUMBER <sup>(1)</sup> |
|-----------|--------|----------------------|------------|---------------------------------------------|
| DAC8043U  | 1LSB   | -40°C to +85°C       | 8-pin SOIC | 182                                         |
| DAC8043UC | 1/2LSB | -40°C to +85°C       | 8-pin SOIC | 182                                         |

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.

#### **PIN CONFIGURATION**





Any integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet published specifications.

Digital Inputs: All digital inputs of the DAC8043 incorporate on-chip ESD protection circuitry. This protection is designed and has been tested to withstand five 2500V positive and negative discharges (100pF in series with 1500 $\Omega$ ) applied to each digital input.

Analog Pins: Each analog pin has been tested to Burr-Brown's analog ESD test consisting of five 1000V positive and negative discharges (100pF in series with 1500 $\Omega$ ) applied to each pin.  $V_{REF}$  and  $R_{FB}$  show some sensitivity.

43 BURR-BROWN

## WRITE CYCLE TIMING DIAGRAM



## **TYPICAL PERFORMANCE CURVES**

At  $V_{DD}$  = +5V;  $V_{REF}$  = +10V;  $I_{OUT}$  = GND = 0V;  $T_A$  = Full Temperature Range specified under Absolute Maximum Ratings, unless otherwise noted.













## DISCUSSION OF SPECIFICATIONS

#### RELATIVE ACCURACY

This term, also known as end point linearity or integral linearity, describes the transfer function of analog output to digital input code. Relative accuracy describes the deviation from a straight line, after zero and full scale errors have been adjusted to zero.

#### DIFFERENTIAL NONLINEARITY

Differential nonlinearity is the deviation from an ideal 1LSB change in the output when the input code changes by 1LSB. A differential nonlinearity specification of 1LSB maximum guarantees monotonicity.

#### **GAIN ERROR**

Gain error is the difference between the full-scale DAC output and the ideal value. The ideal full scale output value for the DAC8043 is  $-(4095/4096)V_{REF}$ . Gain error may be adjusted to zero using external trims as shown in Figure 4.

#### **OUTPUT LEAKAGE CURRENT**

The current which appears at  $I_{OUT}$  with the DAC loaded with all zeros.

#### **OUTPUT CAPACITANCE**

The parasitic capacitance measured from I<sub>OUT</sub> to GND.

#### FEEDTHROUGH ERROR

The AC output error due to capacitive coupling from  $V_{\text{REF}}$  to  $I_{\text{OUT}}$  with the DAC loaded with all zeros.

#### **OUTPUT CURRENT SETTLING TIME**

The time required for the output current to settle to within  $\pm 0.01\%$  of final value for a full scale step.

#### **DIGITAL-TO-ANALOG GLITCH ENERGY**

The integrated area of the glitch pulse measured in nanovoltseconds. The key contributor to digital-to-analog glitch is charge injected by digital logic switching transients.

## CIRCUIT DESCRIPTION

Figure 1 shows a simplified schematic of a DAC8043. The current from the  $V_{REF}$  pin is switched between  $I_{OUT}$  and GND by 12 single-pole double-throw CMOS switches. This main-



FIGURE 1. Simplified Circuit Diagram for the DAC.

A CMOS switch transistor, included in series with the ladder terminating resistor and in series with the feedback resistor, R<sub>FB</sub>, compensates for the temperature drift of the ON resistance of the ladder switches.

Figure 2 shows an equivalent circuit for the DAC. C<sub>OUT</sub> is the

up to  $\pm 20$ V.

Figure 2 shows an equivalent circuit for the DAC.  $C_{OUT}$  is the output capacitance due to the N-channel switches and varies from about 80pF to 110pF with digital input code. The current source  $I_{LKG}$  is the combination of surface and junction leakages to the substrate.  $I_{LKG}$  approximately doubles every 10°C.  $R_O$  is the equivalent output resistance of the D/A and it varies with input code.

tains a constant current in each leg of the ladder regardless of the input code. The input resistance at  $V_{REF}$  is therefore

constant and can be driven by either a voltage or current, AC or DC, positive or negative polarity, and have a voltage range



FIGURE 2. Equivalent Circuit for the DAC.

## INSTALLATION

#### **ESD PROTECTION**

All digital inputs of the DAC8043 incorporate on-chip ESD protection circuitry. This protection is designed to withstand 2.5kV (using the Human Body Model, 100pF and  $1500\Omega$ ). However, industry standard ESD protection methods should be used when handling or storing these components. When not in use, devices should be stored in conductive foam or rails. The foam or rails should be discharged to the destination socket potential before devices are removed.

#### POWER SUPPLY CONNECTIONS

The DAC8043 is designed to operate on  $V_{DD} = \pm 5V \pm 5\%$ . For optimum performance and noise rejection, power supply decoupling capacitors  $C_D$  should be added as shown in the application circuits. These capacitors (1 $\mu$ F tantalum recommended) should be located close to the D/A. Output op amp analog common (+ input) should be connected as near to the GND pins of the DAC8043 as possible.

#### WIRING PRECAUTIONS

To minimize AC feedthrough when designing a PC board, care should be taken to minimize capacitive coupling between the  $V_{REF}$  lines and the  $I_{OUT}$  lines. Coupling from any of the digital control or data lines might degrade the glitch performance. Solder the DAC8043 directly into the PC board without a socket. Sockets add parasitic capacitance (which can degrade AC performance).



#### AMPLIFIER OFFSET VOLTAGE

The output amplifier used with the DAC8043 should have low input offset voltage to preserve the transfer function linearity. The voltage output of the amplifier has an error component which is the offset voltage of the op amp multiplied by the "noise gain" of the circuit. This "noise gain" is equal to  $(R_F/R_O+1)$  where  $R_O$  is the output impedance of the D/A  $I_{OUT}$  terminal and  $R_F$  is the feedback network impedance. The nonlinearity occurs due to the output impedance varying with code. If the 0 code case is excluded (where  $R_O$  = infinity), the  $R_O$  will vary from R to 3R providing a "noise gain" variation between 4/3 and 2. In addition, the variation of  $R_O$  is nonlinear with code, and the largest steps in  $R_O$  occur at major code transitions where the worst differential nonlinearity is also likely to be experienced. The nonlinearity seen at the amplifier output is

$$2V_{OS} - 4V_{OS}/3 = 2V_{OS}/3$$
.

Thus, to maintain good nonlinearity the op amp offset should be much less than 1/2LSB.

#### **UNIPOLAR CONFIGURATION**

Figure 3 shows DAC8043 in a typical unipolar (two-quadrant) multiplying configuration. The analog output values

| DATA INPUT     | ANALOG OUTPUT                          |
|----------------|----------------------------------------|
| MSB↓ ↓ LSB     |                                        |
| 1111 1111 1111 | -V <sub>REF</sub> (4095/4096)          |
| 1000 0000 0000 | $-V_{REF}$ (2048/4096) = $-1/2V_{REF}$ |
| 0000 0000 0001 | -V <sub>REF</sub> (1/4096)             |
| 0000 0000 0000 | 0 Volts                                |

TABLE I. Unipolar Output Code.



FIGURE 3. Unipolar Configuration.

versus digital input code are listed in Table I. The operational amplifiers used in this circuit can be single amplifiers such as the OPA602, or a dual amplifier such as the OPA2107. C1 provides phase compensation to minimize settling time and overshoot when using a high speed operational amplifier.

If an application requires the D/A to have zero gain error, the circuit shown in Figure 4 may be used. Resistor R2 induces a positive gain error greater than worst-case initial negative gain error. Trim resistor R1 provides a variable negative gain error and have sufficient trim range to correct for the worst-case initial positive gain error plus the error produced by R2.

#### **BIPOLAR CONFIGURATION**

Figure 5 shows the DAC8043 in a typical bipolar (four-quadrant) multiplying configuration. The analog output values versus digital input code are listed in Table II.

The operational amplifiers used in this circuit can be single amplifiers such as the OPA602 or a dual amplifier such as the OPA2107. C1 provides phase compensation to minimize settling time and overshoot when using a high speed operational amplifier. The bipolar offset resistors R1–R2 should be ratio-matched to 0.01% to ensure the specified gain error performance.

| DATA INPUT                       | ANALOG OUTPUT                                               |
|----------------------------------|-------------------------------------------------------------|
| MSB ↓ ↓ LSB                      | .\/ (2047/2048)                                             |
| 1000 0000 0001                   | +V <sub>REF</sub> (2047/2048)<br>+V <sub>REF</sub> (1/2048) |
| 1000 0000 0000<br>0111 1111 1111 | 0 Volts                                                     |
| 0000 0000 0000                   | -V <sub>REF</sub> (1/2048)<br>-V <sub>REF</sub> (2048/2048) |

TABLE II. Bipolar Output Code.



FIGURE 4. Unipolar Configuration with Gain Trim.



FIGURE 5. Bipolar Configuration.



www.ti.com 11-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| DAC8043U              | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | Call TI                       | Level-3-260C-168 HR        | -40 to 85    | DAC<br>8043U     |
| DAC8043U.A            | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | Call TI                       | Level-3-260C-168 HR        | -40 to 85    | DAC<br>8043U     |
| DAC8043U/2K5          | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | Call TI                       | Level-3-260C-168 HR        | -40 to 85    | DAC<br>8043U     |
| DAC8043U/2K5.A        | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | Call TI                       | Level-3-260C-168 HR        | -40 to 85    | DAC<br>8043U     |
| DAC8043UC             | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | Call TI                       | Level-3-260C-168 HR        | -40 to 85    | DAC<br>8043U     |
| DAC8043UC.A           | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | Call TI                       | Level-3-260C-168 HR        | -40 to 85    | DAC<br>8043U     |
| DAC8043UC/2K5         | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | Call TI                       | Level-3-260C-168 HR        | -40 to 85    | DAC<br>8043U     |
| DAC8043UC/2K5.A       | Active     | Production    | SOIC (D)   8   | 2500   LARGE T&R      | Yes             | Call TI                       | Level-3-260C-168 HR        | -40 to 85    | DAC<br>8043U     |
| DAC8043UG4            | Active     | Production    | SOIC (D)   8   | 75   TUBE             | Yes             | Call TI                       | Level-3-260C-168 HR        | -40 to 85    | DAC<br>8043U     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.



## **PACKAGE OPTION ADDENDUM**

www.ti.com 11-Nov-2025

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC8043U/2K5  | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| DAC8043UC/2K5 | SOIC            | D                  | 8 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |

www.ti.com 24-Jul-2025



## \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| DAC8043U/2K5  | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |
| DAC8043UC/2K5 | SOIC         | D               | 8    | 2500 | 353.0       | 353.0      | 32.0        |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

## **TUBE**



\*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| DAC8043U    | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| DAC8043U.A  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| DAC8043UC   | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| DAC8043UC.A | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |
| DAC8043UG4  | D            | SOIC         | 8    | 75  | 506.6  | 8      | 3940   | 4.32   |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025