









DAC81402, DAC61402 SLASEH3A - OCTOBER 2020 - REVISED MAY 2021

# DACx1402 Dual, 16-Bit and 12-Bit, High-Voltage-Output DACs With Internal Reference

#### 1 Features

- Performance:
  - Specified monotonic at 16-bit resolution
  - INL: ±1 LSB maximum at 16-bit resolution
  - TUE: ±0.05% FSR, maximum
- Integrated output buffer
  - Full-scale output voltage: ±5 V, ±10 V, ±20 V, 5 V, 10 V, 20 V, 40 V
  - High drive capability: ±15 mA
  - Per channel sense pins
- Integrated 2.5-V precision reference
  - Initial accuracy: ±2.5 mV, maximum
  - Low drift: 10 ppm/°C, maximum
- Reliability features:
  - CRC error check
  - Short-circuit limit
  - Fault pin
- 50-MHz, SPI-compatible serial interface
  - 4-wire mode, 1.7-V to 5.5-V operation
  - Readback and daisy-chain operations
- Temperature range: -40°C to +125°C
- Package: 5-mm × 5-mm, 32-pin QFN

# 2 Applications

- Servo drive control module
- Analog output module
- Lab and field Instrumentation
- Data acquisition (DAQ)
- Semiconductor test



**Functional Block Diagram** 

### 3 Description

16-bit DAC81402 and 12-bit DAC61402 (DACx1402) pin-compatible, dual-channel. are buffered. high-voltage-output, digital-to-analog converters (DACs). These devices include a low-drift, 2.5-V internal reference that eliminates the need for an external precision reference in most applications. The devices are specified monotonic and provide high linearity of ±1 LSB INL. Additionally, the devices implement per channel sense pins that eliminate IR drops and sense up to ±12 V of ground bounce.

A user-selectable output configuration enables fullscale bipolar output voltages of ±20 V, ±10 V, and ±5 V; and full-scale unipolar output voltages of 40 V, 20 V, 10 V and 5 V. The full-scale output range for each DAC channel is independently programmable. The integrated DAC output buffers can sink or source up to 15 mA, thus limiting the need for additional operational amplifiers.

The DACx1402 incorporate a power-on-reset circuit that connects the DAC outputs to ground at power up. The outputs remain in this mode until the device is properly configured for operation. The devices include additional reliability features such as a CRC error check, short-circuit protection, and a thermal alarm.

Communication to the devices is performed through a 4-wire serial interface that supports operation from 1.7 V to 5.5 V.

#### **Device Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM)         |
|-------------|------------------------|-------------------------|
| DAC81402    | VQFN (32)              | 5.00 mm × 5.00 mm       |
| DAC61402    | VQFN (32)              | 5.00 11111 × 5.00 11111 |

For all available packages, see the orderable addendum at the end of the data sheet.



**Motor Drive Application** 



# **Table of Contents**

| 1 Features1                                                      | 7.13 Typical Characteristics                          | . 17 |
|------------------------------------------------------------------|-------------------------------------------------------|------|
| 2 Applications1                                                  | 8 Detailed Description                                | .25  |
| 3 Description1                                                   | 8.1 Overview                                          | . 25 |
| 4 Revision History2                                              | 8.2 Functional Block Diagram                          | . 25 |
| 5 Device Comparison Table3                                       | 8.3 Feature Description                               | 26   |
| 6 Pin Configuration and Functions3                               | 8.4 Device Functional Modes                           | 30   |
| 7 Specifications5                                                | 8.5 Programming                                       | . 31 |
| 7.1 Absolute Maximum Ratings5                                    | 8.6 Register Map                                      | 34   |
| 7.2 ESD Ratings 5                                                | 9 Application and Implementation                      | . 41 |
| 7.3 Recommended Operating Conditions6                            | 9.1 Application Information                           | . 41 |
| 7.4 Thermal Information6                                         | 9.2 Typical Application                               | . 41 |
| 7.5 Electrical Characteristics7                                  | 10 Power Supply Recommendations                       | 44   |
| 7.6 Timing Requirements: Write, IOV <sub>DD</sub> : 1.7 V to 2.7 | 11 Layout                                             | . 44 |
| V13                                                              | 11.1 Layout Guidelines                                |      |
| 7.7 Timing Requirements: Write, IOV <sub>DD</sub> : 2.7 V to 5.5 | 11.2 Layout Example                                   |      |
| V13                                                              | 12 Device and Documentation Support                   |      |
| 7.8 Timing Requirements: Read and Daisy Chain,                   | 12.1 Documentation Support                            | . 45 |
| FSDO = 0, IOV <sub>DD</sub> : 1.7 V to 2.7 V                     | 12.2 Receiving Notification of Documentation Updates. |      |
| 7.9 Timing Requirements: Read and Daisy Chain,                   | 12.3 Support Resources                                | . 45 |
| FSDO = 1, IOV <sub>DD</sub> : 1.7 V to 2.7 V                     | 12.4 Trademarks                                       | .45  |
| 7.10 Timing Requirements: Read and Daisy Chain,                  | 12.5 Electrostatic Discharge Caution                  | .45  |
| FSDO = 0, IOV <sub>DD</sub> : 2.7 V to 5.5 V                     | 12.6 Glossary                                         | .45  |
| 7.11 Timing Requirements: Read and Daisy Chain,                  | 13 Mechanical, Packaging, and Orderable               |      |
| FSDO = 1, IOV <sub>DD</sub> : 2.7 V to 5.5 V                     | Information                                           | . 45 |
| 7.12 Timing Diagrams16                                           |                                                       |      |
|                                                                  |                                                       |      |

# **4 Revision History**

| ( | Changes from Revision * (November 2020) to Revision A (May 2021) | Page |
|---|------------------------------------------------------------------|------|
| • | Added DAC81402 and associated content                            |      |



# **5 Device Comparison Table**

| DEVICE   | RESOLUTION |  |  |
|----------|------------|--|--|
| DAC81402 | 16-Bit     |  |  |
| DAC61402 | 12-Bit     |  |  |

# **6 Pin Configuration and Functions**



Figure 6-1. RHB (32-pin VQFN) Package, Top View

**Table 6-1. Pin Functions** 

|     | PIN     | TYPE   | DESCRIPTION                                                                                                                                                                                                                                                                   |
|-----|---------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME    | ITPE   | DESCRIPTION                                                                                                                                                                                                                                                                   |
| 1   | NC      | _      | No connection.                                                                                                                                                                                                                                                                |
| 2   | NC      | _      | No connection.                                                                                                                                                                                                                                                                |
| 3   | NC      | _      | No connection.                                                                                                                                                                                                                                                                |
| 4   | NC      | _      | No connection.                                                                                                                                                                                                                                                                |
| 5   | SENSENA | Input  | Channel-A sense pin for the negative voltage output load connection.                                                                                                                                                                                                          |
| 6   | SENSEPA | Input  | Channel-A sense pin for the positive voltage output load connection.                                                                                                                                                                                                          |
| 7   | ССОМРА  | Input  | Channel-A external compensation capacitor connection pin.  The addition of an external capacitor improves the output buffer stability with high capacitive loads at the OUTA pin by reducing the bandwidth of the output amplifier at the expense of increased settling time. |
| 8   | OUTA    | Output | Channel-A analog output voltage.                                                                                                                                                                                                                                              |
| 9   | SDO     | Output | Serial interface data output.  The SDO pin must be enabled before operation by setting the SDO-EN bit. Data are clocked out of the input shift register on either rising or falling edges of the SCLK pin as specified by the FSDO bit (rising edge by default).              |
| 10  | SCLK    | Input  | Serial interface clock.                                                                                                                                                                                                                                                       |
| 11  | SDIN    | Input  | Serial interface data input. Data are clocked into the input shift register on each falling edge of the SCLK pin.                                                                                                                                                             |



# **Table 6-1. Pin Functions (continued)**

|                | PIN         | TVDE         | DESCRIPTION                                                                                                                                                                                                                                                                   |
|----------------|-------------|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO.            | NAME        | TYPE         | DESCRIPTION                                                                                                                                                                                                                                                                   |
| 12             | SYNC        | Input        | Active low serial data enable. This input is the frame synchronization signal for the serial data. The serial serial interface input shift register is enabled when SYNC is low.                                                                                              |
| 13             | LDAC        | Input        | Active low synchronization signal. The DAC outputs of those channels configured in synchronous mode are updated simultaneously when the $\overline{\text{LDAC}}$ pin is low. Connect to IOVDD if unused.                                                                      |
| 14             | GND         | Ground       | Digital ground reference point.                                                                                                                                                                                                                                               |
| 15             | IOVDD       | Power        | IO supply voltage. This pin sets the digital I/O operating voltage for the device.                                                                                                                                                                                            |
| 16             | CLR         | Input        | Active-low clear input. Logic low on this pin clears all outputs to their clear code. Connect to IOVDD if unused.                                                                                                                                                             |
| 17             | OUTB        | Output       | Channel-B analog output voltage.                                                                                                                                                                                                                                              |
| 18             | ССОМРВ      | Input        | Channel-B external compensation capacitor connection pin.  The addition of an external capacitor improves the output buffer stability with high capacitive loads at the OUTB pin by reducing the bandwidth of the output amplifier at the expense of increased settling time. |
| 19             | SENSEPB     | Input        | Channel-B sense pin for the positive voltage output load connection.                                                                                                                                                                                                          |
| 20             | SENSENB     | Input        | Channel-B sense pin for the negative voltage output load connection.                                                                                                                                                                                                          |
| 21             | NC          | _            | No connection.                                                                                                                                                                                                                                                                |
| 22             | NC          | _            | No connection.                                                                                                                                                                                                                                                                |
| 23             | NC          | _            | No connection.                                                                                                                                                                                                                                                                |
| 24             | NC          | _            | No connection.                                                                                                                                                                                                                                                                |
| 25             | REFGND      | Ground       | Ground reference point for the internal reference.                                                                                                                                                                                                                            |
| 26             | REFIO       | Input/Output | Reference input to the device when operating with an external reference. Reference output voltage pin when using the internal reference. Connect a 150-nF capacitor to ground.                                                                                                |
| 27             | AVSS        | Power        | Output buffers negative supply voltage.                                                                                                                                                                                                                                       |
| 28             | AVDD        | Power        | Output buffers positive supply voltage.                                                                                                                                                                                                                                       |
| 29             | AGND        | Ground       | Analog ground reference point.                                                                                                                                                                                                                                                |
| 30             | DVDD        | Power        | Digital and analog supply voltage.                                                                                                                                                                                                                                            |
| 31             | FAULT       | Output       | $\overline{\text{FAULT}}$ is an open-drain, fault-condition output. An external 10-k $\Omega$ pullup resistor to a voltage no higher than IOV <sub>DD</sub> is required.                                                                                                      |
| 32             | RST         | Input        | Active-low reset input. Logic low on this pin causes the device to issue a power-on-reset event.                                                                                                                                                                              |
| Thermal<br>Pad | Thermal pad |              | The thermal pad is located on the package underside. The thermal pad should be connected to any internal PCB ground plane through multiple vias for good thermal performance.                                                                                                 |

# 7 Specifications

# 7.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                      | , , , , , , , , , , , , , , , , , , , | MIN                    | MAX                     | UNIT |
|------------------|----------------------|---------------------------------------|------------------------|-------------------------|------|
|                  |                      | DV <sub>DD</sub> to GND               | -0.3                   | 6                       |      |
|                  |                      | IOV <sub>DD</sub> to GND              | -0.3                   | 6                       |      |
|                  | Supply voltage       | AV <sub>DD</sub> to GND               | -0.3                   | 44                      | V    |
|                  |                      | AV <sub>SS</sub> to GND               | -22                    | 0.3                     |      |
|                  |                      | AV <sub>DD</sub> to AV <sub>SS</sub>  | -0.3                   | 44                      |      |
|                  |                      | V <sub>OUTX</sub> to GND              | AV <sub>SS</sub> - 0.3 | AV <sub>DD</sub> + 0.3  |      |
|                  |                      | V <sub>SENSEPX</sub> to GND           | AV <sub>SS</sub> - 0.3 | AV <sub>DD</sub> + 0.3  |      |
|                  |                      | V <sub>SENSENX</sub> to GND           | AV <sub>SS</sub> - 0.3 | AV <sub>DD</sub> + 0.3  |      |
|                  | Din voltage          | V <sub>REFIO</sub> to GND             | -0.3                   | DV <sub>DD</sub> + 0.3  | V    |
|                  | Pin voltage          | V <sub>REFGND</sub> to GND            | -0.3                   | +0.3                    | V    |
|                  |                      | Digital inputs to GND                 | -0.3                   | IOV <sub>DD</sub> + 0.3 |      |
|                  |                      | SDO to GND                            | -0.3                   | IOV <sub>DD</sub> + 0.3 |      |
|                  |                      | FAULT to GND                          | -0.3                   | 6                       |      |
|                  | Input current        | Current into any digital pin          | -10                    | 10                      | mA   |
| TJ               | Junction temperature | 9                                     | -40                    | 150                     | °C   |
| T <sub>stg</sub> | Storage temperature  |                                       | -60                    | 150                     | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

# 7.2 ESD Ratings

|                  |     |                         |                                                                                | VALUE | UNIT |
|------------------|-----|-------------------------|--------------------------------------------------------------------------------|-------|------|
|                  |     | Electrostatio discharge | Human body model (HBM), per ANSI/<br>ESDA/JEDEC JS-001 <sup>(1)</sup>          | ±1000 | V    |
| V <sub>(ES</sub> | SD) | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.

# 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                   |                                      | MIN   | NOM | MAX  | UNIT |
|----------------|-------------------|--------------------------------------|-------|-----|------|------|
|                |                   | DV <sub>DD</sub> to GND              | 4.5   |     | 5.5  |      |
|                |                   | IOV <sub>DD</sub> to GND             | 1.7   |     | 5.5  |      |
|                | Supply voltage    | AV <sub>DD</sub> to GND              | 4.5   |     | 41.5 | V    |
|                |                   | AV <sub>SS</sub> to GND              | -21.5 |     | 0    |      |
|                |                   | AV <sub>DD</sub> to AV <sub>SS</sub> | 4.5   |     | 43   |      |
|                | Pin voltage       | V <sub>SENSENX</sub> to GND          | -12   |     | 12   | V    |
| T <sub>A</sub> | Ambient temperatu | re                                   | -40   |     | 125  | °C   |

## 7.4 Thermal Information

|                       |                                              | DACx1402   |      |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL METRIC(1)                            | RHB (VQFN) | UNIT |
|                       |                                              | 32 PINS    | _    |
| R <sub>OJA</sub>      | Junction-to-ambient thermal resistance       | 29.3       | °C/W |
| R <sub>OJC(top)</sub> | Junction-to-case (top) thermal resistance    | 17.0       | °C/W |
| $R_{\Theta JB}$       | Junction-to-board thermal resistance         | 9.5        | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 0.2        | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 9.5        | °C/W |
| R <sub>OJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 1.1        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.



# 7.5 Electrical Characteristics

|          | PARAMETER                                                     | TEST CONDITIONS                                                                                        | MIN   | TYP | MAX  | UNIT             |
|----------|---------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|-------|-----|------|------------------|
| STATIC F | PERFORMANCE                                                   |                                                                                                        |       |     |      |                  |
|          | December                                                      | DAC81402                                                                                               | 16    |     |      | Dit.             |
|          | Resolution                                                    | DAC61402                                                                                               | 12    |     |      | Bits             |
|          | 40                                                            | DAC81402. All ranges, except 0-V to 40-V and overranges                                                | -1    |     | 1    |                  |
| INL      | Relative accuracy <sup>(1)</sup>                              | DAC81402. 0-V to 40-V range                                                                            | -2    |     | 2    | LSB              |
|          |                                                               | DAC61402                                                                                               | -1    |     | 1    |                  |
| DNL      | Differential nonlinearity <sup>(1)</sup>                      |                                                                                                        | -1    |     | 1    | LSB              |
|          |                                                               | Unipolar ranges, AV <sub>SS</sub> = 0 V                                                                | -0.07 |     | 0.07 |                  |
| TUE      | Total unadjusted error <sup>(1)</sup>                         | Unipolar ranges, AV <sub>SS</sub> = 0 V,<br>0°C ≤ T <sub>A</sub> ≤ 50°C                                | -0.05 |     | 0.05 | %FSR             |
|          |                                                               | Bipolar ranges, –21.5 V ≤ AV <sub>SS</sub> < 0 V                                                       | -0.05 |     | 0.05 | ı                |
|          | Offset error <sup>(1)</sup>                                   | Unipolar ranges, AV <sub>SS</sub> = 0 V<br>Bipolar ranges, –21.5 V ≤ AV <sub>SS</sub> < 0 V            | -0.05 |     | 0.05 | %FSR             |
|          | Offset error temperature coefficient                          | Unipolar ranges, AV <sub>SS</sub> = 0 V<br>Bipolar ranges, –21.5 V ≤ AV <sub>SS</sub> < 0 V            |       | ±2  |      | ppmFSR/°C        |
|          | Zero-code (negative full scale) error                         | All unipolar ranges, AV <sub>SS</sub> = 0 V                                                            |       |     | 0.15 |                  |
|          |                                                               | All bipolar ranges,<br>–21.5 V ≤ AV <sub>SS</sub> < 0 V                                                |       |     | 0.05 | %FSR             |
|          | Zero-code (negative full scale) error temperature coefficient | All unipolar ranges, AV <sub>SS</sub> = 0 V<br>All bipolar ranges,<br>-21.5 V ≤ AV <sub>SS</sub> < 0 V |       | ±2  |      | ppm of<br>FSR/°C |
|          | Full-scale error <sup>(2)</sup>                               |                                                                                                        | -0.06 |     | 0.06 | %FSR             |
|          | Full-scale error temperature coefficient <sup>(2)</sup>       |                                                                                                        |       | ±3  |      | ppm of<br>FSR/°C |
|          | Gain error <sup>(1)</sup>                                     |                                                                                                        | -0.06 |     | 0.06 | %FSR             |
|          | Gain error temperature coefficient                            |                                                                                                        |       | ±2  |      | ppm of<br>FSR/°C |
|          | Bipolar-zero (midscale) error                                 | All bipolar ranges,<br>–21.5 V ≤ AV <sub>SS</sub> < 0 V                                                | -0.03 |     | 0.03 | %FSR             |
|          | Bipolar-zero (midscale) error temperature coefficient         | All bipolar ranges,<br>–21.5 V ≤ AV <sub>SS</sub> < 0 V                                                |       | ±2  |      | ppm of<br>FSR/°C |
|          | Output voltage drift over time                                | T <sub>A</sub> = 40°C, DAC code = full scale,<br>1000 hours                                            |       | ±6  |      | ppm FSR          |

|                                      | PARAMETER                                                                                                                                                               | TEST CONDITIONS                                                                               | MIN  | TYP  | MAX | UNIT  |  |
|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------|------|-----|-------|--|
| DUTPUT (                             | CHARACTERISTICS                                                                                                                                                         |                                                                                               |      |      |     |       |  |
|                                      |                                                                                                                                                                         |                                                                                               | 0    |      | 5   |       |  |
|                                      |                                                                                                                                                                         | 20% overrange                                                                                 | 0    |      | 6   |       |  |
|                                      |                                                                                                                                                                         |                                                                                               | 0    |      | 10  |       |  |
|                                      |                                                                                                                                                                         | 20% overrange                                                                                 | 0    |      | 12  |       |  |
|                                      |                                                                                                                                                                         |                                                                                               | 0    |      | 20  |       |  |
|                                      | 0.44                                                                                                                                                                    | 20% overrange                                                                                 | 0    |      | 24  | V     |  |
| / <sub>OUT</sub>                     | Output voltage                                                                                                                                                          |                                                                                               | 0    |      | 40  | V     |  |
|                                      |                                                                                                                                                                         |                                                                                               | -5   |      | 5   |       |  |
|                                      |                                                                                                                                                                         | 20% overrange                                                                                 | -6   |      | 6   |       |  |
|                                      |                                                                                                                                                                         |                                                                                               | -10  |      | 10  |       |  |
|                                      |                                                                                                                                                                         | 20% overrange                                                                                 | -12  |      | 12  |       |  |
|                                      |                                                                                                                                                                         |                                                                                               | -20  |      | 20  |       |  |
|                                      | Output valtage headreem and                                                                                                                                             | to AV <sub>SS</sub> and AV <sub>DD</sub><br>−10 mA ≤ load current ≤ 10 mA                     | 1.25 |      |     |       |  |
| Output voltage headroom and footroom | to AV <sub>SS</sub> and AV <sub>DD</sub> ,<br>$5.5 \text{ V} < \text{AV}_{\text{DD}} \le 41.5 \text{ V},$<br>$-15 \text{ mA} \le \text{load current} \le 15 \text{ mA}$ | 1.5                                                                                           |      |      | V   |       |  |
|                                      |                                                                                                                                                                         | Full-scale output shorted to AV <sub>SS</sub>                                                 |      | 40   |     |       |  |
|                                      | Short circuit current <sup>(3)</sup>                                                                                                                                    | Zero-scale output shorted to AV <sub>DD</sub> ,<br>5.5 V < AV <sub>DD</sub> $\leq$ 41.5 V,    |      | 40   |     | mA    |  |
|                                      |                                                                                                                                                                         | Zero-scale output shorted to AV <sub>DD</sub> ,<br>4.5 V $\leq$ AV <sub>DD</sub> $\leq$ 5.5 V |      | 25   |     |       |  |
|                                      | Load regulation                                                                                                                                                         | DAC at midscale,<br>-15 mA ≤ load current ≤ 15 mA                                             |      | 50   |     | μV/mA |  |
|                                      |                                                                                                                                                                         | R <sub>LOAD</sub> = open, C <sub>COMPX</sub> pin left floating                                | 0    |      | 2   | nF    |  |
| CL                                   | Capacitive load <sup>(4)</sup>                                                                                                                                          | R <sub>LOAD</sub> = open,<br>C <sub>COMPX</sub> = 500 pF ± 10% to V <sub>OUTX</sub>           |      |      | 1   | μF    |  |
|                                      | 1 1 (1)                                                                                                                                                                 | 5.5 V < AV <sub>DD</sub> ≤ 41.5 V                                                             |      |      | 15  |       |  |
|                                      | Load current <sup>(4)</sup>                                                                                                                                             | $4.5 \text{ V} \le \text{AV}_{\text{DD}} \le 5.5 \text{ V}$                                   |      |      | 10  | mA    |  |
|                                      |                                                                                                                                                                         | DAC code at midscale, DAC unloaded                                                            |      | 0.05 |     |       |  |
|                                      | V <sub>OUT</sub> dc output impedance                                                                                                                                    | DAC code at full scale, DAC unloaded                                                          |      | 0.05 |     | Ω     |  |
|                                      | TOUT do output impodante                                                                                                                                                | DAC code at negative full scale,<br>DAC unloaded                                              |      | 25   |     | 22    |  |
|                                      | V                                                                                                                                                                       | DAC code at midscale, 10-V span                                                               |      | 55   |     |       |  |
|                                      | V <sub>SENSEP</sub> dc output impedance                                                                                                                                 | DAC disabled                                                                                  |      | 45   |     | kΩ    |  |
|                                      | V de autorit innered                                                                                                                                                    | DAC code at midscale, 10-V span                                                               |      | 45   |     | L.C   |  |
|                                      | V <sub>SENSEN</sub> dc output impedance                                                                                                                                 | DAC disabled                                                                                  |      | 45   |     | kΩ    |  |



|          | PARAMETER                       | DV <sub>DD</sub> or GND (unless otherwise noted)  TEST CONDITIONS                                                                                                                                          | MIN TYP MAX | UNIT             |
|----------|---------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|------------------|
| YNAMIC F | PERFORMANCE                     |                                                                                                                                                                                                            |             |                  |
|          |                                 | 5-V span, 1/4 to 3/4 scale and 3/4 to 1/4 scale, settling time to ±2 LSB                                                                                                                                   | 7           |                  |
|          |                                 | 10-V span, 1/4 to 3/4 scale and 3/4 to 1/4 scale, settling time to ±2 LSB                                                                                                                                  | 8           | -<br>μs          |
|          |                                 | 20-V span, 1/4 to 3/4 scale and 3/4 to 1/4 scale, settling time to ±2 LSB                                                                                                                                  | 12          | μ5               |
|          |                                 | 40-V span, 1/4 to 3/4 scale and 3/4 to 1/4 scale, settling time to ±2 LSB                                                                                                                                  | 22          |                  |
|          | Output voltage settling time    | 5-V span, 1/4 to 3/4 scale and 3/4 to 1/4 scale, settling time to $\pm 2$ LSB, $C_L = 1 \ \mu F, \ C_{COMPX} = 500 \ pF \ to \ V_{OUTX}$                                                                   | 0.6         |                  |
|          |                                 | 10-V span, 1/4 to 3/4 scale and 3/4 to 1/4 scale, settling time to $\pm 2$ LSB, $C_L = 1~\mu F,~C_{COMPX} = 500~pF$ to $V_{OUTX}$                                                                          | 0.6         | ms               |
|          |                                 | 20-V span, 1/4 to 3/4 scale and 3/4 to 1/4 scale, settling time to $\pm 2$ LSB, $C_L = 1~\mu F,~C_{COMPX} = 500~pF$ to $V_{OUTX}$                                                                          | 0.6         | 1113             |
|          |                                 | 40-V span, 1/4 to 3/4 scale and 3/4 to 1/4 scale, settling time to $\pm 2$ LSB, $C_L = 1~\mu F,~C_{COMPX} = 500~pF$ to $V_{OUTX}$                                                                          | 1.2         |                  |
|          |                                 | 0-V to 5-V range (10% to 90% of full-scale range)                                                                                                                                                          | 0.8         |                  |
|          | Slew rate                       | All other output ranges except 40-V span (10% to 90% of full-scale range)                                                                                                                                  | 4           | \//ua            |
|          | Siew rate                       | 0-V to 5-V range, $C_L = 1 \mu F$ , $C_{COMPX} = 500 \text{ pF to } V_{OUTX}$                                                                                                                              | 0.04        | V/µs             |
|          |                                 | All other ranges, $C_L = 1 \mu F$ , $C_{COMPX} = 500 \text{ pF to } V_{OUTX}$                                                                                                                              | 0.04        |                  |
|          | Power-on glitch magnitude       | AV <sub>SS</sub> and AV <sub>DD</sub> ramped symmetrically,<br>ramp rate = 18 V/ms, output unloaded,<br>internal reference                                                                                 | 0.1         | V                |
|          | Output enable glitch magnitude  | AV <sub>SS</sub> and AV <sub>DD</sub> ramped, output unloaded, internal reference, gain = 1x                                                                                                               | 0.35        | V                |
|          | Output noise                    | 0.1 Hz to 10 Hz, DAC code at midscale, 5-V span, external reference = 2.5 V, output unloaded                                                                                                               | 25          | μV <sub>PP</sub> |
|          | - Culput Holde                  | 0.1 Hz to 10 Hz, DAC code at midscale, 5-V span, internal reference = 2.5 V, output unloaded                                                                                                               | 30          | μνρρ             |
|          | Output noise density            | 1 kHz, DAC code at midscale, 5-<br>V span, output unloaded, external<br>reference                                                                                                                          | 115         | nV/√Hz           |
|          | Output noise density            | 10 kHz, DAC code at midscale, 5-<br>V span, output unloaded, external<br>reference                                                                                                                         | 105         | 11V/ VI72        |
| HD       | Total harmonic distortion       | 1-kHz sine wave on V <sub>OUTX</sub> , output unloaded, DAC update rate = 400 kHz                                                                                                                          | 88          | dB               |
| SRR-AC   | Power supply ac rejection ratio | V <sub>OUTX</sub> = 0 V (midscale), output<br>unloaded, ±10-V output,<br>frequency = 60 Hz,<br>amplitude 200 mV <sub>PP</sub> ,<br>superimposed on AV <sub>DD</sub> , DV <sub>DD</sub> or AV <sub>SS</sub> | 75          | dB               |

|                                                    | PARAMETER                                                                                            | TEST CONDITIONS                                                                                                              | MIN TYP I | MAX UNIT |
|----------------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------|-----------|----------|
|                                                    |                                                                                                      | $V_{OUTX}$ = 0 V (midscale), ±10-V output,<br>$DV_{DD}$ = 5 V, $AV_{DD}$ = 15 V ± 20%,<br>$AV_{SS}$ = -15 V, output unloaded |           | μV/V     |
| PSRR-DC                                            | Power supply dc rejection ratio                                                                      | $V_{OUTX}$ = 0 V (midscale), ±10-V output,<br>$DV_{DD}$ = 5 V, $AV_{DD}$ = 15 V,<br>$AV_{SS}$ = -15 V ± 20%, output unloaded | 10        | μν/ν     |
|                                                    |                                                                                                      | $V_{OUTX}$ = 0 V (midscale), ±10-V output,<br>$DV_{DD}$ = 5 V ± 5%, $AV_{DD}$ = 15 V,<br>$AV_{SS}$ = -15 V, output unloaded  | 0.2       | mV/V     |
|                                                    |                                                                                                      | 1-LSB change around midscale,<br>0-V to 5-V range, output unloaded                                                           | 1         |          |
|                                                    |                                                                                                      | 1-LSB change around midscale,<br>0-V to 10-V range, output unloaded                                                          | 2         |          |
|                                                    | Code change glitch impulse                                                                           | 1-LSB change around midscale,<br>-5-V to +5-V range, output unloaded                                                         | 2         | nV-s     |
|                                                    |                                                                                                      | 1-LSB change around midscale,<br>–10-V to +10-V range, output<br>unloaded                                                    | 4         |          |
|                                                    | Code change glitch amplitude                                                                         | 1-LSB change around midscale,<br>0-V to 5-V, 0-V to 10-V, –5-V to +5-<br>V and –10-V to +10-V ranges, output<br>unloaded     | ±10       | mV       |
|                                                    | Channel-to-channel ac crosstalk                                                                      | 10-V span, full-scale swing on all other channel, measured channel at midscale, output unloaded                              | 1         | nV-s     |
| Channel-to-channel dc crosstalk  Digital crosstalk | 10-V span, full-scale swing on all other channel, measured channel at midscale, output unloaded      | 1                                                                                                                            | LSB       |          |
|                                                    | 10-V span, full-scale swing on all other input buffer, measured channel at midscale, output unloaded | 1                                                                                                                            | nV-s      |          |
|                                                    | Digital feedthrough                                                                                  | DAC code at midscale, f <sub>SCLK</sub> = 1 MHz, output unloaded                                                             | 1         | nV-s     |



|                    | PARAMETER                        | TEST CONDITIONS                    | MIN                         | TYP  | MAX                     | UNIT               |
|--------------------|----------------------------------|------------------------------------|-----------------------------|------|-------------------------|--------------------|
| EXTERNA            | AL REFERENCE INPUT               |                                    |                             |      |                         |                    |
| V <sub>REFIO</sub> | Reference input voltage          |                                    | 2.49                        | 2.5  | 2.51                    | V                  |
|                    | Reference input current          |                                    |                             | 50   |                         | μA                 |
|                    | Reference input impedance        |                                    |                             | 50   |                         | kΩ                 |
|                    | Reference input capacitance      |                                    |                             | 90   |                         | pF                 |
| INTERNA            | L REFERENCE                      |                                    | · ·                         |      | •                       |                    |
|                    | Reference output voltage         | T <sub>A</sub> = 25°C              | 2.4975                      | 2.   | .5025                   | V                  |
|                    | Reference output drift           |                                    |                             | 5    | 10                      | ppm/°C             |
|                    | Reference output impedance       |                                    |                             | 0.15 |                         | Ω                  |
|                    | Reference output noise           | 0.1 Hz to 10 Hz                    |                             | 12   |                         | μV <sub>PP</sub>   |
|                    | Reference output noise density   | 10 kHz, V <sub>REFIO</sub> = 10 nF |                             | 240  |                         | nV/√ <del>Hz</del> |
|                    | Reference load current           |                                    |                             | 5    |                         | mA                 |
|                    | Reference load regulation        | Source                             |                             | 120  |                         | μV/mA              |
|                    | Reference line regulation        |                                    |                             | 100  |                         | μV/V               |
|                    | Reference output drift over time | T <sub>A</sub> = 40°C, 1000 hours  |                             | ±300 |                         | μV                 |
|                    | Reference thermal hysteresis     | First cycle                        |                             | ±125 |                         | μV                 |
|                    | Reference thermal hysteresis     | Additional cycle                   |                             | ±25  |                         | μν                 |
| DIGITAL I          | NPUTS AND OUTPUTS                |                                    |                             |      |                         |                    |
| V <sub>IH</sub>    | Input high voltage               |                                    | 0.7 × IO<br>V <sub>DD</sub> |      |                         | V                  |
| V <sub>IL</sub>    | Input low voltage                |                                    |                             | × 10 | 0.3<br>OV <sub>DD</sub> | V                  |
|                    | Input current                    |                                    |                             | ±2   |                         | μA                 |
|                    | Input pin capacitance            |                                    |                             | 2    |                         | pF                 |
| V <sub>OH</sub>    | SDO, high-level output voltage   | SDO load current = 0.2 mA          | IOV <sub>DD</sub> –<br>0.2  |      |                         | V                  |
| V <sub>OL</sub>    | SDO, low-level output voltage    | SDO load current = 0.2 mA          |                             |      | 0.4                     | V                  |
|                    | FAULT, low-level output voltage  | FAULT load current = 10 mA         |                             |      | 0.4                     | V                  |
|                    | Output pin capacitance           |                                    |                             | 5    |                         | pF                 |

| PARAMETER                         |                                                 | TEST CONDITIONS                 | MIN | TYP | MAX | UNIT |
|-----------------------------------|-------------------------------------------------|---------------------------------|-----|-----|-----|------|
| POWER F                           | REQUIREMENTS                                    |                                 |     |     |     |      |
|                                   |                                                 | Normal mode, internal reference |     |     | 8   | mA   |
| $AI_{DD}$                         | AV <sub>DD</sub> supply current <sup>(5)</sup>  | Normal mode, external reference |     |     | 7   | ША   |
|                                   |                                                 | Power-down mode                 |     |     | 10  | μA   |
| DI <sub>DD</sub>                  | DV <sub>DD</sub> supply current <sup>(5)</sup>  | Digital interface static        |     |     | 8   | mA   |
| Al <sub>SS</sub> AV <sub>SS</sub> |                                                 | Normal mode, internal reference | -8  |     |     | mA   |
|                                   | AV <sub>SS</sub> supply current <sup>(5)</sup>  | Normal mode, external reference | -7  |     |     | MA   |
|                                   |                                                 | Power-down mode                 | -10 |     |     | μA   |
| I <sub>IOVDD</sub>                | IOV <sub>DD</sub> supply current <sup>(5)</sup> | SCLK toggling at 1 MHz          |     |     | 100 | μΑ   |

- (1) End point fit between codes. 16-bit: 512 to 65024 for  $AV_{DD} \ge 5.5 \text{ V}$ , 512 to 63488 for  $AV_{DD} \le 5.5 \text{ V}$ , 0.2-V headroom between  $V_{REFIO}$  and  $AV_{DD}$ ; 12-bit: 32 to 4064 for  $AV_{DD} \ge 5.5 \text{ V}$ , 32 to 3968 for  $AV_{DD} \le 5.5 \text{ V}$ , 0.2-V headroom between  $V_{REFIO}$  and  $AV_{DD}$ .
- (2) Full-scale code written to the DAC for AV<sub>DD</sub> ≥ 5.5 V. 16-bit: code 63488 written to the DAC for AV<sub>DD</sub> ≤ 5.5 V; 12-bit: code 3968 written to the DAC for AV<sub>DD</sub> ≤ 5.5 V.
- (3) Temporary overload condition protection. junction temperature can be exceeded during current limit. operation above the specified maximum junction temperature may impair device reliability.
- (4) Specified by design and characterization, not production tested.
- (5) AV<sub>DD</sub> = +15 V, AV<sub>SS</sub> = -15 V, DV<sub>DD</sub> = 5 V, SPI static, 10-V output span, all DAC at full scale, V<sub>OUTX</sub> unloaded.



# 7.6 Timing Requirements: Write, IOV $_{DD}$ : 1.7 V to 2.7 V

all specifications at  $T_A = -40$ °C to +125°C, input signals are specified with  $t_R = t_F = 1$  ns/V (10% to 90% of IOV<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>) / 2, SDO loaded with 20 pF, 1.7 V  $\leq$  IOV<sub>DD</sub> < 2.7 V

|                        | PARAMETER                             | MIN | NOM | MAX | UNIT |
|------------------------|---------------------------------------|-----|-----|-----|------|
| f <sub>SCLK</sub>      | SCLK frequency                        |     |     | 25  | MHz  |
| t <sub>SCLKHIGH</sub>  | SCLK high time                        | 20  |     |     | ns   |
| t <sub>SCLKLOW</sub>   | SCLK low time                         | 20  |     |     | ns   |
| t <sub>SDIS</sub>      | SDIN setup                            | 10  |     |     | ns   |
| t <sub>SDIH</sub>      | SDIN hold                             | 10  |     |     | ns   |
| t <sub>CSS</sub>       | SYNC to SCLK falling edge setup       | 30  |     |     | ns   |
| t <sub>CSH</sub>       | SCLK falling edge to SYNC rising edge | 10  |     |     | ns   |
| t <sub>CSHIGH</sub>    | SYNC high time                        | 50  |     |     | ns   |
| t <sub>DACWAIT</sub>   | Sequential DAC update wait time       | 2.4 |     |     | μs   |
| t <sub>BCASTWAIT</sub> | Broadcast DAC update wait time        | 4   |     |     | μs   |
| t <sub>LDACAL</sub>    | SYNC rising edge to LDAC falling edge | 80  |     |     | ns   |
| t <sub>LDACW</sub>     | LDAC low time                         | 20  |     |     | ns   |
| t <sub>CLRW</sub>      | CLR low time                          | 20  |     |     | ns   |
| t <sub>RSTW</sub>      | RST low time                          | 20  |     |     | ns   |

# 7.7 Timing Requirements: Write, IOV<sub>DD</sub>: 2.7 V to 5.5 V

all specifications at  $T_A = -40$  °C to +125 °C, input signals are specified with  $t_R = t_F = 1$  ns/V (10% to 90% of IOV<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>) / 2, SDO loaded with 20 pF, 2.7 V  $\leq$  IOV<sub>DD</sub>  $\leq$  5.5 V

|                        | PARAMETER                             |     | NOM | MAX | UNIT |
|------------------------|---------------------------------------|-----|-----|-----|------|
| f <sub>SCLK</sub>      | SCLK frequency                        |     |     | 50  | MHz  |
| t <sub>SCLKHIGH</sub>  | SCLK high time                        | 10  |     |     | ns   |
| t <sub>SCLKLOW</sub>   | SCLK low time                         | 10  |     |     | ns   |
| t <sub>SDIS</sub>      | SDIN setup                            | 5   |     |     | ns   |
| t <sub>SDIH</sub>      | SDIN hold                             | 5   |     |     | ns   |
| t <sub>CSS</sub>       | SYNC to SCLK falling edge setup       | 15  |     |     | ns   |
| t <sub>CSH</sub>       | SCLK falling edge to SYNC rising edge | 5   |     |     | ns   |
| t <sub>CSHIGH</sub>    | SYNC high time                        | 25  |     |     | ns   |
| t <sub>DACWAIT</sub>   | Sequential DAC update wait time       | 2.4 |     |     | μs   |
| t <sub>BCASTWAIT</sub> | Broadcast DAC update wait time        | 4   |     |     | μs   |
| t <sub>LDACAL</sub>    | SYNC rising edge to LDAC falling edge | 40  |     |     | ns   |
| t <sub>LDACW</sub>     | LDAC low time                         | 20  |     |     | ns   |
| t <sub>CLRW</sub>      | CLR low time                          | 20  |     |     | ns   |
| t <sub>RSTW</sub>      | RST low time                          | 20  |     |     | ns   |

# 7.8 Timing Requirements: Read and Daisy Chain, FSDO = 0, $IOV_{DD}$ : 1.7 V to 2.7 V

all specifications at  $T_A = -40$  °C to +125 °C, input signals are specified with  $t_R = t_F = 1$  ns/V (10% to 90% of IOV<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>) / 2, SDO loaded with 20 pF, 1.7 V  $\leq$  IOV<sub>DD</sub> < 2.7 V

|                       | PARAMETER                              |    | NOM | MAX  | UNIT |
|-----------------------|----------------------------------------|----|-----|------|------|
| f <sub>SCLK</sub>     | SCLK frequency                         |    |     | 12.5 | MHz  |
| t <sub>SCLKHIGH</sub> | SCLK high time                         | 33 |     |      | ns   |
| t <sub>SCLKLOW</sub>  | SCLK low time                          | 33 |     |      | ns   |
| t <sub>SDIS</sub>     | SDIN setup                             | 10 |     |      | ns   |
| t <sub>SDIH</sub>     | SDIN hold                              | 10 |     |      | ns   |
| t <sub>CSS</sub>      | SYNC to SCLK falling edge setup        | 30 |     |      | ns   |
| t <sub>CSH</sub>      | SCLK falling edge to SYNC rising edge  | 10 |     |      | ns   |
| t <sub>CSHIGH</sub>   | SYNC high time                         | 50 | -   |      | ns   |
| t <sub>SDOZ</sub>     | SDO driven to tri-state mode           | 0  | -   | 30   | ns   |
| t <sub>SDODLY</sub>   | SDO output delay from SCLK rising edge | 0  |     | 30   | ns   |

# 7.9 Timing Requirements: Read and Daisy Chain, FSDO = 1, $IOV_{DD}$ : 1.7 V to 2.7 V

all specifications at  $T_A = -40$  °C to +125 °C, input signals are specified with  $t_R = t_F = 1$  ns/V (10% to 90% of IOV<sub>DD</sub>) and timed from a voltage level of ( $V_{IL} + V_{IH}$ ) / 2, SDO loaded with 20 pF, 1.7 V  $\leq$  IOV<sub>DD</sub> < 2.7 V

|                       | PARAMETER                              | MIN | NOM | MAX | UNIT |
|-----------------------|----------------------------------------|-----|-----|-----|------|
| f <sub>SCLK</sub>     | SCLK frequency                         |     |     | 25  | MHz  |
| t <sub>SCLKHIGH</sub> | SCLK high time                         | 20  |     |     | ns   |
| t <sub>SCLKLOW</sub>  | SCLK low time                          | 20  |     |     | ns   |
| t <sub>SDIS</sub>     | SDIN setup                             | 10  |     |     | ns   |
| t <sub>SDIH</sub>     | SDIN hold                              | 10  |     |     | ns   |
| t <sub>CSS</sub>      | SYNC to SCLK falling edge setup        | 30  |     |     | ns   |
| t <sub>CSH</sub>      | SCLK falling edge to SYNC rising edge  | 10  |     |     | ns   |
| t <sub>CSHIGH</sub>   | SYNC high time                         | 50  |     |     | ns   |
| t <sub>SDOZ</sub>     | SDO driven to tri-state mode           | 0   |     | 30  | ns   |
| t <sub>SDODLY</sub>   | SDO output delay from SCLK rising edge | 0   |     | 30  | ns   |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



# 7.10 Timing Requirements: Read and Daisy Chain, FSDO = 0, $IOV_{DD}$ : 2.7 V to 5.5 V

all specifications at  $T_A = -40$  °C to +125 °C, input signals are specified with  $t_R = t_F = 1$  ns/V (10% to 90% of IOV<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>) / 2, SDO loaded with 20 pF, 2.7 V  $\leq$  IOV<sub>DD</sub>  $\leq$  5.5 V

|                       | PARAMETER                              |    | NOM | MAX | UNIT |
|-----------------------|----------------------------------------|----|-----|-----|------|
| f <sub>SCLK</sub>     | SCLK frequency                         |    |     | 20  | MHz  |
| t <sub>SCLKHIGH</sub> | SCLK high time                         | 25 |     |     | ns   |
| t <sub>SCLKLOW</sub>  | SCLK low time                          | 25 |     |     | ns   |
| t <sub>SDIS</sub>     | SDIN setup                             | 5  |     |     | ns   |
| t <sub>SDIH</sub>     | SDIN hold                              | 5  |     |     | ns   |
| t <sub>CSS</sub>      | SYNC to SCLK falling edge setup        | 20 |     |     | ns   |
| t <sub>CSH</sub>      | SCLK falling edge to SYNC rising edge  | 5  |     |     | ns   |
| t <sub>CSHIGH</sub>   | SYNC high time                         | 25 |     |     | ns   |
| t <sub>SDOZ</sub>     | SDO driven to tri-state mode           | 0  |     | 20  | ns   |
| t <sub>SDODLY</sub>   | SDO output delay from SCLK rising edge | 0  |     | 20  | ns   |

# 7.11 Timing Requirements: Read and Daisy Chain, FSDO = 1, $IOV_{DD}$ : 2.7 V to 5.5 V

all specifications at  $T_A = -40$  °C to +125 °C, input signals are specified with  $t_R = t_F = 1$  ns/V (10% to 90% of IOV<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>) / 2, SDO loaded with 20 pF, 2.7 V  $\leq$  IOV<sub>DD</sub>  $\leq$  5.5 V

|                       | PARAMETER                              |    | NOM | MAX | UNIT |
|-----------------------|----------------------------------------|----|-----|-----|------|
| f <sub>SCLK</sub>     | SCLK frequency                         |    |     | 35  | MHz  |
| t <sub>SCLKHIGH</sub> | SCLK high time                         | 14 |     |     | ns   |
| t <sub>SCLKLOW</sub>  | SCLK low time                          | 14 |     |     | ns   |
| t <sub>SDIS</sub>     | SDIN setup                             | 5  |     |     | ns   |
| t <sub>SDIH</sub>     | SDIN hold                              | 5  |     |     | ns   |
| t <sub>CSS</sub>      | SYNC to SCLK falling edge setup        | 20 |     |     | ns   |
| t <sub>CSH</sub>      | SCLK falling edge to SYNC rising edge  | 5  |     |     | ns   |
| t <sub>CSHIGH</sub>   | SYNC high time                         | 25 |     |     | ns   |
| t <sub>SDOZ</sub>     | SDO driven to tri-state mode           | 0  |     | 20  | ns   |
| t <sub>SDODLY</sub>   | SDO output delay from SCLK rising edge | 0  |     | 20  | ns   |



# 7.12 Timing Diagrams



- A. Asynchronous update.
- B. Synchronous update.

Figure 7-1. Serial Interface Write Timing Diagram



Figure 7-2. Serial Interface Read Timing Diagram



#### 7.13 Typical Characteristics

at  $T_A = 25^{\circ}C$ ,  $DV_{DD} = 5.0$  V,  $IOV_{DD} = 1.8$  V, internal reference enabled, unipolar ranges:  $AV_{SS} = 0$  V and  $AV_{DD} \ge V_{MAX} + 1.5$  V for the DAC range, bipolar ranges:  $AV_{SS} \le V_{MIN} - 1.5$  V and  $AV_{DD} \ge V_{MAX} + 1.5$  V for the DAC range, and DAC outputs unloaded (unless otherwise noted)

































# 8 Detailed Description

#### 8.1 Overview

The 16-bit DAC81402 and 12-bit DAC61402 (DACx1402) are pin-compatible, dual-channel, high-voltage-output digital-to-analog converters (DACs). The DACx1402 consist of an R-2R based ladder followed by an output buffer. These devices also include a precision reference and a reference buffer. The R-2R-based ladder is production trimmed to provide monotonicity and a linearity of ±1 LSB. The devices are also optimized to reduce the code-to-code change glitch to less than 2 nV-s.

The DACx1402 output amplifier provides bipolar voltage outputs up to ±20 V, and unipolar voltage outputs up to 40 V. Each output channel includes sense pins that eliminate the IR drop across load connections and sense a difference of up to ±12 V between the load and DAC grounds. Alternatively, the sense pins can also be used for output offset adjustment. An external capacitor compensation pin is also provided to stabilize the output amplifier for high capacitive loads.

Communication to the DACx1402 is performed through a 4-wire serial interface that supports stand-alone and daisy-chain operation. An optional frame-error check provides added robustness to the device serial interface.

The DACx1402 incorporate a power-on-reset circuit that connects the DAC outputs to ground at power up. The outputs remain in this mode until the device is properly configured for operation. The devices include additional reliability features such as short-circuit protection and a thermal alarm.

### 8.2 Functional Block Diagram



#### 8.3 Feature Description

Each output channel in the device consists of an R-2R ladder digital-to-analog converter (DAC) with dedicated reference and ground buffers, and an output buffer amplifier capable of rail-to-rail operation. The device also includes an internal 2.5-V reference. Figure 8-1 shows a simplified diagram of the device architecture.



Figure 8-1. Device Architecture

#### 8.3.1 R-2R Ladder DAC

The DAC architecture consists of a voltage-output, segmented, R-2R ladder as shown in Figure 8-2. The device incorporates a dedicated reference buffer per output channel that provides constant input impedance with code at the REFIO pin. The output of the reference buffers drives the R-2R ladders. A production trim process provides excellent linearity and low glitch.



Figure 8-2. R-2R Ladder



### 8.3.2 Programmable-Gain Output Buffer

The voltage output stage as conceptualized in Figure 8-3 provides the voltage output according to the DAC code and the output range setting.



Figure 8-3. Voltage Output Buffer

For unipolar output mode, the output range can be programmed as:

- 0 V to 5 V
- 0 V to 10 V
- 0 V to 20 V
- 0 V to 40 V

For bipolar output mode, the output reange can be programmed as:

- ±5 V
- ±10 V
- ±20 V

In addition, 20% overrange is available on all ranges except for 0 V to 40 V and ±20 V.

The input data are written to the individual DAC data registers in straight-binary format for all output ranges. The output voltage ( $V_{OUTX}$ ) can be expressed as Equation 1 and Equation 2.

For unipolar output mode

$$V_{OUTX} = V_{REFIO} \times GAIN \times \frac{CODE}{2^{N}}$$
(1)

For bipolar output mode

$$V_{OUTX} = V_{REFIO} \times GAIN \times \frac{CODE}{2^{N}} - GAIN \times \frac{V_{REFIO}}{2}$$
(2)

where:

- CODE is the decimal equivalent of the binary code loaded to the DAC data register.
- · N is the DAC resolution in bits.
- V<sub>REFIO</sub> is the reference voltage (internal or external).
- GAIN is the gain factor assigned to each output voltage output range as shown in Table 8-1.



Table 8-1. Voltage Output Range vs Gain Setting

| MODE     | VOLTAGE OUTPUT RANGE  | GAIN |
|----------|-----------------------|------|
|          | 5 V                   | 2.0  |
|          | 6 V (20% overrange)   | 2.4  |
|          | 10 V                  | 4.0  |
| Unipolar | 12 V (20% overrange)  | 4.8  |
|          | 20 V                  | 8.0  |
|          | 24 V (20% overrange)  | 9.6  |
|          | 40 V                  | 16.0 |
|          | ±5 V                  | 4.0  |
|          | ±6 V (20% overrange)  | 4.8  |
| Bipolar  | ±10 V                 | 8.0  |
|          | ±12 V (20% overrange) | 9.6  |
|          | ±20 V                 | 16.0 |

The output amplifiers can drive up to  $\pm 15$  mA with 1.5-V supply headroom while maintaining the specified TUE specification for the device. The output stage has short-circuit current protection that limits the output current to 40 mA. The device is able to drive capacitive loads up to 1  $\mu$ F. For loads greater than 2 nF, an external compensation capacitor must be connected between the CCOMPx and OUTx pins to keep the output voltage stable, but at the expense of reduced bandwidth and increased settling time.

#### 8.3.2.1 Sense Pins

The SENSEPx pins are provided to enable sensing of the load by connecting to points electrically closer to the load. This configuration allows the internal output amplifier to make sure that the correct voltage is applied across the load, as long as headroom is available on the power supply. The SENSEPx pins are used to correct for resistive drops on the system board, and are connected to  $V_{OUTX}$  at the pins. In some cases, both  $V_{OUTX}$  and  $V_{SENSEPX}$  are brought out through separate lines and connected remotely together at the load. In such cases, if the  $V_{SENSEPX}$  line is cut, then the amplifier loop is broken; use a 5-k $\Omega$  resistor between the OUTx and SENSEPx pins to maintain proper amplifier operation.

The SENSENx pins are provided as remote ground sense reference outputs from the internal  $V_{OUTX}$  amplifier. The output swing of the  $V_{OUTX}$  amplifier is relative to the voltage seen at these pins. The voltage difference between  $V_{SENSENX}$  and the device ground must be lower than  $\pm 12$  V.

At device start up, the power-on-reset circuit makes sure that all registers are at default values. The voltage output buffer is in a Hi-Z state; however, the SENSEPx pins connect to the amplifier inputs through an internal 40-k $\Omega$  feedback resistor (Figure 8-3). If the OUTx and SENSEPx pins are connected together, the OUTx pins are also connected to the same node through the feedback resistor. This node is protected by internal circuitry and settles to a value between GND and the reference input.



#### 8.3.3 DAC Register Structure

Data written to the DAC data registers is initially stored in the DAC buffer registers. The transfer of data from the DAC buffer registers to the active registers can be configured to occur immediately (asynchronous mode) or be initiated by a DAC trigger signal (synchronous mode). After the active registers are updated, the DAC outputs change to the new values.

After a power-on or reset event, all DAC registers set to zero code, the DAC output amplifiers power down, and the DAC outputs connect to ground.

#### 8.3.3.1 DAC Output Update

The DAC double-buffered architecture enables data updates without disturbing the analog outputs. Data updates can be performed either in synchronous or asynchronous mode. The device offers both software and hardware data update control.

The update mode for each DAC channel is determined by the status of the corresponding SYNC-EN bit. In both update modes, a minimum wait time of 2.4 µs is required between DAC output updates.

#### 8.3.3.1.1 Synchronous Update

In synchronous mode, writing to the DAC data register does not automatically update the DAC output. Instead the update occurs only after a trigger event. A DAC trigger signal is generated eigher through the SOFT-LDAC bit or by the  $\overline{\text{LDAC}}$  pin. The synchronous update mode enables simultaneous update of multiple DAC outputs.

### 8.3.3.1.2 Asynchronous Update

In asynchronous mode, a DAC data register write results in an immediate update of the DAC active register and DAC output on a SYNC rising edge.

#### 8.3.3.2 Broadcast DAC Register

The DAC broadcast register enables a simultaneous update of multiple DAC outputs with the same value with a single register write.

Each DAC channel can be configured to update or remain unaffected by a broadcast command by setting the corresponding DAC-BRDCAST-EN bit. A register write to the BRDCAST-DATA register forces those DAC channels that have been configured for broadcast operation to update their DAC buffer registers to this value. The DAC outputs update to the broadcast value according to their synchronous mode configuration.

#### 8.3.3.3 Clear DAC Operation

The DAC outputs are set in clear mode either through the  $\overline{\text{CLR}}$  pin or the SOFT-CLR bit. In clear mode, each DAC data register is set to either zero code (if configured for unipolar range operation) or midscale code (if set for bipolar range operation). A clear command forces all DAC channels to clear the contents of their buffer and active registers to the clear code regardless of their synchronization setting.



#### 8.3.4 Internal Reference

The device includes a precision 2.5-V band-gap reference with a maximum temperature drift of 10 ppm/°C. The internal reference is in power-down mode by default.

The internal reference voltage is available at the REFIO pin and can source up to 5 mA. To filter noise, place a minimum 150-nF capacitor between the reference output and ground.

External reference operation is also supported. The external reference is applied to the REFIO pin. If using an external reference, power down the internal reference.

#### 8.3.5 Power-On Reset (POR)

The device incorporates a power-on-reset function. After the supplies reach their minimum specified values, a POR event is issued. Additionally, a POR event can be initiated by the RST pin or a SOFT-RESET command.

A POR event causes all registers to initialize to default values, and communication with the device is valid only after a 1 ms POR delay. After a POR event, the device is set to power-down mode, where all DAC channels and internal reference are powered down and the DAC outputs are connected to ground through a  $10-k\Omega$  internal resistor.

#### 8.3.5.1 Hardware Reset

A device hardware reset event is initiated by a minimum 20-ns logic low on the RST pin.

#### 8.3.5.2 Software Reset

The device implements a software reset feature. A device software reset is initiated by writing reserved code 0x1010 to SOFT-RESET in the TRIGGER register. The software reset command is triggered on the SYNC rising edge of the instruction.

#### 8.3.6 Thermal Alarm

The device incorporates a thermal shutdown that is triggered when the die temperature exceeds 140°C. A thermal shutdown sets the TEMP-ALM bit, and causes all DAC outputs to power-down; however, the internal reference remains powered on. The FAULT pin can be configured to monitor a thermal shutdown condition by setting the TEMPALM-EN bit. After a thermal shutdown is triggered, the device stays in shutdown even after the device temperature lowers.

The die temperature must fall to less than 140°C before the device can be returned to normal operation. To resume normal operation, the thermal alarm must be cleared through the ALM-RESET bit while the DAC channels are in power-down mode.

### 8.4 Device Functional Modes

#### 8.4.1 Power-Down Mode

The device output amplifiers and internal reference power-down status can be individually configured and monitored though the PWDWN registers. Setting a DAC channel in power-down mode disables the output amplifier and clamps the output pin to ground through an internal  $10-k\Omega$  resistor.

The DAC data registers are not cleared when the DAC goes into power-down mode. Therefore, upon return to normal operation, the DAC output voltages return to the same respective voltages prior to the device entering power-down mode. The DAC data registers can be updated while in power-down mode, which allows for changing the power-on voltage, if required.

After a power-on or reset event, all the DAC channels and the internal reference are in power-down mode. The entire device can be configured into power-down or active modes through the DEV-PWDWN bit.

#### 8.5 Programming

The device is controlled through an SPI-compatible, flexible, four-wire, serial interface. The interface provides access to the device registers, and can be configured to daisy-chain multiple devices for write operations. The device incorporates an optional error-checking mode to validate SPI data communication integrity in noisy environments.

### 8.5.1 Stand-Alone Operation

A serial interface access cycle is initiated by asserting the  $\overline{\text{SYNC}}$  pin low. The serial clock, SCLK, can be a continuous or gated clock. SDIN data are clocked on SCLK falling edges. A regular serial interface access cycle is 24 bits long with error checking disabled and 32 bits long with error checking enabled. Therefore, the  $\overline{\text{SYNC}}$  pin must stay low for at least 24 or 32 SCLK falling edges. The access cycle ends when the  $\overline{\text{SYNC}}$  pin is deasserted high. If the access cycle contains less than the minimum clock edges, the communication is ignored. If the access cycle contains more than the minimum clock edges, only the first 24 or 32 bits are used by the device. When  $\overline{\text{SYNC}}$  is high, the SCLK and SDIN signals are blocked, and SDO is in a Hi-Z state.

Table 8-2 describes the format for an error-checking-disabled access cycle (24-bits long). The first byte input to SDIN is the instruction cycle. The instruction cycle identifies the request as a read or write command and the 6-bit address that is to be accessed. The last 16 bits in the cycle form the data cycle.

**FIELD BIT DESCRIPTION** Identifies the communication as a read or write command to the address RW 23 R/W = 0 sets a write operation. R/W = 1 sets a read operation 22 Don't care bit Х Register address — specifies the register to be accessed during the read or 21-16 A[5:0] write operation Data cycle bits: If a write command, the data cycle bits are the values to be written to the DI[15:0] 15-0 register with address A[5:0]

Table 8-2. Serial Interface Access Cycle

Read operations require that the SDO pin is first enabled by setting the SDO-EN bit. A read operation is initiated by issuing a read command access cycle. After the read command, a second access cycle must be issued to get the requested data. The output data format is shown in Table 8-3. Data are clocked out on the SDO pin either on the falling edge or rising edge of SCLK according to the FSDO bit.

If a read command, the data cycle bits are don't care values

**Table 8-3. SDO Output Access Cycle** 

| BIT   | FIELD    | DESCRIPTION                                      |
|-------|----------|--------------------------------------------------|
| 23    | RW       | Echo RW from previous access cycle               |
| 22    | X        | Echo bit 22 from previous access cycle           |
| 21-16 | A[5:0]   | Echo address from previous access cycle          |
| 15-0  | DO[15:0] | Readback data requested on previous access cycle |

### 8.5.2 Daisy-Chain Operation

For systems that contain several devices, the SDO pin can be used to daisy-chain the devices together. Daisy-chain operation is useful in reducing the number of serial interface lines. The SDO pin must be enabled by setting the SDO-EN bit before initiating daisy-chain operation.

The first falling edge on the SYNC pin starts the operation cycle (see Figure 8-4). If more than 24 clock pulses are applied while the SYNC pin is kept low, the data ripple out of the shift register and are clocked out on the SDO pin, either on the falling edge or rising edge of SCLK according to the FSDO bit. By connecting the SDO output of the first device to the SDIN input of the next device in the chain, a multiple-device interface is constructed.

Each device in the daisy-chain system requires 24 clock pulses. As a result the total number of clock cycles must be equal to  $24 \times N$ , where N is the total number of devices in the daisy chain. When the serial transfer to all devices is complete, the  $\overline{\text{SYNC}}$  signal is taken high. This action transfers the data from the SPI shift registers to the internal register of each device in the daisy chain, and prevents any further data from being clocked into the input shift register.



Figure 8-4. Serial Interface Daisy-Chain Write Cycle

#### 8.5.3 Frame Error Checking

If the device is used in a noisy environment, error checking can be used to check the integrity of SPI data communication between the device and the host processor. This feature is enabled by setting the CRC-EN bit.

The error checking scheme is based on the CRC-8-ATM (HEC) polynomial:  $x^8 + x^2 + x + 1$  (that is, 100000111). When error checking is enabled, the serial interface access cycle width is 32 bits. The normal 24-bit SPI data are appended with an 8-bit CRC polynomial by the host processor before feeding the data to the device. In all serial interface readback operations, the CRC polynomial is output on the SDO pin as part of the 32-bit cycle.

**Table 8-4. Error Checking Serial Interface Access Cycle** 

| BIT   | FIELD     | DESCRIPTION                                                                                                                                                                                |
|-------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 31    | RW        | Identifies the communication as a read or write command to the address register.  R/W = 0 sets a write operation.  R/W = 1 sets a read operation.                                          |
| 30    | CRC-ERROR | Reserved bit. Set to zero.                                                                                                                                                                 |
| 29-24 | A[5:0]    | Register address. Specifies the register to be accessed during the read or write operation.                                                                                                |
| 23-8  | DI[15:0]  | Data cycle bits.  If a write command, the data cycle bits are the values to be written to the register with address A[5:0].  If a read command, the data cycle bits are don't care values. |
| 7-0   | CRC       | 8-bit CRC polynomial.                                                                                                                                                                      |

The device decodes the 32-bit access cycle to compute the CRC remainder on SYNC rising edges. If no error exists, the CRC remainder is zero and data are accepted by the device.

A write operation failing the CRC check causes the data to be ignored by the device. After the write command, a second access cycle can be issued to determine the error checking results (CRC-ERROR bit) on the SDO pin.

If there is a CRC error, the CRC-ALM bit of the status register is set to 1. The FAULT pin can be configured to monitor a CRC error by setting the CRCALM-EN bit.

**Table 8-5. Write Operation Error Checking Cycle** 

| BIT   | FIELD     | DESCRIPTION                                                       |
|-------|-----------|-------------------------------------------------------------------|
| 31    | RW        | Echo RW from previous access cycle (RW = 0).                      |
| 30    | CRC-ERROR | Returns a 1 when a CRC error is detected; otherwise, returns a 0. |
| 29-24 | A[5:0]    | Echo address from previous access cycle.                          |
| 23-8  | DO[15:0]  | Echo data from previous access cycle.                             |
| 7-0   | CRC       | Calculated CRC value of bits 31:8.                                |

A read operation must be followed by a second access cycle to get the requested data on the SDO pin. The error check result (CRC-ERROR bit) from the read command is output on the SDO pin.

As in the case of a write operation failing the CRC check, the CRC-ALM bit of the status register is set to 1, and the ALMOUT pin, if configured for CRC alerts, is set low.

Table 8-6. Read Operation Error Checking Cycle

|       | <b>-</b>  | <del></del>                                                       |  |  |  |
|-------|-----------|-------------------------------------------------------------------|--|--|--|
| BIT   | FIELD     | DESCRIPTION                                                       |  |  |  |
| 31    | RW        | Echo RW from previous access cycle (RW = 1).                      |  |  |  |
| 30    | CRC-ERROR | Returns a 1 when a CRC error is detected; otherwise, returns a 0. |  |  |  |
| 29-24 | A[5:0]    | Echo address from previous access cycle.                          |  |  |  |
| 23-8  | DO[15:0]  | Readback data requested on previous access cycle.                 |  |  |  |
| 7-0   | CRC       | Calculated CRC value of bits 31:8.                                |  |  |  |
|       |           |                                                                   |  |  |  |



# 8.6 Register Map

Table 8-7 lists the memory-mapped registers for the device. All register addresses not listed should be considered as reserved locations and the register contents should not be modified.

Table 8-7. Register Map

| ADDR  |            |      | RESET                                            |      | BIT DESCRIPTION  15 14 13 12 11 10 9 8 7 6 5 4 3 2               |       |   |  |         |          |         |           |          |            |   |      |                  |                  |              |
|-------|------------|------|--------------------------------------------------|------|------------------------------------------------------------------|-------|---|--|---------|----------|---------|-----------|----------|------------|---|------|------------------|------------------|--------------|
| (HEX) | REGISTER   | TYPE | (HEX)                                            | 15   |                                                                  |       |   |  |         |          |         |           | 2        | 1          | 0 |      |                  |                  |              |
| 00    | NOP        | W    | 0000                                             |      | •                                                                |       | • |  |         |          | NOP[    | 15:0]     |          |            | • |      |                  |                  |              |
| 01    | DEVICEID   | R    | 0A70 <sup>(1)</sup><br>or<br>0930 <sup>(2)</sup> |      | DEVICEID[13:0] VERSIONID[1:0                                     |       |   |  |         |          |         |           | NID[1:0] |            |   |      |                  |                  |              |
| 02    | STATUS     | R    | 0000                                             |      |                                                                  |       |   |  |         | RESERVED |         |           |          |            |   |      | CRC-ALM          | DAC-<br>BUSY     | TEMP-<br>ALM |
| 03    | SPICONFIG  | R/W  | 0AA4                                             |      | RESERVED TEMPALM- DACBUSY- CRCALM- EN RESERVED DEV- PWDWN CRC-EN |       |   |  |         |          | RSVD    | SDO-EN    | FSDO     | RSVD       |   |      |                  |                  |              |
| 04    | GENCONFIG  | R/W  | 4000                                             | RSVD | RSVD REF-<br>PWDWN RESERVED                                      |       |   |  |         |          |         |           |          |            |   |      |                  |                  |              |
| 05    | BRDCONFIG  | R/W  | 000F                                             |      | RESERVED RSVD BRDCAST RSVD BRDCAST RSVD -EN -EN                  |       |   |  |         |          |         | RSVD      |          |            |   |      |                  |                  |              |
| 06    | SYNCCONFIG | R/W  | 0000                                             |      |                                                                  |       |   |  | RESE    | RVED     |         |           |          |            |   | RSVD | DACB-<br>SYNC-EN | DACA-<br>SYNC-EN | RSVD         |
| 09    | DACPWDWN   | R/W  | FFFF                                             |      |                                                                  |       |   |  | RESE    | RVED     |         |           |          |            |   | RSVD | DACB-<br>PWDWN   | DACA-<br>PWDWN   | RSVD         |
| 0A    | DACRANGE   | W    | 0000                                             |      | RES                                                              | ERVED |   |  | DACB-RA | NGE[3:0] |         |           | DACA-R   | RANGE[3:0] |   |      | RESE             | RVED             |              |
| 0E    | TRIGGER    | R/W  | 0000                                             |      | RESERVED SOFT-CLR ALM-<br>RESET RESERVED SOFT-<br>LDAC           |       |   |  |         |          | SOFT-RI | ESET[3:0] |          |            |   |      |                  |                  |              |
| 0F    | BRDCAST    | W    | 0000                                             |      | BRDCAST-DATA[15:0]                                               |       |   |  |         |          |         |           |          |            |   |      |                  |                  |              |
| 11    | DACA       | W    | 0000                                             |      |                                                                  |       |   |  |         |          | DACA-DA | TA[15:0]  |          |            |   |      |                  |                  |              |
| 12    | DACB       | W    | 0000                                             |      |                                                                  |       |   |  |         |          | DACB-DA | TA[15:0]  |          |            |   |      |                  |                  |              |

Product Folder Links: DAC81402 DAC61402

- Reset code for DAC81402.
- Reset code for DAC61402.

Copyright © 2021 Texas Instruments Incorporated



# 8.6.1 NOP Register (address = 00h) [reset = 0000h]

Return to Register Map.

## Figure 8-5. NOP Register



### Table 8-8. NOP Register Field Descriptions

| Bit  | Field     | Туре | Reset | Description                                                |
|------|-----------|------|-------|------------------------------------------------------------|
| 15-0 | NOP[15:0] | W    | 0000h | No operation. Write 0000h for proper no-operation command. |

#### 8.6.2 DEVICEID Register (address = 01h) [reset = 0A70h or 0930h]

Return to Register Map.

#### Figure 8-6. DEVICEID Register



#### Table 8-9. DEVICEID Register Field Descriptions

| Bit  | Field          | Туре | Reset | Description                    |
|------|----------------|------|-------|--------------------------------|
| 15-2 | DEVICEID[13:0] | R    | 029Ch | DAC81402 device ID.            |
|      |                |      | 024Ch | DAC61402 device ID.            |
| 1-0  | VERSIONID[1:0] | R    | 0h    | Version ID. Subject to change. |

### 8.6.3 STATUS Register (address = 02h) [reset = 0000h]

Return to Register Map.

#### Figure 8-7. STATUS Register



#### **Table 8-10. STATUS Register Field Descriptions**

| Bit  | Field    | Туре | Reset | Description                                                                                                                    |
|------|----------|------|-------|--------------------------------------------------------------------------------------------------------------------------------|
| 15-3 | RESERVED | R    | 0000h | Reserved for factory use                                                                                                       |
| 2    | CRC-ALM  | R    | 0h    | CRC-ALM = 1 indicates a CRC error.                                                                                             |
| 1    | DAC-BUSY | R    | 0h    | DAC-BUSY = 1 indicates DAC registers are not ready for updates.                                                                |
| 0    | TEMP-ALM | R    | 0h    | TEMP-ALM = 1 indicates die temperature is over 140°C. A thermal alarm event forces the DAC outputs to go into power-down mode. |

# 8.6.4 SPICONFIG Register (address = 03h) [reset = 0AA4h]

Return to Register Map.

## Figure 8-8. SPICONFIG Register

| 15   | 14         | 13     | 12     | 11         | 10         | 9         | 8        |
|------|------------|--------|--------|------------|------------|-----------|----------|
|      | RESI       | ERVED  |        | TEMPALM-EN | DACBUSY-EN | CRCALM-EN | RESERVED |
|      | R          | -0h    |        | R/W-1h     | R/W-0h     | R/W-1h    | R-0h     |
| 7    | 6          | 5      | 4      | 3          | 2          | 1         | 0        |
| RESE | RESERVED [ |        | CRC-EN | RESERVED   | SDO-EN     | FSDO      | RESERVED |
| R-1h | R-0h       | R/W-1h | R/W-0h | R-0h       | R/W-1h     | R/W-0h    | R-0h     |

# Table 8-11. SPICONFIG Register Field Descriptions

| Bit   | Field      | Туре | Reset                                                                                                                  | Description                                                                                                             |  |  |  |
|-------|------------|------|------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------|--|--|--|
| 15-12 | RESERVED   | R    | 0h                                                                                                                     | Reserved for factory use                                                                                                |  |  |  |
| 11    | TEMPALM-EN | R/W  | 1h                                                                                                                     | When set to 1, a thermal alarm triggers the FAULT pin.                                                                  |  |  |  |
| 10    | DACBUSY-EN | R/W  | 0h When set to 1, the FAULT pin is set between DAC output Contrary to other alarm events, this alarm resets automated. |                                                                                                                         |  |  |  |
| 9     | CRCALM-EN  | R/W  | 1h                                                                                                                     | When set to 1, a CRC error triggers the FAULT pin                                                                       |  |  |  |
| 8-6   | RESERVED   | R    | 2h                                                                                                                     | Reserved for factory use                                                                                                |  |  |  |
| 5     | DEV-PWDWN  | R/W  | 1h                                                                                                                     | DEV-PWDWN = 1 sets the device in power-down mode. DEV-PWDWN = 0 sets the device in active mode.                         |  |  |  |
| 4     | CRC-EN     | R/W  | 0h                                                                                                                     | When set to 1, frame error checking is enabled.                                                                         |  |  |  |
| 3     | RESERVED   | R    | 0h                                                                                                                     | Reserved for factory use                                                                                                |  |  |  |
| 2     | SDO-EN     | R/W  | 1h                                                                                                                     | When set to 1, the SDO pin is operational.                                                                              |  |  |  |
| 1     | FSDO       | R/W  | 0h                                                                                                                     | Fast SDO bit (half-cycle speedup). When 0, SDO updates on SCLK rising edges. When 1, SDO updates on SCLK falling edges. |  |  |  |
| 0     | RESERVED   | R    | 0h                                                                                                                     | Reserved for factory use                                                                                                |  |  |  |

# 8.6.5 GENCONFIG Register (address = 04h) [reset = 4000h]

Return to Register Map.

## Figure 8-9. GENCONFIG Register

| 15       | 14        | 13 | 12       | 11 | 10 | 9 | 8 |  |
|----------|-----------|----|----------|----|----|---|---|--|
| RESERVED | REF-PWDWN |    | RESERVED |    |    |   |   |  |
| R-0h     | R/W-1h    |    | R-00h    |    |    |   |   |  |
| 7        | 6         | 5  | 4        | 3  | 2  | 1 | 0 |  |
|          | RESERVED  |    |          |    |    |   |   |  |
|          |           |    | R-0      | 0h |    |   |   |  |

# **Table 8-12. GENCONFIG Register Field Descriptions**

| Bit  | Field     | Туре | Reset | Description                                                                                       |
|------|-----------|------|-------|---------------------------------------------------------------------------------------------------|
| 15   | RESERVED  | R    | 0h    | Reserved for factory use                                                                          |
| 14   | REF-PWDWN | R/W  |       | REF-PWDWN = 1 powers down the internal reference. REF-PWDWN = 0 activates the internal reference. |
| 13-0 | RESERVED  | R    | 0000h | Reserved for factory use                                                                          |



## 8.6.6 BRDCONFIG Register (address = 05h) [reset = 000Fh]

Return to Register Map.

### Figure 8-10. BRDCONFIG Register



### Table 8-13. BRDCONFIG Register Field Descriptions

| Bit  | Field           | Туре | Reset | Description                                                                                                                    |
|------|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------|
| 15-4 | RESERVED        |      |       | Reserved for factory use                                                                                                       |
| 3    | RESERVED        |      |       | Reserved for factory use                                                                                                       |
| 2    | DACB-BRDCAST-EN | R/W  | 1h    | When set to 1, the corresponding DAC is set to update the output to                                                            |
| 1    | DACA-BRDCAST-EN | R/W  | 1h    | the value set in the BDCAST register. When cleared to 0, the corresponding DAC output remains unaffected by a BRDCAST command. |
| 0    | RESERVED        | R    | 1h    | Reserved for factory use                                                                                                       |

### 8.6.7 SYNCCONFIG Register (address = 06h) [reset = 0000h]

Return to Register Map.

#### Figure 8-11. SYNCCONFIG Register



#### Table 8-14. SYNCCONFIG Register Field Descriptions

| Bit  | Field        | Туре | Reset                       | Description                                                                                                                                                   |
|------|--------------|------|-----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-4 | RESERVED     | R    | 000h                        | Reserved for factory use                                                                                                                                      |
| 3    | RESERVED     | R    | 0h Reserved for factory use |                                                                                                                                                               |
| 2    | DACB_SYNC_EN | R/W  | 0h                          | When set to 1, the corresponding DAC is set to update in response                                                                                             |
| 1    | DACA_SYNC_EN | R/W  | 0h                          | to an LDAC trigger (synchronous mode).  When cleared to 0, the corresponding DAC output is set to update immediately on SYNC rising edge (asynchronous mode). |
| 0    | RESERVED     | R    | 0h                          | Reserved for factory use                                                                                                                                      |

### 8.6.8 DACPWDWN Register (address = 09h) [reset = FFFFh]

Return to Register Map.

### Figure 8-12. DACPWDWN Register



### **Table 8-15. DACPWDWN Register Field Descriptions**

| Bit  | Field      | Туре | Reset | Description                                                                  |
|------|------------|------|-------|------------------------------------------------------------------------------|
| 15-4 | RESERVED   | R    | FFFh  | Reserved for factory use                                                     |
| 3    | RESERVED   | R    | 1h    | Reserved for factory use                                                     |
| 2    | DACB-PWDWN | R/W  |       | When set to 1, the corresponding DAC is in power-down mode, and              |
| 1    | DACA-PWDWN | R/W  | 1h    | the output is connected to ground through a 10-k $\Omega$ internal resistor. |
| 0    | RESERVED   | R    | 1h    | Reserved for factory use                                                     |

### 8.6.9 DACRANGE Register (address = 0Ah) [reset = 0000h]

Return to Register Map.

### Figure 8-13. DACRANGE Register



### **Table 8-16. DACRANGE Register Field Descriptions**

| Bit   | Field           | Туре | Reset | Description                                                                                                                                                                                                                                                                              |
|-------|-----------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-12 | RESERVED        | W    | 0h    | Reserved for factory use                                                                                                                                                                                                                                                                 |
| 11-8  | DACB-RANGE[3:0] | W    | 0h    | Sets the output range for the corresponding DAC.                                                                                                                                                                                                                                         |
| 7-4   | DACA-RANGE[3:0] | W    | Oh    | 0000: 0 V to 5 V<br>1000: 0 V to 6 V<br>0001: 0 V to 10 V<br>1001: 0 V to 12 V<br>0010: 0 V to 20 V<br>1010: 0 V to 24 V<br>0011: 0 V to 40 V<br>0101: -5 V to +5 V<br>1101: -6 V to +6 V<br>0110: -10 V to +10 V<br>1110: -12 V to +12 V<br>0111: -20 V to +20 V<br>All others: invalid |
| 3-0   | RESERVED        | W    | 0h    | Reserved for factory use                                                                                                                                                                                                                                                                 |



## 8.6.10 TRIGGER Register (address = 0Eh) [reset = 0000h]

Return to Register Map.

### Figure 8-14. TRIGGER Register

| 15 | 15 14 13 |      | 12        | 11 | 10              | 9        | 8         |  |
|----|----------|------|-----------|----|-----------------|----------|-----------|--|
|    |          | RESI | ERVED     |    |                 | SOFT-CLR | ALM-RESET |  |
|    |          | W    | -00h      |    |                 | W-0h     | W-0h      |  |
| 7  | 6        | 5    | 4         | 3  | 2               | 1        | 0         |  |
|    | RESERVED |      | SOFT-LDAC |    | SOFT-RESET[3:0] |          |           |  |
|    | W-0h     |      | W-0h      |    | W               | -0h      |           |  |

### **Table 8-17. TRIGGER Register Field Descriptions**

| Bit   | Field           | Туре | Reset | Description                                                                                                         |
|-------|-----------------|------|-------|---------------------------------------------------------------------------------------------------------------------|
| 15-10 | RESERVED        | W    | 00h   | Reserved for factory use                                                                                            |
| 9     | SOFT-CLR        | W    | 0h    | Set this bit to 1 to clear all DAC outputs.                                                                         |
| 8     | ALM-RESET       | W    | 0h    | Set this bit to 1 to clear an alarm event. Not applicable for a DAC-BUSY alarm event.                               |
| 7-5   | RESERVED        | W    | 0h    | Reserved for factory use                                                                                            |
| 4     | SOFT-LDAC       | W    | 0h    | Set this bit to 1 to synchronously load the DACs that have been set in synchronous mode in the SYNCCONFIG register. |
| 3-0   | SOFT_RESET[3:0] | W    | 0h    | Set these bits to reserved code 1010 to reset the device to the default state.                                      |

### 8.6.11 BRDCAST Register (address = 0Fh) [reset = 0000h]

Return to Register Map.

### Figure 8-15. BRDCAST Register



### **Table 8-18. BRDCAST Register Field Descriptions**

| Bit  | Field              | Туре | Reset | Description                                                                                                                                                         |
|------|--------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 15-0 | BRDCAST_DATA[15:0] | W    | 0000h | Writing to the BRDCAST register forces the DAC channels that have been set to broadcast in the BRDCONFIG register to update the data register data to BRDCAST-DATA. |
|      |                    |      |       | Data are MSB aligned in straight-binary format:                                                                                                                     |
|      |                    |      |       | DAC81402: { DATA[15:0] }                                                                                                                                            |
|      |                    |      |       | DAC61402: { DATA[11:0], x, x, x, x }                                                                                                                                |
|      |                    |      |       | x - Don't care bits                                                                                                                                                 |



## 8.6.12 DACn Register (address = 11h to 12h) [reset = 0000h]

Return to Register Map.

## Figure 8-16. DACn Register



## Table 8-19. DACn Register Field Descriptions

| Bit  | Field           | Туре | Reset | Description                                                                  |
|------|-----------------|------|-------|------------------------------------------------------------------------------|
| 15-0 | DACn-DATA[15:0] | W    | 0000h | Stores the data to be loaded to DACn in MSB-aligned, straight-binary format: |
|      |                 |      |       | DAC81402: { DATA[15:0] }                                                     |
|      |                 |      |       | DAC61402: { DATA[11:0], x, x, x, x }                                         |
|      |                 |      |       | x - Don't care bits                                                          |

Submit Document Feedback

Copyright © 2021 Texas Instruments Incorporated



### 9 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 9.1 Application Information

The primary applications for the device include motor-drive circuits in industrial environments, and programmable power supplies commonly used in automated test equipment and laboratory power supplies. In these applications, high precision and programmable voltage ranges are important considerations. The excellent device linearity of ±1 LSB INL and inherently monotonic design meets the criteria for these applications.

### 9.2 Typical Application

In industrial automation and process control applications, voltage and current analog output signals are used to operate control sources such as motors, solenoids and valve based actuators. The DAC provides a voltage output which is then used by control modules to drive industrial motors. Standard analog output ranges provided by these programmable logic control (PLC) systems include: 5 V, 10 V, ± 5 V and ± 12 V.

The end application and user requirements determine the appropriate output range, so software programmability of the output range is a desirable function in many system designs. Furthermore force-sense of the output voltage, capacitive load stability even with long cables at the DAC outputs, and smaller packages which enable multi-channel systems, are all important factors in these applications. Motor drive applications require a high precision voltage output to precisely control the motor movements in factory automations. Figure 9-1 illustrates a simple voltage output module driving motors in an industrial CNC control application



Figure 9-1. Motor Drive Circuit

#### 9.2.1 Design Requirements

Voltage range: 0 to 5 V, 0 to 10 V, 0 to 40 V, and ± 20 V

Capacitive load: 1 μF

Bipolar supply voltage: AV<sub>DD</sub> = 21 V, AV<sub>SS</sub> = -21 V
 Unipolar supply voltage: AV<sub>DD</sub> = 41.5 V, AV<sub>SS</sub> = 0 V

· EOS protection: Required

#### 9.2.2 Detailed Design Procedure

The DACx1402 are an excellent choice for this application because of their exceptional linearity and programmable output ranges which simplify the drive stage design. Since the maximum output voltage requirements is  $\pm 20$  V, the AV<sub>DD</sub> and AV<sub>SS</sub> supplies should be set to 21 V and  $\pm 20$  V, respectively. In unipolar output range, the AV<sub>DD</sub> supply should be set to 41 V for a full-scale output voltage of 40 V. In unipolar designs, the AV<sub>SS</sub> supply can be tied to ground. In all cases, the supply voltages must be selected such that the AV<sub>DD</sub>  $\pm 40$  AV<sub>SS</sub> voltage does not exceed 41.5 V.

The analog output module design includes an external electrical overstress protection circuit for short circuit events. R\_LIMIT sets the maximum current flowing into the device in the event of an electrical overstress condition. The design uses a compensation capacitor for driving large cables such as the ones found in industrial environments. A  $C_{COMP}$  value of 470 pF is sufficient to drive capacitive loads as large as 1  $\mu$ F.

Figure 9-2 shows a simplified structure of the device output pins, represented as a pair of clamp-to-rail diodes connected to the  $AV_{DD}$  and  $AV_{SS}$  supply rails.



Figure 9-2. Electrical Overstress (EOS) Protection Scheme

www.ti.com

If the device output pins are exposed to industrial transient testing without external protection components, the diode structures will become forward biased and conduct current. If the conducted current is large, as is common in high-voltage industrial transient tests, the structures will become permanently damaged and impact the device functionality.

Both attenuation and diversion strategies are implemented to protect the device. Attenuation is realized by the capacitor Cext which forms an RC low-pass filter when interacting with the source impedance of the transient generator. The ferrite bead FB1 also helps attenuate high-frequency currents, along with both AC and DC current limiters realized by the series pass elements R1, R2, and R3.

Diversion is achieved by the transient voltage suppressor (TVS) diode D3 and clamp-to-rail diodes D1 and D2. The combined effects of both strategies effectively limits the current flowing into the device internal diode structures to prevent permanent damage. If we assume the schottky diode clamps V<sub>OUT</sub> to ±1.5 V from rail, then the peak current entering the device is equal to 80 mA, assuming R1 = 10  $\Omega$  and the diode FB is 0.7 V. It is important to also include the TVS diodes D4 and D5 at the AVDD and AVSS nodes in order to provide a discharge path for the energy sent to these nodes through diodes D4, D5, and the internal diode structures. In the abscensce of these diodes when current is diverted to these nodes decoupling capacitors will charge, slowly increasing the voltage at these nodes which can exceed the threshold limits of AVDD and AVSS.

#### 9.2.3 Application Curves



Figure 9-3. Output Voltage vs DAC Code Sweep

## 10 Power Supply Recommendations

The device requires four power-supply inputs: IOVDD, DVDD, AVDD, and AVSS. A 0.1- $\mu$ F ceramic capacitor must be connected close to each power-supply pin. In addition, a 4.7- $\mu$ F or 10- $\mu$ F bulk capacitor is recommended for each power supply. Tantalum or aluminum types can be chosen for the bulk capacitors.

There is no sequencing requirement for the power supplies. The DAC output range is configurable; therefore, sufficient power-supply headroom is required to achieve linearity at codes close to the power-supply rails. When sourcing or sinking current from or to the DAC output, make sure to account for the effects of power dissipation on the temperature of the device, and ensure the device does not exceed the maximum junction temperature.

### 11 Layout

### 11.1 Layout Guidelines

Printed circuit board (PCB) layout plays a significant role in achieving desired ac and dc performance from the device. The device has a pinout that supports easy splitting of the noisy and quiet grounds. The digital and analog signals are available on separate sides of the package for easy layout. Figure 11-1 shows an example layout where the different ground planes have been clearly demarcated, as well as the best position for the single-point shorts between the planes.

For best power-supply bypassing, place the bypass capacitors close to the respective power-supply pins. Provide unbroken ground reference planes for the digital signal traces, especially for the SPI and LDAC signals. The RST and FAULT signals are static lines; therefore these lines can lie on the analog side of the ground plane.

### 11.2 Layout Example



Figure 11-1. Layout Example



### 12 Device and Documentation Support

### 12.1 Documentation Support

#### 12.1.1 Related Documentation

For related documentation see the following:

Texas Instruments, BP-DAC81404EVM, BP-DAC61402EVM user's guide

### 12.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 12.3 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 12.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                 |              |              |
| DAC61402RHBR          | Active | Production    | VQFN (RHB)   32 | 3000   LARGE T&R      | Yes  | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | D61402       |
| DAC61402RHBR.A        | Active | Production    | VQFN (RHB)   32 | 3000   LARGE T&R      | Yes  | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | D61402       |
| DAC61402RHBT          | Active | Production    | VQFN (RHB)   32 | 250   SMALL T&R       | Yes  | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | D61402       |
| DAC61402RHBT.A        | Active | Production    | VQFN (RHB)   32 | 250   SMALL T&R       | Yes  | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | D61402       |
| DAC81402RHBR          | Active | Production    | VQFN (RHB)   32 | 3000   LARGE T&R      | Yes  | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | D81402       |
| DAC81402RHBR.A        | Active | Production    | VQFN (RHB)   32 | 3000   LARGE T&R      | Yes  | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | D81402       |
| DAC81402RHBT          | Active | Production    | VQFN (RHB)   32 | 250   SMALL T&R       | Yes  | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | D81402       |
| DAC81402RHBT.A        | Active | Production    | VQFN (RHB)   32 | 250   SMALL T&R       | Yes  | NIPDAUAG      | Level-2-260C-1 YEAR | -40 to 125   | D81402       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

# **PACKAGE OPTION ADDENDUM**

www.ti.com 9-Nov-2025

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 17-Apr-2023

### TAPE AND REEL INFORMATION





|    | -                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| DAC61402RHBR | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.25       | 5.25       | 1.1        | 8.0        | 12.0      | Q2               |
| DAC61402RHBT | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.5                     | 5.25       | 5.25       | 1.1        | 8.0        | 12.0      | Q2               |
| DAC81402RHBR | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.25       | 5.25       | 1.1        | 8.0        | 12.0      | Q2               |
| DAC81402RHBT | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.5                     | 5.25       | 5.25       | 1.1        | 8.0        | 12.0      | Q2               |



www.ti.com 17-Apr-2023



#### \*All dimensions are nominal

| 7 till dillitoriolorio di o riorriiridi |                     |     |      |      |             |            |             |
|-----------------------------------------|---------------------|-----|------|------|-------------|------------|-------------|
| Device                                  | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| DAC61402RHBR                            | VQFN                | RHB | 32   | 3000 | 338.0       | 355.0      | 50.0        |
| DAC61402RHBT                            | VQFN                | RHB | 32   | 250  | 205.0       | 200.0      | 33.0        |
| DAC81402RHBR                            | VQFN                | RHB | 32   | 3000 | 338.0       | 355.0      | 50.0        |
| DAC81402RHBT                            | VQFN                | RHB | 32   | 250  | 205.0       | 200.0      | 33.0        |

5 x 5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224745/A





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025