









CSD88584Q5DC

SLPS598E - MAY 2017 - REVISED JUNE 2024

# CSD88584Q5DC 40V Half-Bridge NexFET™ Power Block

#### 1 Features

- Half-bridge power block
- High-density SON 5mm × 6mm footprint
- Low R<sub>DS(ON)</sub> for minimized conduction losses 2.4W P<sub>Loss</sub> at 35A
- DualCool™ thermally enhanced package
- Ultra-low-inductance package
- RoHS compliant
- Halogen free
- Lead-free terminal plating

## 2 Applications

- Three-phase bridge for brushless DC motor control
- Up to 8s battery power tools
- Other half and full bridge topologies



Copyright © 2017, Texas Instruments Incorporated

# **Power Block Schematic**

## 3 Description

The CSD88584Q5DC 40V power block is optimized design for high-current motor control applications, such as handheld, cordless garden and power tools. This device utilizes TI's patented stacked die technology in order to minimize parasitic inductances while offering a complete half bridge in a space saving thermally enhanced DualCool™ 5mm × 6mm package. With an exposed metal top, this power block device allows for simple heat sink application to draw heat out through the top of the package and away from the PCB, for superior thermal performance at the higher currents demanded by many motor control applications.





#### **Device Information**

| DEVICE        | QTY  | MEDIA        | PACKAGE                            | SHIP        |
|---------------|------|--------------|------------------------------------|-------------|
| CSD88584Q5DC  | 2500 | 13 Inch Reel | SON                                | Tape        |
| CSD88584Q5DCT | 250  | 7 Inch Reel  | 5.00mm × 6.00mm<br>Plastic Package | and<br>Reel |



V<sub>GS</sub> = 10 V D.C. = 50% L = 480 μH Power Loss (W)

**Power Loss vs Output Current** 



# **Table of Contents**

| 1 Features                                       | 5.5 Normalized Power Loss Curves1<br>5.6 Design Example – Regulate Current to Maintain | 12 |
|--------------------------------------------------|----------------------------------------------------------------------------------------|----|
| 3 Description                                    | Safe Operation1                                                                        | 12 |
| 4 Specifications3                                | 5.7 Design Example – Regulate Board and Case                                           |    |
| 4.1 Absolute Maximum Ratings3                    | Temperature to Maintain Safe Operation 1                                               | 13 |
| 4.2 Recommended Operating Conditions3            | 6 Layout1                                                                              | 14 |
| 4.3 Power Block Performance3                     | 6.1 Layout Guidelines1                                                                 |    |
| 4.4 Thermal Information4                         | 6.2 Layout Example1                                                                    | 16 |
| 4.5 Electrical Characteristics4                  | 7 Device and Documentation Support1                                                    |    |
| 4.6 Typical Power Block Device Characteristics6  | 7.1 Receiving Notification of Documentation Updates1                                   | 17 |
| 4.7 Typical Power Block MOSFET Characteristics7  | 7.2 Support Resources1                                                                 | 17 |
| 5 Application and Implementation9                | 7.3 Trademarks1                                                                        | 17 |
| 5.1 Application Information9                     | 7.4 Electrostatic Discharge Caution1                                                   | 17 |
| 5.2 Brushless DC Motor With Trapezoidal Control9 | 7.5 Glossary1                                                                          | 17 |
| 5.3 Power Loss Curves11                          | 8 Revision History1                                                                    |    |
| 5.4 Safe Operating Area (SOA) Curve12            | 9 Mechanical, Packaging, and Orderable Information 1                                   |    |

### 4 Specifications

### 4.1 Absolute Maximum Ratings

 $T_J = 25^{\circ}C$  (unless otherwise noted)<sup>(1)</sup>

| PARAMETER                                             | CONDITIONS                                      | MIN  | MAX | UNIT |
|-------------------------------------------------------|-------------------------------------------------|------|-----|------|
|                                                       | V <sub>IN</sub> to P <sub>GND</sub>             | -0.8 | 40  |      |
| Voltage                                               | V <sub>SW</sub> to P <sub>GND</sub>             | -0.3 | 40  |      |
| Voltage                                               | GH to SH                                        | -20  | 20  | ]    |
|                                                       | GL to P <sub>GND</sub>                          | -20  | 20  |      |
| Pulsed current rating, I <sub>DM</sub> <sup>(2)</sup> |                                                 |      | 400 | Α    |
| Power dissipation, P <sub>D</sub>                     |                                                 |      | 12  | W    |
| Avalancha anaray E                                    | High-side FET, I <sub>D</sub> = 103A, L = 0.1mH |      | 525 | mJ   |
| Avalanche energy, E <sub>AS</sub>                     | Low-side FET, I <sub>D</sub> = 103A, L = 0.1mH  |      | 525 | 1113 |
| Operating junction temperature                        | T <sub>J</sub>                                  | -55  | 150 | °C   |
| Storage temperature, T <sub>stg</sub>                 |                                                 | -55  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 4.2 Recommended Operating Conditions

 $T_J = 25$ °C (unless otherwise noted)

|                  | PARAMETER                           | CONDITIONS                     | MIN | MAX | UNIT |
|------------------|-------------------------------------|--------------------------------|-----|-----|------|
| V <sub>GS</sub>  | Gate drive voltage                  |                                | 4.5 | 16  | V    |
| V <sub>IN</sub>  | Input supply voltage <sup>(1)</sup> |                                |     | 36  | V    |
| $f_{\sf SW}$     | Switching frequency                 | C <sub>BST</sub> = 0.1µF (min) | 5   | 50  | kHz  |
| I <sub>OUT</sub> | RMS motor winding current           |                                |     | 50  | Α    |
| TJ               | Operating temperature               |                                |     | 125 | °C   |

<sup>(1)</sup> Up to 32V input use one capacitor per phase, MLCC 10nF, 100V, X7S, 0402, PN: C1005X7S2A103K050BB from V<sub>IN</sub> to GND return. Between 32V to 36V input operation, add RC switch-node snubber as described in the Section 6.1.1 section of this data sheet.

#### 4.3 Power Block Performance

T<sub>J</sub> = 25°C (unless otherwise noted)

|                   | PARAMETER                 | CONDITIONS                                                                                                                     | MIN | TYP | MAX | UNIT |
|-------------------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| P <sub>LOSS</sub> | Power loss <sup>(1)</sup> | $V_{IN}$ = 24V, $V_{GS}$ = 10V,<br>$I_{OUT}$ = 35A, $f_{SW}$ = 20kHz,<br>$T_{J}$ = 25°C, duty cycle = 50%,<br>L = 480 $\mu$ H  |     | 2.4 |     | W    |
| P <sub>LOSS</sub> | Power loss                | $V_{IN}$ = 24V, $V_{GS}$ = 10V,<br>$I_{OUT}$ = 35A, $f_{SW}$ = 20kHz,<br>$T_{J}$ = 125°C, duty cycle = 50%,<br>L = 480 $\mu$ H |     | 3.5 |     | W    |

<sup>(1)</sup> Measurement made with eight 10μF, 50V, ±10% X5R (TDK C3225X5R1H106K250AB or equivalent) ceramic capacitors placed across V<sub>IN</sub> to P<sub>GND</sub> pins and using UCC27210DDAR 100V, 4A driver IC.

<sup>2)</sup> Single FET conduction, max  $R_{\theta JC}$  = 1.1°C/W, pulse duration  $\leq$  100 $\mu$ s, single pulse.



### 4.4 Thermal Information

### T<sub>J</sub> = 25°C (unless otherwise stated)

|                                                                | THERMAL METRIC                                                           | MIN | TYP | MAX | UNIT |
|----------------------------------------------------------------|--------------------------------------------------------------------------|-----|-----|-----|------|
| Junction-to-ambient thermal resistance (min Cu) <sup>(2)</sup> |                                                                          |     |     | 125 | °C/W |
| $R_{\theta JA}$                                                | Junction-to-ambient thermal resistance (max Cu) <sup>(2) (1)</sup>       |     |     | 50  | C/VV |
| Ь                                                              | Junction-to-case thermal resistance (top of package) <sup>(2)</sup>      |     |     | 2.1 | °C/W |
| $R_{\theta JC}$                                                | Junction-to-case thermal resistance (V <sub>IN</sub> pin) <sup>(2)</sup> |     |     | 1.1 | C/VV |

- 1) Device mounted on FR4 material with 1in<sup>2</sup> (6.45cm<sup>2</sup>) Cu.
- (2) R<sub>θJC</sub> is determined with the device mounted on a 1in<sup>2</sup> (6.45cm<sup>2</sup>), 2oz (0.071mm) thick Cu pad on a 1.5in × 1.5in (3.81cm × 3.81cm), 0.06in (1.52mm) thick FR4 board. R<sub>θJC</sub> is specified by design while R<sub>θJA</sub> is determined by the user's board design.

### 4.5 Electrical Characteristics

 $T_{.l} = 25^{\circ}C$  (unless otherwise stated)

|                     | PARAMETER                        | TEST CONDITIONS                                 | MIN | TYP  | MAX   | UNIT  |
|---------------------|----------------------------------|-------------------------------------------------|-----|------|-------|-------|
| STATIC CH           | IARACTERISTICS                   |                                                 |     |      |       |       |
| BV <sub>DSS</sub>   | Drain-to-source voltage          | V <sub>GS</sub> = 0V, I <sub>DS</sub> = 250μA   | 40  |      |       | V     |
| I <sub>DSS</sub>    | Drain-to-source leakage current  | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 32V     |     |      | 1     | μA    |
| I <sub>GSS</sub>    | Gate-to-source leakage current   | V <sub>DS</sub> = 0V, V <sub>GS</sub> = 20V     |     |      | 100   | nA    |
| V <sub>GS(th)</sub> | Gate-to-source threshold voltage | $V_{DS} = V_{GS}, I_{DS} = 250 \mu A$           | 1.2 | 1.7  | 2.3   | V     |
|                     | Drain-to-source on resistance    | V <sub>GS</sub> = 4.5V, I <sub>DS</sub> = 30A   |     | 1.0  | 1.5   | mΩ    |
| R <sub>DS(on)</sub> | Drain-to-source on resistance    | V <sub>GS</sub> = 10V, I <sub>DS</sub> = 30A    |     | 0.68 | 0.95  | 11177 |
| g <sub>fs</sub>     | Transconductance                 | V <sub>DS</sub> = 4V, I <sub>DS</sub> = 30A     |     | 149  |       | S     |
| DYNAMIC             | CHARACTERISTICS                  |                                                 | •   |      | '     |       |
| C <sub>ISS</sub>    | Input capacitance                |                                                 |     | 9540 | 12400 | pF    |
| Coss                | Output capacitance               | $V_{GS} = 0V, V_{DS} = 20V,$<br>f = 1MHz        |     | 957  | 1240  | pF    |
| C <sub>RSS</sub>    | Reverse transfer capacitance     | ,                                               |     | 474  | 616   | pF    |
| R <sub>G</sub>      | Series gate resistance           |                                                 |     | 1.0  | 2.0   | Ω     |
| Q <sub>g</sub>      | Gate charge total (4.5 V)        |                                                 |     | 68   | 88    | nC    |
| $\overline{Q_g}$    | Gate charge total (10 V)         |                                                 |     | 137  | 178   | nC    |
| Q <sub>gd</sub>     | Gate charge gate-to-drain        | V <sub>DS</sub> = 20V,<br>I <sub>DS</sub> = 30A |     | 26   |       | nC    |
| Q <sub>gs</sub>     | Gate charge gate-to-source       | IDS COX                                         |     | 24   |       | nC    |
| Q <sub>g(th)</sub>  | Gate charge at V <sub>th</sub>   |                                                 |     | 16   |       | nC    |
| Q <sub>OSS</sub>    | Output charge                    | V <sub>DS</sub> = 20V, V <sub>GS</sub> = 0V     |     | 42   |       | nC    |
| t <sub>d(on)</sub>  | Turnon delay time                |                                                 |     | 11   |       | ns    |
| t <sub>r</sub>      | Rise time                        | V <sub>DS</sub> = 20V, V <sub>GS</sub> = 10V,   |     | 24   |       | ns    |
| t <sub>d(off)</sub> | Turnoff delay time               | $I_{DS} = 30A$ , $R_G = 0\Omega$                |     | 53   |       | ns    |
| t <sub>f</sub>      | Fall time                        |                                                 |     | 17   |       | ns    |
| DIODE CH            | ARACTERISTICS                    |                                                 | •   |      | '     |       |
| V <sub>SD</sub>     | Diode forward voltage            | I <sub>DS</sub> = 30A, V <sub>GS</sub> = 0V     |     | 0.75 | 1.0   | V     |
| Q <sub>rr</sub>     | Reverse recovery charge          | V <sub>DS</sub> = 20V, I <sub>F</sub> = 30A,    |     | 34   |       | nC    |
| t <sub>rr</sub>     | Reverse recovery time            | di/dt = 300A/µs                                 |     | 24   |       | ns    |

Product Folder Links: CSD88584Q5DC



Max  $R_{\theta JA}$  =  $50^{\circ} C/W$  when mounted on  $1 in^2 \, (6.45 cm^2)$  of 2oz (0.071mm) thick Cu.



Max  $R_{\theta JA}$  = 125°C/W when mounted on minimum pad area of 2oz (0.071mm) thick Cu.



### 4.6 Typical Power Block Device Characteristics

The typical power block system characteristic curves (Figure 4-1 through Figure 4-6) are based on measurements made on a PCB design with dimensions of 4in (W)  $\times$  3.5in (L)  $\times$  0.062in (H) and 6 copper layers of 2oz copper thickness. See Section 5 section for detailed explanation.  $T_J = 125$ °C, unless stated otherwise.



Figure 4-1. Power Loss vs Output Current



Figure 4-2. Power Loss vs Temperature



Figure 4-3. Typical Safe Operating Area



Figure 4-4. Normalized Power Loss vs Switching Frequency



Figure 4-5. Normalized Power Loss vs Input Voltage



Figure 4-6. Normalized Power Loss vs Duty Cycle

### 4.7 Typical Power Block MOSFET Characteristics

 $T_J = 25$ °C, unless stated otherwise.





Figure 4-7. Single Pulse Current vs Pulse Duration

Figure 4-8. MOSFET Saturation Characteristics





Figure 4-9. MOSFET Transfer Characteristics

Figure 4-10. MOSFET Gate Charge





Figure 4-12. Threshold Voltage vs Temperature





Figure 4-15. MOSFET Body Diode Forward Voltage

Figure 4-16. MOSFET Single Pulse Unclamped **Inductive Switching** 

T<sub>AV</sub> - Time in Avalanche (ms)

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

### 5 Application and Implementation

#### **Note**

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### **5.1 Application Information**

Historically, battery powered tools have favored brushed DC configurations to spin their primary motors, but more recently, the advantages offered by brushless DC operation (BLDC) operation have brought about the advent of popular designs that favor the latter. Those advantages include, but are not limited to higher efficiency and therefore longer battery life, superior reliability, greater peak torque capability, and smooth operation over a wider range of speeds. However, BLDC designs put increased demand for higher power density and current handling capabilities on the power stage responsible for driving the motor.

The CSD88584Q5DC is part of TI's power block product family and is a highly optimized product designed explicitly for the purpose driving higher current DC motors in power and gardening tools. It incorporates TI's latest generation silicon which has been optimized for low resistance to minimize conduction losses and offer excellent thermal performance. The power block utilizes TI's stacked die technology to offer one complete half bridge vertically integrated into a single 5mm × 6mm package with a DualCool exposed metal case. This feature allows the designer to apply a heatsink to the top of the package and pull heat away from the PCB, thus maximizing the power density while reducing the power stage footprint by up to 50%.

### 5.2 Brushless DC Motor With Trapezoidal Control

The trapezoidal commutation control is simple and has fewer switching losses compared to sinusoidal control.



Copyright © 2017, Texas Instruments Incorporated

Figure 5-1. Functional Block Diagram

The block diagram shown in Figure 5-1 offers a simple instruction of what is required to drive a BLDC motor: one microcontroller, one three-phase driver IC, 3 power blocks (historically 6 power MOSFETs) and 3 Hall effect sensors. The microcontroller responsible for block commutation must always know the rotor orientation or its position relative to the stator coils. This is easy achieved with a brushed DC motor due to the fixed geometry and position of the rotor windings, shaft and commutator.

A three-phase BLDC motor requires three Hall effect sensors or a rotary encoder to detect the rotor position in relation to stator armature windings. Combining these three Hall effect sensors output signals, the microcontroller can determine the proper commutation sequence. The three Hall sensors named A, B, and C are mounted on the stator core at 120° intervals and the stator phase windings are implemented in a star configuration. For every 60° of motor rotation, one Hall sensor changes its state. Based on the Hall sensor outputs code, at the end of each block commutation interval the ampere conductors are commutated to the next position. There are 6 steps needed to complete a full electrical cycle. The number of block commutation cycles to complete a full mechanical rotation is determined by the number of rotor pole pairs.



Figure 5-2. Winding Current Waveforms on a BLDC Motor

Figure 5-2 above shows the three phase motor winding currents i\_U, i\_V, and i\_W when running at 100% duty cycle.

Trapezoidal commutation control offers the following advantages:

- Only two windings in series carry the phase winding current at any time while the third winding is open.
- Only one current sensor is necessary for all 3 windings U, V, and W.
- The position of the current sensor allows the use of low-cost shunt resistors.

However, trapezoidal commutation control has the disadvantage of commutation torque ripple. The current sense on a three-phase inverter can be configured to use a single-shunt or three different sense resistors. For cost sensitive applications targeting sensorless control, the three Hall effect sensors can be replaced with BEMF voltage feedback dividers.

To obtain faster motor rotations and higher revolutions per minute (RPM), shorter periods and higher  $V_{IN}$  voltage are necessary. Contrarily, to reduce the rotational speed of the motor, it is necessary to lower the RMS voltage applied across stator windings. This can easily be easily achieved by modulating the duty cycle, while maintain a constant switching frequency. Frequency for the three-phase inverter chosen is usually low between 10kHz to 50kHz to reduce winding losses and to avoid audible noise.

#### 5.3 Power Loss Curves

CSD88584Q5DC was designed to operate up to 7-cell Li-lon battery voltage applications ranging from 18V to 32V, typical 24V. For 8s, input voltages between 32V to 36V, RC snubbers are required for each switch-node U, V, and W. To reduce ringing, refer to the Section 6.1.1 section. In an effort to simplify the design process, Texas Instruments has provided measured power loss performance curves over a variety of typical conditions.

Figure 4-1 plots the CSD88584Q5DC power loss as a function of load current. The measured power loss includes both input conversion loss and gate drive loss.

Equation 1 is used to generate the power loss curve:

Power loss (W) = 
$$(V_{IN} \times I_{IN} \text{ SHUNT}) + (V_{DD} \times I_{DD} \text{ SHUNT}) - (V_{SW} \text{ AVG} \times I_{OUT})$$
 (1)

The power loss measurements were made on the circuit shown in Figure 5-3, power block devices for legs U and V, PB1 and PB2 were disabled by shorting the CSD88584Q5DC high-side and low-side FETs gate-to-source terminals. Current shunt lin\_shunt provides Input current and Idd\_SHUNT provides driver supply current measurements. The winding current is measured from the DC load. An averaging circuit provides switch node W equivalent RMS voltage.



Copyright © 2017, Texas Instruments Incorporated

Figure 5-3. Power Loss Test Circuit

The RMS current on the CSD88584Q5DC device depends on the motor winding current. For trapezoidal control, the MOSFET RMS current is calculated using Equation 2.

$$I_{RMS} = I_{OUT} \times \sqrt{2}$$
 (2)

Taking into consideration system tolerances with the current measurement scheme, the inverter design needs to withstand a 20% overload current.

Table 5-1. RMS and Overload Current Calculations

| Winding RMS Current (A) | CSD88584Q5DC I <sub>RMS</sub> (A) | Overload 120% × I <sub>RMS</sub> (A) |
|-------------------------|-----------------------------------|--------------------------------------|
| 30                      | 42                                | 51                                   |
| 40                      | 56                                | 68                                   |
| 50                      | 70                                | 85                                   |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback

### 5.4 Safe Operating Area (SOA) Curve

The SOA curve in Figure 4-3 provide guidance on the temperature boundaries within an operating system by incorporating the thermal resistance and system power loss. This curve outlines the board and case temperatures required for a given load current. The area under the curve dictates the safe operating area. This curve is based on measurements made on a PCB design with dimensions of 4in (W)  $\times$  3.5in (L)  $\times$  0.062in (H) and 6 copper layers of 2oz copper thickness.

#### 5.5 Normalized Power Loss Curves

The normalized curves in the CSD88584Q5DC data sheet provide guidance on the power loss and SOA adjustments based on application specific needs. These curves show how the power loss and SOA temperature boundaries will adjust for different operation conditions. The primary Y-axis is the normalized change in power loss while the secondary Y-axis is the change in system temperature required in order to comply with the SOA curve. The change in power loss is a multiplier for the typical power loss. The change in SOA temperature is subtracted from the SOA curve.

### 5.6 Design Example - Regulate Current to Maintain Safe Operation

If the case and board temperature of the power block are known, the SOA can be used to determine the maximum allowed current that will maintain operation within the safe operating area of the device. The following procedure outlines how to determine the RMS current limit while maintaining operation within the confines of the SOA, assuming the temperatures of the top of the package and PCB directly underneath the part are known.

- Start at the maximum current of the device on the Y-axis and draw a line from this point at the known top
  case temperature to the known PCB temperature.
- 2. Observe where this point intersects the T<sub>X</sub> line.
- 3. At this intersection with the T<sub>X</sub> line, draw vertical line until you hit the SOA current limit. This intercept is the maximum allowed current at the corresponding power block PCB and case temperatures.

In the example below, we show how to achieve this for the temperatures  $T_C$  = 124°C and  $T_B$  = 120°C. First we draw from 50 A on the Y-axis at 124°C to 120°C on the X-axis. Then, we draw a line up from where this line crosses the  $T_X$  line to see that this line intercepts the SOA at 39A. Thus we can assume if we are measuring a PCB temperature of 124°C, and a top case temperature of 120°C, the power block can handle 39A RMS, at the normalized conditions. At conditions that differ from those in Figure 4-1, the user may be required to make an SOA temperature adjustment on the  $T_X$  line, as shown in the next section.



Figure 5-4. Regulating Current to Maintain Safe Operation

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

### 5.7 Design Example – Regulate Board and Case Temperature to Maintain Safe Operation

In the previous example we showed how given the PCB and case temperature, the current of the power block could be limited to ensure operation within the SOA. Conversely, if the current and other application conditions are known, one can determine from the SOA what board or case temperature the user will need to limit their design to. The user can estimate product loss and SOA boundaries by arithmetic means (see Section 5.7.1 section). Though the power loss and SOA curves in this data sheet are taken for a specific set of test conditions, the following procedure outlines the steps the user should take to predict product performance for any set of system conditions.

#### 5.7.1 Operating Conditions

- Winding output current (I<sub>OUT</sub>) = 40A
- Input voltage (V<sub>IN</sub>) = 32V
- Switching frequency (F<sub>SW</sub>) = 40kHz
- Duty cycle (D.C.) = 95%

#### 5.7.2 Calculating Power Loss

- Power loss at 40A ≈ 4.7W (Figure 4-1)
- Normalized power loss for switching frequency ≈ 1.24 (Figure 4-4)
- Normalized power loss for input voltage ≈ 1.09 (Figure 4-5)
- Normalized power loss for duty cycle ≈ 1.06 (Figure 4-6)
- Final calculated power loss = 4.7W × 1.24 × 1.09 × 1.06 ≈ 6.7W

#### 5.7.3 Calculating SOA Adjustments

- SOA adjustment for switching frequency ≈ 1.7°C (Figure 4-4)
- SOA adjustment for input voltage ≈ 0.6°C (Figure 4-5)
- SOA adjustment for duty cycle ≈ 0.4°C (Figure 4-6)
- Final calculated SOA adjustment = 1.7 + 0.6 + 0.4 ≈ 2.7°C

In the Section 5.6 section above, the estimated power loss of the CSD88584Q5DC would increase to 6.7W. In addition, the maximum allowable board temperature would have to increase by 2.7°C. In Figure 5-5, the SOA graph was adjusted accordingly.

- 1. Start by drawing a horizontal line from the application current (40A) to the SOA curve.
- 2. Draw a vertical line from the SOA curve intercept down to the  $T_X$  line.
- 3. Adjust the intersection point by subtracting the temperature adjustment value.

In this design example, the SOA board/ambient temperature adjustment yields a decrease of allowed junction temperature of 2.7°C from 121.0°C to 118.3°C. Now it is known that the intersection of the case and PCB temperatures on the  $T_X$  line must stay below this point. For instance, if the power block case is observed operating at 124°C, the PCB temperature must in turn be kept under 115°C to maintain this crossover point.



Figure 5-5. Regulate Temperature to Maintain Safe Operation



### 6 Layout

The two key system-level parameters that can be optimized with proper PCB design are electrical and thermal performance. A proper PCB layout will yield maximum performance in both areas. Below are some tips for how to address each.

### 6.1 Layout Guidelines

### 6.1.1 Electrical Performance

The CSD88584Q5DC power block has the ability to switch at voltage rates greater than 1kV/µs. Special care must be then taken with the PCB layout design and placement of the input capacitors; high-current, high dl/dT switching path; current shunt resistors; and GND return planes. As with any high-power inverter operated in hard switching mode, there will be voltage ringing present on the switch nodes U, V, and W. Switch-node ringing appears mainly at the HS FET turnon commutation with positive winding current direction. The U, V, and W phase connections to the BLDC motor can be usually excluded from the ringing behavior since they are subjected to high-peak currents but low dl/dT slew-rates. However, a compact PCB design with short and low-parasitic loop inductances is critical to achieve low ringing and compliance with EMI specifications.

For safe and reliable operation of the three-phase inverter, motor phase currents have to be accurately monitored and reported to the system microcontroller. One current sensor needs to be connected on each motor phase winding U, V, and W. This sensing method is best for current sensing as it provides good accuracy over a wide range of duty cycles, motor torque, and winding currents. Using current sensors is recommended because it is less intrusive to the  $V_{\text{IN}}$  and GND connections.



Copyright © 2017, Texas Instruments Incorporated

Figure 6-1. Recommended Ringing Reduction Components

However, for cost sensitive applications, current sensors are generally replaced with current sense resistors.

- For designs using the 60V three-phase smart gate driver DRV8320SRHBR, current sense resistor R<sub>CS</sub> can be placed between common source terminals for all 3 power block devices CSD88584Q5DC to P<sub>GND</sub> and measured using an external current sense amplifier as depicted in Figure 6-1 above.
- For designs using the 60V three-phase gate driver DRV8323RSRGZT, three current sense resistors R<sub>CS1</sub>, R<sub>CS2</sub> and R<sub>CS3</sub> can be used between each CSD88584Q5DC source terminal to GND and measured by the included DRV8323 current sense amplifiers. The three-phase driver IC should be placed as close as possible to the power block gate GL and GH terminals.

Submit Document Feedback

Breaking the high-current flow path from the source terminals of the power block to GND by introducing the  $R_{CS}$  current shunt resistors introduces parasitic PCB inductance. In the event the switch node waveforms exhibits peak ringing that reaches undesirable levels, the ringing can be reduced by using the following ringing reduction components:

- The use of a high-side gate resistor in series with the GH pin is one effective way to reduce peak ringing.
  The recommended HS FET gate resistor value will range between 4.7Ω to 10Ω depending on the driver IC
  output characteristics used in conjunction with the power block device. The low-side FET gate pin GL should
  connect directly to the driver IC output to avoid any parasitic cdV/dT turnon effect.
- Low inductance MLCC caps C4, C5, and C6 can be used across each power block device from V<sub>IN</sub> to the source terminal P<sub>GND</sub>. MLCC 10nF, 100V, ±10%, X7S, 0402, PN: C1005X7S2A103K050BB are recommended.
- Ringing can be reduced via the implementation of RC snubbers from each switch node U, V, and W to GND. Recommended snubber component values are as follows:
  - Snubber resistors Rs1, Rs2, Rs3: 2.21Ω, 1%, 0.125W, 0805, PN: CRCW08052R21FKEA
  - Snubber caps Cs1, Cs2, and Cs3: MLCC 4.7nF, 100V, X7S, 0402, PN: C1005X7S2A472M050BB

With a switching frequency of 20kHz on the three-phase inverter, the power dissipation on the RC snubber resistor is 80mW per channel. As a result, 0805 package size for resistors Rs1, Rs2, and Rs3 is adequate.

#### 6.1.2 Thermal Considerations

The CSD88584Q5DC power block device has the ability to utilize the PCB copper planes as the primary thermal path. As such, the use of thermal vias included in the footprint is an effective way to pull away heat from the device and into the system board. Concerns regarding solder voids and manufacturability issues can be addressed through the use of three basic tactics to minimize the amount of solder attach that will wick down the via barrel:

- Intentionally space out the vias from one another to avoid a cluster of holes in a given area.
- Use the smallest drill size allowed by the design. The example in Figure 6-2 uses vias with a 10mil drill hole and a 16mil solder pad.
- Tent the opposite side of the via with solder-mask. Ultimately the number and drill size of the thermal vias should align with the end user's PCB design rules and manufacturing capabilities.

To take advantage of the DualCool thermally enhanced package, an external heatsink can be applied on top of the power block devices. For low EMI, the heatsink is usually connected to GND through the mounting screws to the PCB. Gap pad insulators with good thermal conductivity should be used between the top of the package and the heatsink. The Bergquist Sil-Pad 980 is recommended which provides excellent thermal impedance of 1.07°C/W at 50psi.



#### 6.2 Layout Example



Figure 6-2. Top Layer



Figure 6-3. Bottom Layer

The placement of the input capacitors C4, C5, and C6 relative to  $V_{IN}$  and  $P_{GND}$  pins of CSD88584Q5DC device should have the highest priority during the component placement routine. It is critical to minimize the  $V_{IN}$  to GND parasitic loop inductance. A shunt resistor R21 is used between all three U4, U5, and U6 power block source terminals to the input supply GND return pin.

Input RMS current filtering is achieved via two bulk caps C17 and C18. Based on the RMS current ratings, the recommended part number for input bulk is CAP AL, 330µF, 63V, ±20%, PN: EMVA630ADA331MKG5S.

### 7 Device and Documentation Support

### 7.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 7.2 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 7.3 Trademarks

NexFET™ and DualCool™ are trademarks of TI.

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

### 7.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 7.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.



# **8 Revision History**

| Changes from Revision D (December 2018) to Revision E (June 2024)                                                                                 | Page                   |
|---------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|
| Updated the numbering format for tables, figures, and cross-references throughout the do                                                          |                        |
| Added PGND to the Top View pinout diagram                                                                                                         | 1                      |
| Changes from Revision C (January 2018) to Revision D (December 2018)                                                                              | Page                   |
| Updated current sense resistor description in applications section                                                                                | 14                     |
| Changes from Revision B (September 2017) to Revision C (January 2018)                                                                             | Page                   |
| • Changed V <sub>DD</sub> = 10V to V <sub>GS</sub> = 10V on the <i>Power Loss vs Output Current</i> Figure 3-1 plot                               | <u>~</u> _             |
| Changed V <sub>DD</sub> to V <sub>GS</sub> in sections Recommended Operating Conditions, Block Performance     Power Block Device Characteristics | ce, and <i>Typical</i> |
| Changed I <sub>DSS</sub> test condition from 20V to 32V in the <i>Electrical Characteristics</i> table                                            |                        |
| Changes from Revision A (May 2017) to Revision B (September 2017)                                                                                 | Page                   |
| Updated Figure 4-3 to extend to 50A                                                                                                               |                        |
| Changes from Revision * (May 2017) to Revision A (May 2017)                                                                                       | Page                   |
| Updated Gate Driver part number in the Typical Circuit drawing                                                                                    | 1                      |

# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

**Table 9-1. Pin Configuration Table** 

| POSITION | PIN NAME         | DESCRIPTION           |  |  |  |  |  |  |
|----------|------------------|-----------------------|--|--|--|--|--|--|
| 1        | GH               | High Side Gate        |  |  |  |  |  |  |
| 2        | SH               | High Side Gate Return |  |  |  |  |  |  |
| 3-11     | V <sub>SW</sub>  | Switch Node           |  |  |  |  |  |  |
| 12-20    | P <sub>GND</sub> | Power Ground          |  |  |  |  |  |  |
| 21       | NC               | No Connect            |  |  |  |  |  |  |
| 22       | GL               | Low Side Gate         |  |  |  |  |  |  |
| 23-26    | NC               | No Connect            |  |  |  |  |  |  |
| 27       | V <sub>IN</sub>  | Input Voltage         |  |  |  |  |  |  |

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins          | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-------------------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                         |                       |                 | (4)                           | (5)                        |              |                  |
| CSD88584Q5DC          | Active | Production    | VSON-CLIP<br>(DMM)   22 | 2500   LARGE T&R      | ROHS Exempt     | SN                            | Level-1-260C-UNLIM         | -55 to 150   | 88584            |
| CSD88584Q5DC.B        | Active | Production    | VSON-CLIP<br>(DMM)   22 | 2500   LARGE T&R      | ROHS Exempt     | SN                            | Level-1-260C-UNLIM         | -55 to 150   | 88584            |
| CSD88584Q5DCT         | Active | Production    | VSON-CLIP<br>(DMM)   22 | 250   SMALL T&R       | ROHS Exempt     | SN                            | Level-1-260C-UNLIM         | -55 to 150   | 88584            |
| CSD88584Q5DCT.B       | Active | Production    | VSON-CLIP<br>(DMM)   22 | 250   SMALL T&R       | ROHS Exempt     | SN                            | Level-1-260C-UNLIM         | -55 to 150   | 88584            |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

www.ti.com 25-Sep-2024

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |  |  |  |  |
|----|-----------------------------------------------------------|--|--|--|--|
| В0 | Dimension designed to accommodate the component length    |  |  |  |  |
| K0 | Dimension designed to accommodate the component thickness |  |  |  |  |
| W  | Overall width of the carrier tape                         |  |  |  |  |
| P1 | Pitch between successive cavity centers                   |  |  |  |  |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CSD88584Q5DC  | VSON-<br>CLIP   | DMM                | 22 | 2500 | 330.0                    | 15.4                     | 6.3        | 5.3        | 1.2        | 8.0        | 12.0      | Q2               |
| CSD88584Q5DCT | VSON-<br>CLIP   | DMM                | 22 | 250  | 178.0                    | 12.4                     | 6.3        | 5.3        | 1.2        | 8.0        | 12.0      | Q2               |

www.ti.com 25-Sep-2024



### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CSD88584Q5DC  | VSON-CLIP    | DMM             | 22   | 2500 | 333.2       | 345.9      | 28.6        |
| CSD88584Q5DCT | VSON-CLIP    | DMM             | 22   | 250  | 180.0       | 180.0      | 79.0        |



PLASTIC SMALL OUTLINE - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.
- 4. Tie bar size and position may vary.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

- 5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 6. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated