











CSD87355Q5D

SLPS575A -MARCH 2016-REVISED SEPTEMBER 2017

# **CSD87355Q5D Synchronous Buck NexFET™ Power Block**

#### **Features**

- Half-Bridge Power Block
- 92.5% System Efficiency at 25 A
- Up to 45-A Operation
- High-Frequency Operation (Up to 1.5 MHz)
- High-Density SON 5-mm x 6-mm Footprint
- Optimized for 5-V Gate Drive
- Low Switching Losses
- Ultralow Inductance Package
- **RoHS Compliant**
- Halogen Free
- Pb-Free Terminal Plating

# Applications

- Synchronous Buck Converters
  - High-Frequency Applications
  - High-Current, Low Duty Cycle Applications
- Multiphase Synchronous Buck Converters
- POL DC-DC Converters
- IMVP, VRM, and VRD Applications

# 3 Description

The CSD87355Q5D NexFET™ power block is an optimized design for synchronous buck applications offering high-current, high-efficiency, and highfrequency capability in a small 5-mm × 6-mm outline. Optimized for 5-V gate drive applications, this product offers a flexible solution capable of offering a highdensity power supply when paired with any 5-V gate drive from an external controller/driver.

#### **Top View**



## Ordering Information<sup>(1)</sup>

| Device       | Media        | Qty  | Package         | Ship     |
|--------------|--------------|------|-----------------|----------|
| CSD87355Q5D  | 13-Inch Reel | 2500 | SON 5 mm x 6 mm | Tape and |
| CSD87355Q5DT | 7-Inch Reel  | 250  | Plastic Package | Reel     |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### **Typical Circuit** V<sub>DD</sub> DRVH GND Vout LL ENABLE ENABLE PWM CSD87355Q5D Driver IC

#### Typical Power Block Efficiency and Power Loss





# **Table of Contents**

| 1 | Features 1                                       | 6.1 Application Information 10         |
|---|--------------------------------------------------|----------------------------------------|
| 2 | Applications 1                                   | 6.2 Typical Application                |
| 3 | Description 1                                    | 7 Layout 15                            |
| 4 | Revision History                                 | 7.1 Layout Guidelines15                |
| 5 | Specifications                                   | 7.2 Layout Example 16                  |
| , | 5.1 Absolute Maximum Ratings                     | 8 Device and Documentation Support 17  |
|   | 5.2 Handling Ratings                             | 8.1 Community Resources                |
|   | 5.3 Recommended Operating Conditions             | 8.2 Trademarks17                       |
|   | 5.4 Thermal Information                          | 8.3 Electrostatic Discharge Caution    |
|   | 5.5 Power Block Performance                      | 8.4 Glossary17                         |
|   | 5.6 Electrical Characteristics                   | 9 Mechanical, Packaging, and Orderable |
|   | 5.7 Typical Power Block Device Characteristics 5 | 9.1 Q5D Package Dimensions             |
| _ | 5.8 Typical Power Block MOSFET Characteristics 7 | 9.2 Land Pattern Recommendation        |
| 6 | Application and Implementation 10                | 9.3 Stencil Recommendation             |
|   |                                                  |                                        |

# 4 Revision History

| CI | hanges from Original (March 2016) to Revision A                                        | Pag |
|----|----------------------------------------------------------------------------------------|-----|
| •  | Added footnote for Z <sub>DS(ON)</sub> in the <i>Electrical Characteristics</i> table. |     |
| •  | Deleted the Q5D Tape and Reel Information section                                      | 1   |



## **Specifications**

#### 5.1 Absolute Maximum Ratings

 $T_{\Delta} = 25^{\circ}C$  (unless otherwise noted)<sup>(1)</sup>

| -A = 0 (a000 0                    | · · · · · · · · · · · · · · ·                  |                             |     |      |
|-----------------------------------|------------------------------------------------|-----------------------------|-----|------|
|                                   |                                                | MIN                         | MAX | UNIT |
| Voltage                           | V <sub>IN</sub> to P <sub>GND</sub>            | -0.8                        | 30  | V    |
|                                   | T <sub>G</sub> to T <sub>GR</sub>              | -8                          | 10  | V    |
|                                   | B <sub>G</sub> to P <sub>GND</sub>             | -8                          | 10  | V    |
| Pulsed current rating, ID         | M <sup>(2)</sup>                               |                             | 120 | Α    |
| Power dissipation, P <sub>D</sub> |                                                |                             | 12  | W    |
| Avalancha anarav E                | Sync FET, I <sub>D</sub> = 89 A, L = 0.1 mH    |                             | 396 | mJ   |
| Avalanche energy E <sub>AS</sub>  | Control FET, I <sub>D</sub> = 50 A, L = 0.1 mH |                             | 125 | mJ   |
| Operating junction temp           | erature, T <sub>J</sub>                        | ure, T <sub>J</sub> –55 150 |     | °C   |

Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated is not implied. Exposure to absolutemaximum-rated conditions for extended periods may affect device reliability.

#### 5.2 Handling Ratings

|                  |                           | MIN         | MAX | UNIT |
|------------------|---------------------------|-------------|-----|------|
| T <sub>stg</sub> | Storage temperature range | <b>-</b> 55 | 150 | °C   |

## 5.3 Recommended Operating Conditions

 $T_A = 25^{\circ}$  (unless otherwise noted)

|              |                                                 | MIN | MAX  | UNIT |
|--------------|-------------------------------------------------|-----|------|------|
| $V_{GS}$     | Gate drive voltage                              | 4.5 | 10   | V    |
| $V_{IN}$     | Input supply voltage                            |     | 27   | ٧    |
| $f_{\sf SW}$ | Switching frequency $C_{BST} = 0.1 \mu F$ (min) | 200 | 1500 | kHz  |
|              | Operating current                               |     | 45   | Α    |
| $T_{J}$      | Operating temperature                           |     | 125  | °C   |

#### 5.4 Thermal Information

 $T_{\Delta} = 25^{\circ}C$  (unless otherwise stated)

| - A — -         | - (                                                                       |     |     |     |      |
|-----------------|---------------------------------------------------------------------------|-----|-----|-----|------|
|                 | THERMAL METRIC                                                            | MIN | TYP | MAX | UNIT |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance (min Cu) <sup>(1)(2)</sup>         |     |     | 102 | °C/W |
|                 | Junction-to-ambient thermal resistance (max Cu) <sup>(1)</sup> (2)        |     |     | 50  | °C/W |
| В               | Junction-to-case thermal resistance (top of package) (2)                  |     |     | 20  | °C/W |
| $R_{\theta JC}$ | Junction-to-case thermal resistance (P <sub>GND</sub> pin) <sup>(2)</sup> |     |     | 2   | °C/W |

## 5.5 Power Block Performance

T<sub>A</sub> = 25° (unless otherwise noted)

| PARAMETER                                            | TEST CONDITIONS                                                                                                                                                                                       | MIN | TYP | MAX | UNIT |
|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| Power loss, P <sub>LOSS</sub> <sup>(1)</sup>         | $\begin{aligned} & V_{IN} = 12 \; V, \; V_{GS} = 5 \; V, \; V_{OUT} = 1.3 \; V, \\ & I_{OUT} = 25 \; A, \; f_{SW} = 500 \; kHz, \\ & L_{OUT} = 0.29 \; \mu H, \; T_{J} = 25 ^{\circ} C \end{aligned}$ |     | 2.8 |     | W    |
| V <sub>IN</sub> quiescent current, I <sub>QVIN</sub> | $T_G$ to $T_{GR} = 0 \text{ V}$ , $B_G$ to $P_{GND} = 0 \text{ V}$                                                                                                                                    |     | 10  |     | μΑ   |

Measurement made with six 10 μF (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across V<sub>IN</sub> to P<sub>GND</sub> pins and using a high current 5 V driver IC.

Pulse duration  $\leq$  50 µS. Duty cycle  $\leq$  0.01.

Device mounted on FR4 material with 1 inch<sup>2</sup> (6.45 cm<sup>2</sup>) Cu.  $R_{\theta JC}$  is determined with the device mounted on a 1 inch<sup>2</sup> (6.45 cm<sup>2</sup>), 2 oz. (0.071 mm thick) Cu pad on a 1.5 inches × 1.5 inches  $(3.81~\text{cm} \times 3.81~\text{cm})$ , 0.06 inch (1.52 mm) thick FR4 board.  $R_{\theta JC}$  is specified by design while  $R_{\theta JA}$  is determined by the user's board



#### 5.6 Electrical Characteristics

 $T_A = 25^{\circ}C$  (unless otherwise stated)

| PARAMETER                          |                                  | TEST COMPITIONS                                                                                                                                                                     | Q1 CONTROL FET |      |      | Q2 SYNC FET |      |      | LINUT |
|------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|------|------|-------------|------|------|-------|
|                                    |                                  | TEST CONDITIONS                                                                                                                                                                     | MIN            | TYP  | MAX  | MIN         | TYP  | MAX  | UNIT  |
| STATIC CH                          | ARACTERISTICS                    |                                                                                                                                                                                     |                |      |      |             |      | •    |       |
| BV <sub>DSS</sub>                  | Drain-to-source voltage          | $V_{GS} = 0 \text{ V}, I_{DS} = 250 \mu\text{A}$                                                                                                                                    | 30             |      |      | 30          |      |      | V     |
| I <sub>DSS</sub>                   | Drain-to-source leakage current  | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 24 V                                                                                                                                       |                |      | 1    |             |      | 1    | μА    |
| I <sub>GSS</sub>                   | Gate-to-source leakage current   | V <sub>DS</sub> = 0 V,<br>V <sub>GS</sub> = +10 / -8 V                                                                                                                              |                |      | 100  |             |      | 100  | nA    |
| V <sub>GS(th)</sub>                | Gate-to-source threshold voltage | $V_{DS} = V_{GS}, I_{DS} = 250 \mu A$                                                                                                                                               | 1.00           |      | 1.90 | 0.75        |      | 1.20 | V     |
| Z <sub>DS(ON)</sub> <sup>(1)</sup> | Drain-to-source ON impedance     | $V_{\rm IN} = 12 \text{ V}, V_{\rm GS} = 5 \text{ V}, \ V_{\rm OUT} = 1.3 \text{ V}, I_{\rm OUT} = 25 \text{ A}, \ f_{\rm SW} = 500 \text{ kHz}, \ L_{\rm OUT} = 0.29  \mu\text{H}$ |                | 3.9  |      |             | 0.9  |      | mΩ    |
| g <sub>fs</sub>                    | Transconductance                 | $V_{DS} = 3 \text{ V}, I_{DS} = 20 \text{ A}$                                                                                                                                       |                | 90   |      |             | 151  |      | S     |
| DYNAMIC (                          | CHARACTERISTICS                  |                                                                                                                                                                                     |                |      |      |             |      |      |       |
| C <sub>ISS</sub>                   | Input capacitance                |                                                                                                                                                                                     |                | 1430 | 1860 |             | 3570 | 4640 | pF    |
| Coss                               | Output capacitance               | $V_{GS} = 0 \text{ V}, V_{DS} = 15 \text{ V},$<br>f = 1  MHz                                                                                                                        |                | 716  | 930  |             | 1730 | 2240 | pF    |
| C <sub>RSS</sub>                   | Reverse transfer capacitance     | - J - 1 WII 12                                                                                                                                                                      |                | 25   | 32   |             | 52   | 67   | pF    |
| R <sub>G</sub>                     | Series gate resistance           |                                                                                                                                                                                     |                | 0.6  | 1.2  |             | 0.7  | 1.4  | Ω     |
| Q <sub>g</sub>                     | Gate charge total (4.5 V)        |                                                                                                                                                                                     |                | 10.5 | 13.7 |             | 24.3 | 31.5 | nC    |
| Q <sub>gd</sub>                    | Gate charge – gate-to-drain      | V <sub>DS</sub> = 15 V,                                                                                                                                                             |                | 2.3  |      |             | 4.1  |      | nC    |
| Q <sub>gs</sub>                    | Gate charge – gate-to-source     | I <sub>DS</sub> = 20 A                                                                                                                                                              |                | 3.2  |      |             | 5.6  |      | nC    |
| Q <sub>g(th)</sub>                 | Gate charge at V <sub>th</sub>   |                                                                                                                                                                                     |                | 1.7  |      |             | 2.8  |      | nC    |
| Q <sub>OSS</sub>                   | Output charge                    | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 0 V                                                                                                                                       |                | 18   |      |             | 40   |      | nC    |
| t <sub>d(on)</sub>                 | Turn on delay time               |                                                                                                                                                                                     |                | 8    |      |             | 10   |      | ns    |
| t <sub>r</sub>                     | Rise time                        | $V_{DS} = 15 \text{ V}, V_{GS} = 4.5 \text{ V},$                                                                                                                                    |                | 18   |      |             | 14   |      | ns    |
| t <sub>d(off)</sub>                | Turn off delay time              | $I_{DS} = 20 \text{ A}, R_G = 2 \Omega$                                                                                                                                             |                | 13   |      |             | 27   |      | ns    |
| t <sub>f</sub>                     | Fall time                        |                                                                                                                                                                                     |                | 3    |      |             | 6    |      | ns    |
| DIODE CHA                          | RACTERISTICS                     | ·                                                                                                                                                                                   | •              |      |      |             |      |      |       |
| $V_{SD}$                           | Diode forward voltage            | I <sub>DS</sub> = 20 A, V <sub>GS</sub> = 0 V                                                                                                                                       |                | 0.8  | 1.0  |             | 0.8  | 1.0  | V     |
| Q <sub>rr</sub>                    | Reverse recovery charge          | V <sub>dd</sub> = 17 V, I <sub>F</sub> = 20 A,                                                                                                                                      |                | 43   |      |             | 82   |      | nC    |
| t <sub>rr</sub>                    | Reverse recovery time            | di/dt = 300 A/μs                                                                                                                                                                    |                | 23.8 |      |             | 32.3 |      | ns    |

(1) Equivalent based on application testing. See *Application and Implementation* section for details.



Max  $R_{\theta JA} = 50^{\circ} C/W$  when mounted on 1 inch<sup>2</sup> (6.45 cm<sup>2</sup>) of 2 oz. (0.071-mm thick) Cu.



Max  $R_{\theta JA} = 102^{\circ} C/W$  when mounted on minimum pad area of 2 oz. (0.071-mm thick) Cu.



## 5.7 Typical Power Block Device Characteristics

 $T_J$  = 125°C, unless stated otherwise. The Typical Power Block System Characteristic curves Figure 3, , and Figure 4 are based on measurements made on a PCB design with dimensions of 4" (W) × 3.5" (L) × 0.062" (H) and 6 copper layers of 1-oz. copper thickness. See *Application and Implementation* for detailed explanation.





## Typical Power Block Device Characteristics (continued)

T<sub>J</sub> = 125°C, unless stated otherwise. The Typical Power Block System Characteristic curves Figure 3, , and Figure 4 are based on measurements made on a PCB design with dimensions of 4" (W) x 3.5" (L) x 0.062" (H) and 6 copper layers of 1oz. copper thickness. See Application and Implementation for detailed explanation.

1.1





Figure 5. Normalized Power Loss vs Switching Frequency









Figure 7. Normalized Power Loss vs. Output Voltage

Figure 8. Normalized Power Loss vs Output Inductance



## 5.8 Typical Power Block MOSFET Characteristics

 $T_A = 25$ °C, unless stated otherwise.



# **INSTRUMENTS**

## Typical Power Block MOSFET Characteristics (continued)

 $T_A = 25$ °C, unless stated otherwise.



Figure 19. Control MOSFET RDS(ON) vs VGS

Figure 20. Sync MOSFET  $\rm R_{DS(ON)}$  vs  $\rm V_{GS}$ 



## Typical Power Block MOSFET Characteristics (continued)

 $T_A = 25$ °C, unless stated otherwise.





## 6 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 6.1 Application Information

The CSD87355Q5D NexFET power block is an optimized design for synchronous buck applications using 5-V gate drive. The Control FET and Sync FET silicon are parametrically tuned to yield the lowest power loss and highest system efficiency. As a result, a new rating method is needed which is tailored towards a more systems centric environment. System level performance curves such as Power Loss, Safe Operating Area, and normalized graphs allow engineers to predict the product performance in the actual application.

#### 6.1.1 Equivalent System Performance

Many of today's high performance computing systems require low power consumption in an effort to reduce system operating temperatures and improve overall system efficiency. This has created a major emphasis on improving the conversion efficiency of today's Synchronous Buck Topology. In particular, there has been an emphasis in improving the performance of the critical Power Semiconductor in the Power Stage of this application (see Figure 27). As such, optimization of the power semiconductors in these applications, needs to go beyond simply reducing  $R_{\text{DS(ON)}}$ .



Figure 27.



#### Application Information (continued)

The CSD87355Q5D is part of Tl's Power Block product family which is a highly optimized product for use in a synchronous buck topology requiring high current, high efficiency, and high frequency. It incorporates Tl's latest generation silicon which has been optimized for switching performance, as well as minimizing losses associated with  $Q_{GD}$ ,  $Q_{GS}$ , and  $Q_{RR}$ . Furthermore, Tl's patented packaging technology has minimized losses by nearly eliminating parasitic elements between the Control FET and Sync FET connections (see Figure 28). A key challenge solved by Tl's patented packaging technology is the system level impact of Common Source Inductance (CSI). CSI greatly impedes the switching characteristics of any MOSFET which in turn increases switching losses and reduces system efficiency. As a result, the effects of CSI need to be considered during the MOSFET selection process. In addition, standard MOSFET switching loss equations used to predict system efficiency need to be modified in order to account for the effects of CSI. Further details behind the effects of CSI and modification of switching loss equations are outlined in Tl's Application Note SLPA009.



Figure 28.

The combination of TI's latest generation silicon and optimized packaging technology has created a benchmarking solution that outperforms industry standard MOSFET chipsets of similar  $R_{DS(ON)}$  and MOSFET chipsets with lower  $R_{DS(ON)}$ . Figure 29 and Figure 30 compare the efficiency and power loss performance of the CSD87355Q5D versus industry standard MOSFET chipsets commonly used in this type of application. This comparison purely focuses on the efficiency and generated loss of the power semiconductors only. The performance of CSD87355Q5D clearly highlights the importance of considering the Effective AC On-Impedance  $(Z_{DS(ON)})$  during the MOSFET selection process of any new design. Simply normalizing to traditional MOSFET  $R_{DS(ON)}$  specifications is not an indicator of the actual in-circuit performance when using TI's Power Block technology.

# TEXAS INSTRUMENTS

#### Application Information (continued)



Table 1 compares the traditional DC measured  $R_{\rm DS(ON)}$  of CSD87355Q5D versus its  $Z_{\rm DS(ON)}$ . This comparison takes into account the improved efficiency associated with TI's patented packaging technology. As such, when comparing TI's Power Block products to individually packaged discrete MOSFETs or dual MOSFETs in a standard package, the in-circuit switching performance of the solution must be considered. In this example, individually packaged discrete MOSFETs or dual MOSFETs in a standard package would need to have DC measured  $R_{\rm DS(ON)}$  values that are equivalent to CSD87355Q5D's  $Z_{\rm DS(ON)}$  value in order to have the same efficiency performance at full load. Mid to light-load efficiency will still be lower with individually packaged discrete MOSFETs or dual MOSFETs in a standard package.

Table 1. Comparison of  $R_{DS(ON)}$  vs  $Z_{DS(ON)}$ 

| PARAMETER                                                             | HS  | 3   | L   |     |      |
|-----------------------------------------------------------------------|-----|-----|-----|-----|------|
| PARAMETER                                                             | TYP | MAX | TYP | MAX | UNIT |
| Effective AC On-Impedance Z <sub>DS(ON)</sub> (V <sub>GS</sub> = 5 V) | 3.9 | =   | 0.9 | -   | mΩ   |
| DC Measured R <sub>DS(ON)</sub> (V <sub>GS</sub> = 4.5 V)             | 3.9 | 4.7 | 1.5 | 1.8 | mΩ   |

#### 6.1.2 Power Loss Curves

MOSFET centric parameters such as  $R_{DS(ON)}$  and  $Q_{gd}$  are needed to estimate the loss generated by the devices. In an effort to simplify the design process for engineers, Texas Instruments has provided measured power loss performance curves. Figure 1 plots the power loss of the CSD87355Q5D as a function of load current. This curve is measured by configuring and running the CSD87355Q5D as it would be in the final application (see Figure 31). The measured power loss is the CSD87355Q5D loss and consists of both input conversion loss and gate drive loss. Equation 1 is used to generate the power loss curve.

$$(V_{IN} \times I_{IN}) + (V_{DD} \times I_{DD}) - (V_{SW AVG} \times I_{OUT}) = Power Loss$$
 (1)

The power loss curve in Figure 1 is measured at the maximum recommended junction temperatures of 125°C under isothermal test conditions.

#### 6.1.3 Safe Operating Curves (SOA)

The SOA curves in the CSD87355Q5D data sheet provides guidance on the temperature boundaries within an operating system by incorporating the thermal resistance and system power loss. Figure 3 to Figure 4 outline the temperature and airflow conditions required for a given load current. The area under the curve dictates the safe operating area. All the curves are based on measurements made on a PCB design with dimensions of  $4"(W) \times 3.5"(L) \times 0.062"(T)$  and 6 copper layers of 1-oz. copper thickness.



#### 6.1.4 Normalized Curves

The normalized curves in the CSD87355Q5D data sheet provides guidance on the Power Loss and SOA adjustments based on their application specific needs. These curves show how the power loss and SOA boundaries will adjust for a given set of system conditions. The primary Y-axis is the normalized change in power loss and the secondary Y-axis is the change is system temperature required in order to comply with the SOA curve. The change in power loss is a multiplier for the Power Loss curve and the change in temperature is subtracted from the SOA curve.

#### 6.2 Typical Application

Copyright © 2016-2017, Texas Instruments Incorporated



Figure 31.



## **Typical Application (continued)**

#### 6.2.1 Design Example: Calculating Power Loss and SOA

The user can estimate product loss and SOA boundaries by arithmetic means (see *Operating Conditions*). Though the Power Loss and SOA curves in this data sheet are taken for a specific set of test conditions, the following procedure will outline the steps the user should take to predict product performance for any set of system conditions.

#### 6.2.2 Operating Conditions

- Output Current = 25 A
- Input Voltage = 7 V
- Output Voltage = 1.4 V
- Switching Frequency = 800 kHz
- Inductor = 0.2 μH

#### 6.2.2.1 Calculating Power Loss

- Power Loss at 25 A = 3.62 W (Figure 1)
- Normalized Power Loss for input voltage ≈ 0.99 (Figure 6)
- Normalized Power Loss for output voltage ≈ 1.02 (Figure 7)
- Normalized Power Loss for switching frequency ≈ 1.06 (Figure 5)
- Normalized Power Loss for output inductor ≈ 1.03 (Figure 8)
- Final calculated Power Loss = 3.62 W x 0.99 x 1.02 x 1.06 x 1.03 ≈ 3.99 W

#### 6.2.2.2 Calculating SOA Adjustments

- SOA adjustment for input voltage ≈ -0.24°C (Figure 6)
- SOA adjustment for output voltage ≈ 0.63°C (Figure 7)
- SOA adjustment for switching frequency ≈ 2.12°C (Figure 5)
- SOA adjustment for output inductor ≈ 0.91°C (Figure 8)
- Final calculated SOA adjustment = -0.24 + 0.63 + 2.12 + 0.91 ≈ 3.42C

In the previous design example, the estimated power loss of the CSD87355Q5D would increase to 4 W. In addition, the maximum allowable board and/or ambient temperature would have to decrease by 3.4°C. Figure 32 graphically shows how the SOA curve would be adjusted accordingly.

- 1. Start by drawing a horizontal line from the application current to the SOA curve.
- 2. Draw a vertical line from the SOA curve intercept down to the board/ambient temperature.
- 3. Adjust the SOA board/ambient temperature by subtracting the temperature adjustment value.

In the design example, the SOA temperature adjustment yields a reduction in allowable board/ambient temperature of 3.4°C. In the event the adjustment value is a negative number, subtracting the negative number would yield an increase in allowable board/ambient temperature.



Figure 32. Power Block SOA



## 7 Layout

## 7.1 Layout Guidelines

There are two key system-level parameters that can be addressed with a proper PCB design: electrical and thermal performance. Properly optimizing the PCB layout will yield maximum performance in both areas. The following sections provide a brief description on how to address each parameter.

#### 7.1.1 Electrical Performance

The Power Block has the ability to switch voltages at rates greater than 10 kV/µs. Take special care with the PCB layout design and placement of the input capacitors, Driver IC, and output inductor.

- The placement of the input capacitors relative to the Power Block's VIN and PGND pins should have the highest priority during the component placement routine. It is critical to minimize these node lengths. As such, ceramic input capacitors need to be placed as close as possible to the VIN and PGND pins (see Figure 33). The example in Figure 33 uses 6 x 10-µF ceramic capacitors (TDK Part # C3216X5R1C106KT or equivalent). Notice there are ceramic capacitors on both sides of the board with an appropriate amount of vias interconnecting both layers. In terms of priority of placement next to the Power Block, C5, C7, C19, and C8 should follow in order.
- The Driver IC should be placed relatively close to the Power Block Gate pins. T<sub>G</sub> and B<sub>G</sub> should connect to the outputs of the Driver IC. The T<sub>GR</sub> pin serves as the return path of the high-side gate drive circuitry and should be connected to the Phase pin of the IC (sometimes called LX, LL, SW, PH, etc.). The bootstrap capacitor for the Driver IC will also connect to this pin.
- The switching node of the output inductor should be placed relatively close to the Power Block VSW pins.
   Minimizing the node length between these two components will reduce the PCB conduction losses and actually reduce the switching noise level.
- In the event the switch node waveform exhibits ringing that reaches undesirable levels, the use of a Boost Resistor or RC snubber can be an effective way to reduce the peak ring level. The recommended Boost Resistor value will range between 1  $\Omega$  to 4.7  $\Omega$  depending on the output characteristics of Driver IC used in conjunction with the Power Block. The RC snubber values can range from 0.5  $\Omega$  to 2.2  $\Omega$  for the R and 330 pF to 2200 pF for the C. Refer to TI App Note SLUP100 for more details on how to properly tune the RC snubber values. The RC snubber should be placed as close as possible to the Vsw node and PGND see Figure 33. (1)

#### 7.1.2 Thermal Considerations

The Power Block has the ability to use the GND planes as the primary thermal path. As such, the use of thermal vias is an effective way to pull away heat from the device and into the system board. Concerns of solder voids and manufacturability problems can be addressed by the use of three basic tactics to minimize the amount of solder attach that will wick down the via barrel:

- Intentionally space out the vias from each other to avoid a cluster of holes in a given area.
- Use the smallest drill size allowed in your design. The example in Figure 33 uses vias with a 10 mil drill hole and a 16 mil capture pad.
- Tent the opposite side of the via with solder-mask.

In the end, the number and drill size of the thermal vias should align with the end user's PCB design rules and manufacturing capabilities.

Keong W. Kam, David Pommerenke, "EMI Analysis Methods for Synchronous Buck Converter EMI Root Cause Analysis", University of Missouri – Rolla



# 7.2 Layout Example



Figure 33. Recommended PCB Layout (Top View)



# 8 Device and Documentation Support

#### 8.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 8.2 Trademarks

NexFET, E2E are trademarks of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 8.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 8.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### 9.1 Q5D Package Dimensions



| DIM | MILLIM | ETERS | INCHES |       |  |  |
|-----|--------|-------|--------|-------|--|--|
| DIM | MIN    | MAX   | MIN    | MAX   |  |  |
| а   | 1.40   | 1.5   | 0.055  | 0.059 |  |  |
| b   | 0.360  | 0.460 | 0.014  | 0.018 |  |  |
| С   | 0.150  | 0.250 | 0.006  | 0.010 |  |  |
| c1  | 0.150  | 0.250 | 0.006  | 0.010 |  |  |
| d   | 1.630  | 1.730 | 0.064  | 0.068 |  |  |
| d1  | 0.280  | 0.380 | 0.011  | 0.015 |  |  |
| d2  | 0.200  | 0.300 | 0.008  | 0.012 |  |  |
| d3  | 0.291  | 0.391 | 0.012  | 0.015 |  |  |
| D1  | 4.900  | 5.100 | 0.193  | 0.201 |  |  |
| D2  | 4.269  | 4.369 | 0.168  | 0.172 |  |  |
| E   | 4.900  | 5.100 | 0.193  | 0.201 |  |  |
| E1  | 5.900  | 6.100 | 0.232  | 0.240 |  |  |
| E2  | 3.106  | 3.206 | 0.122  | 0.126 |  |  |
| е   | 1.27   | TYP   | 0.0    | )50   |  |  |
| f   | 0.396  | 0.496 | 0.016  | 0.020 |  |  |
| L   | 0.510  | 0.710 | 0.020  | 0.028 |  |  |
| θ   | 0.00   | _     | _      | _     |  |  |
| K   | 0.8    | 312   | 0.032  |       |  |  |



#### 9.2 Land Pattern Recommendation



NOTE: Dimensions are in mm (inches).

#### 9.3 Stencil Recommendation



NOTE: Dimensions are in mm (inches).

For recommended circuit layout for PCB designs, see application note SLPA005 – Reducing Ringing Through PCB Layout Techniques.

www.ti.com 17-Jun-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins      | Package qty   Carrier | RoHS        | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|---------------------|-----------------------|-------------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                     |                       | (5)         | (4)                           | (5)                        |              | (6)          |
| CSD87355Q5D           | Active | Production    | LSON-CLIP (DQY)   8 | 2500   LARGE T&R      | ROHS Exempt | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 150   | 87355D       |
| CSD87355Q5D.B         | Active | Production    | LSON-CLIP (DQY)   8 | 2500   LARGE T&R      | ROHS Exempt | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 150   | 87355D       |
| CSD87355Q5DG4         | Active | Production    | LSON-CLIP (DQY)   8 | 2500   LARGE T&R      | ROHS Exempt | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 150   | 87355D       |
| CSD87355Q5DG4.B       | Active | Production    | LSON-CLIP (DQY)   8 | 2500   LARGE T&R      | ROHS Exempt | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 150   | 87355D       |
| CSD87355Q5DT          | Active | Production    | LSON-CLIP (DQY)   8 | 250   SMALL T&R       | ROHS Exempt | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 150   | 87355D       |
| CSD87355Q5DT.B        | Active | Production    | LSON-CLIP (DQY)   8 | 250   SMALL T&R       | ROHS Exempt | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 150   | 87355D       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Jun-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jun-2025

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CSD87355Q5D   | LSON-<br>CLIP   | DQY                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 6.3        | 1.8        | 8.0        | 12.0      | Q2               |
| CSD87355Q5DG4 | LSON-<br>CLIP   | DQY                | 8 | 2500 | 330.0                    | 12.4                     | 5.3        | 6.3        | 1.8        | 8.0        | 12.0      | Q2               |
| CSD87355Q5DT  | LSON-<br>CLIP   | DQY                | 8 | 250  | 180.0                    | 12.4                     | 5.3        | 6.3        | 1.8        | 8.0        | 12.0      | Q2               |

www.ti.com 18-Jun-2025



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CSD87355Q5D   | LSON-CLIP    | DQY             | 8    | 2500 | 346.0       | 346.0      | 33.0        |
| CSD87355Q5DG4 | LSON-CLIP    | DQY             | 8    | 2500 | 346.0       | 346.0      | 33.0        |
| CSD87355Q5DT  | LSON-CLIP    | DQY             | 8    | 250  | 182.0       | 182.0      | 20.0        |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated