

Order

Now





SLPS574B-FEBRUARY 2016-REVISED APRIL 2018

# CSD87335Q3D Synchronous Buck NexFET<sup>™</sup> Power Block

Technical

Documents

#### Features 1

- Half-Bridge Power Block
- Up to 27-V VIN
- 93.5% System Efficiency at 15 A
- Up to 25-A Operation
- High-Frequency Operation (Up to 1.5 MHz)
- High-Density SON 3.3-mm × 3.3-mm Footprint
- Optimized for 5-V Gate Drive
- Low-Switching Losses
- Ultra-Low Inductance Package
- **RoHS** Compliant
- Halogen Free
- Lead-Free Terminal Plating

#### Applications 2

- Synchronous Buck Converters
  - High-Frequency Applications
  - High-Current, Low-Duty Cycle Applications
- Multiphase Synchronous Buck Converters
- POL DC-DC Converters
- IMVP, VRM, and VRD Applications

# 3 Description

Tools &

Software

The CSD87335Q3D NexFET™ power block is an optimized design for synchronous buck applications offering high-current, high-efficiency, and highfrequency capability in a small 3.3-mm × 3.3-mm outline. Optimized for 5-V gate drive applications, this product offers a flexible solution capable of offering a high-density power supply when paired with any 5-V gate drive from an external controller or driver.

Support &

Community

22



#### Device Information<sup>(1)</sup>

| DEVICE       | MEDIA        | QTY  | PACKAGE                              | SHIP        |
|--------------|--------------|------|--------------------------------------|-------------|
| CSD87335Q3D  | 13-Inch Reel | 2500 | SON                                  | Tape        |
| CSD87335Q3DT | 7-Inch Reel  | 250  | 3.30-mm × 3.30-mm<br>Plastic Package | and<br>Reel |

(1) For all available packages, see the orderable addendum at the end of the data sheet.



**Typical Power Block Efficiency and Power Loss** 



Copyright © 2016–2018, Texas Instruments Incorporated

# **Table of Contents**

| 1 | Features 1      |                                             |  |  |  |  |
|---|-----------------|---------------------------------------------|--|--|--|--|
| 2 | Арр             | lications 1                                 |  |  |  |  |
| 3 | B Description 1 |                                             |  |  |  |  |
| 4 | Rev             | ision History 2                             |  |  |  |  |
| 5 | Spe             | cifications 3                               |  |  |  |  |
|   | 5.1             | Absolute Maximum Ratings 3                  |  |  |  |  |
|   | 5.2             | Recommended Operating Conditions            |  |  |  |  |
|   | 5.3             | Thermal Information 3                       |  |  |  |  |
|   | 5.4             | Power Block Performance 3                   |  |  |  |  |
|   | 5.5             | Electrical Characteristics 4                |  |  |  |  |
|   | 5.6             | Typical Power Block Device Characteristics  |  |  |  |  |
|   | 5.7             | Typical Power Block MOSFET Characteristics7 |  |  |  |  |
| 6 | Арр             | lications and Implementation 10             |  |  |  |  |
|   | 6.1             | Application Information 10                  |  |  |  |  |
|   | 6.2             | Power Loss Curves 12                        |  |  |  |  |
|   | 6.3             | Safe Operating Curves (SOA) 12              |  |  |  |  |
|   | 6.4             | Normalized Curves 12                        |  |  |  |  |

|   | 6.5  | Calculating Power Loss and SOA                  | 13 |
|---|------|-------------------------------------------------|----|
| 7 | Rec  | ommended PCB Design Overview                    | 15 |
|   | 7.1  | Electrical Performance                          | 15 |
|   | 7.2  | Thermal Performance                             | 16 |
| 8 | Dev  | ice and Documentation Support                   | 17 |
|   | 8.1  | Receiving Notification of Documentation Updates | 17 |
|   | 8.2  | Community Resources                             | 17 |
|   | 8.3  | Trademarks                                      | 17 |
|   | 8.4  | Electrostatic Discharge Caution                 | 17 |
|   | 8.5  | Glossary                                        | 17 |
| 9 | Mec  | hanical, Packaging, and Orderable               |    |
|   | Info | rmation                                         |    |
|   | 9.1  | Q3D Package Dimensions                          | 18 |
|   | 9.2  | Land Pattern Recommendation                     | 19 |
|   | 9.3  | Stencil Recommendation                          | 19 |
|   | 9.4  | Q3D Tape and Reel Information                   |    |
|   | 9.5  | Pin Configuration                               | 20 |

# 4 Revision History

| Changes from Revision A (October 2017) to Revision B        | Page |  |  |  |
|-------------------------------------------------------------|------|--|--|--|
| Updated Figure 33 top layer showing pins 1 and 2 connected. |      |  |  |  |
| Changes from Original (February 2016) to Revision A         | Page |  |  |  |
| Corrected X & Y axis labels on Figure 29                    |      |  |  |  |
|                                                             |      |  |  |  |



#### www.ti.com



#### CSD87335Q3D SLPS574B – FEBRUARY 2016 – REVISED APRIL 2018

## 5 Specifications

## 5.1 Absolute Maximum Ratings

 $T_A = 25^{\circ}C$  (unless otherwise noted)<sup>(1)</sup>

|                                       |                                                          | MIN | MAX | UNIT |
|---------------------------------------|----------------------------------------------------------|-----|-----|------|
|                                       | V <sub>IN</sub> to P <sub>GND</sub>                      |     | 30  |      |
|                                       | V <sub>SW</sub> to P <sub>GND</sub>                      |     | 30  |      |
| Voltage                               | V <sub>SW</sub> to P <sub>GND</sub> (10 ns)              |     | 32  | V    |
|                                       | T <sub>G</sub> to T <sub>GR</sub>                        | -8  | 10  |      |
|                                       | B <sub>G</sub> to P <sub>GND</sub>                       | -8  | 10  |      |
| Pulsed current rating, $I_{DM}^{(2)}$ |                                                          |     | 70  | А    |
| Power dissipation, P <sub>D</sub>     |                                                          |     | 6   | W    |
| Avalanche energy, E <sub>AS</sub>     | Sync FET, $I_D = 51 \text{ A}$ , $L = 0.1 \text{ mH}$    |     | 130 | ml   |
|                                       | Control FET, $I_D = 33 \text{ A}$ , $L = 0.1 \text{ mH}$ |     | 54  | mJ   |
| Operating junction and storage        | e temperature, T <sub>J</sub> , T <sub>STG</sub>         | -55 | 150 | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the Recommended Operating Conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) Pulse duration  $\leq$  50 µs, duty cycle  $\leq$  1%.

## 5.2 Recommended Operating Conditions

 $T_A = 25^{\circ}C$  (unless otherwise noted)

|                 |                       |                                 | MIN | MAX  | UNIT |
|-----------------|-----------------------|---------------------------------|-----|------|------|
| $V_{GS}$        | Gate drive voltage    |                                 | 4.5 | 8    | V    |
| V <sub>IN</sub> | Input supply voltage  |                                 |     | 27   | V    |
| $f_{\rm SW}$    | Switching frequency   | $C_{BST} = 0.1 \ \mu F \ (min)$ |     | 1500 | kHz  |
|                 | Operating current     |                                 |     | 25   | А    |
| TJ              | Operating temperature |                                 |     | 125  | °C   |

#### 5.3 Thermal Information

 $T_A = 25^{\circ}C$  (unless otherwise stated)

|                 | THERMAL METRIC                                                            | MIN | TYP | MAX | UNIT |
|-----------------|---------------------------------------------------------------------------|-----|-----|-----|------|
| Р               | Junction-to-ambient thermal resistance (min Cu) <sup>(1)</sup>            |     |     | 135 | °C/W |
| $R_{\thetaJA}$  | Junction-to-ambient thermal resistance (max Cu) <sup>(1)(2)</sup>         |     |     | 73  | °C/W |
| Р               | Junction-to-case thermal resistance (top of package) <sup>(1)</sup>       |     |     | 29  | °C/W |
| $R_{\theta JC}$ | Junction-to-case thermal resistance (P <sub>GND</sub> pin) <sup>(1)</sup> |     |     | 2.5 | °C/W |

R<sub>θJC</sub> is determined with the device mounted on a 1-in<sup>2</sup> (6.45-cm<sup>2</sup>), 2-oz (0.071-mm) thick Cu pad on a 1.5-in x 1.5-in (3.81-cm x 3.81-cm), 0.06-in (1.52-mm) thick FR4 board. R<sub>θJC</sub> is specified by design while R<sub>θJA</sub> is determined by the user's board design.

(2) Device mounted on FR4 material with  $1-in^2$  (6.45-cm<sup>2</sup>) Cu.

### 5.4 Power Block Performance<sup>(1)</sup>

 $T_A = 25^{\circ}C$  (unless otherwise noted)

|                   | PARAMETER                         | TEST CONDITIONS                                   | MIN | TYP | MAX | UNIT |
|-------------------|-----------------------------------|---------------------------------------------------|-----|-----|-----|------|
| P <sub>LOSS</sub> | Power loss <sup>(1)</sup>         |                                                   |     | 1.5 |     | W    |
| I <sub>QVIN</sub> | V <sub>IN</sub> quiescent current | $T_G$ to $T_{GR}$ = 0 V, $B_G$ to $P_{GND}$ = 0 V |     | 10  |     | μA   |

 Measurement made with six 10-µF (TDK C3216X5R1C106KT or equivalent) ceramic capacitors placed across V<sub>IN</sub> to P<sub>GND</sub> pins and using a high-current 5-V driver IC. SLPS574B-FEBRUARY 2016-REVISED APRIL 2018



www.ti.com

## 5.5 Electrical Characteristics

 $T_A = 25^{\circ}C$  (unless otherwise stated)

|                        | DADAMETED                          |                                                                                                                                   | Q1 (        | Control F | ET   | Q2   | Sync FE1 | Г    |      |
|------------------------|------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------------|-----------|------|------|----------|------|------|
| PARAMETER              |                                    | TEST CONDITIONS                                                                                                                   | MIN TYP MAX |           |      | MIN  | TYP      | MAX  | UNIT |
| STATIC                 | CHARACTERISTICS                    |                                                                                                                                   |             |           |      |      |          |      |      |
| BV <sub>DSS</sub>      | Drain-to-source voltage            | $V_{GS} = 0 V, I_{DS} = 250 \mu A$                                                                                                | 30          |           |      | 30   |          |      | V    |
| I <sub>DSS</sub>       | Drain-to-source leakage<br>current | $V_{GS} = 0 V, V_{DS} = 24 V$                                                                                                     |             |           | 1    |      |          | 1    | μA   |
| I <sub>GSS</sub>       | Gate-to-source leakage current     | V <sub>DS</sub> = 0 V,<br>V <sub>GS</sub> = +10 V / -8 V                                                                          |             |           | 100  |      |          | 100  | nA   |
| V <sub>GS(th)</sub>    | Gate-to-source threshold voltage   | $V_{DS} = V_{GS}$ , $I_{DS} = 250 \ \mu A$                                                                                        | 1.0         |           | 1.9  | 0.75 |          | 1.20 | V    |
| Z <sub>DS(on)</sub>    | Effective AC on-impedance          | $V_{IN} = 12 V, V_{GS} = 5 V,$<br>$V_{OUT} = 1.3 V, I_{OUT} = 15 A,$<br>$f_{SW} = 500 \text{ kHz},$<br>$L_{OUT} = 950 \text{ nH}$ |             | 6.7       |      |      | 1.9      |      | mΩ   |
| <b>g</b> <sub>fs</sub> | Transconductance                   | $V_{DS} = 3 V, I_{DS} = 15 A$                                                                                                     |             | 59        |      |      | 107      |      | S    |
| DYNAMI                 | C CHARACTERISTICS                  |                                                                                                                                   |             |           |      |      |          |      |      |
| C <sub>ISS</sub>       | Input capacitance                  | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = 15 V,<br>f = 1 MHz                                                                       |             | 805       | 1050 |      | 1620     | 2100 | pF   |
| C <sub>OSS</sub>       | Output capacitance                 |                                                                                                                                   |             | 412       | 536  |      | 783      | 1020 | pF   |
| C <sub>RSS</sub>       | Reverse transfer capacitance       | J = 1 10112                                                                                                                       |             | 15        | 20   |      | 28       | 36   | pF   |
| R <sub>G</sub>         | Series gate resistance             |                                                                                                                                   |             | 1.2       | 2.4  |      | 0.6      | 1.2  | Ω    |
| Qg                     | Gate charge total (4.5 V)          |                                                                                                                                   |             | 5.7       | 7.4  |      | 10.7     | 14.0 | nC   |
| Q <sub>gd</sub>        | Gate charge – gate-to-drain        | V <sub>DS</sub> = 15 V,                                                                                                           |             | 1.1       |      |      | 1.7      |      | nC   |
| Q <sub>gs</sub>        | Gate charge – gate-to-source       | I <sub>DS</sub> = 15 A                                                                                                            |             | 2.1       |      |      | 2.8      |      | nC   |
| Q <sub>g(th)</sub>     | Gate charge at Vth                 |                                                                                                                                   |             | 1.1       |      |      | 1.4      |      | nC   |
| Q <sub>OSS</sub>       | Output charge                      | $V_{DS} = 15 \text{ V}, V_{GS} = 0 \text{ V}$                                                                                     |             | 11        |      |      | 19       |      | nC   |
| t <sub>d(on)</sub>     | Turnon delay time                  |                                                                                                                                   |             | 8         |      |      | 8        |      | ns   |
| t <sub>r</sub>         | Rise time                          | V <sub>DS</sub> = 15 V, V <sub>GS</sub> = 4.5 V,                                                                                  |             | 29        |      |      | 27       |      | ns   |
| t <sub>d(off)</sub>    | Turnoff delay time                 | $I_{DS} = 15 \text{ A}, \text{ R}_{G} = 2 \Omega$                                                                                 |             | 13        |      |      | 17       |      | ns   |
| t <sub>f</sub>         | Fall time                          |                                                                                                                                   |             | 4         |      |      | 5        |      | ns   |
| DIODE C                | CHARACTERISTICS                    |                                                                                                                                   |             | ·         | I    |      |          | I    |      |
| V <sub>SD</sub>        | Diode forward voltage              | I <sub>DS</sub> = 15 A, V <sub>GS</sub> = 0 V                                                                                     |             | 0.8       | 1.0  |      | 0.8      | 1.0  | V    |
| Q <sub>rr</sub>        | Reverse recovery charge            | $V_{DS} = 15 \text{ V}, I_{F} = 15 \text{ A},$                                                                                    |             | 24        |      |      | 40       |      | nC   |
| t <sub>rr</sub>        | Reverse recovery time              | di/dt = 300 A/µs                                                                                                                  |             | 17        |      |      | 22       |      | ns   |



 $\label{eq:rescaled} \begin{array}{l} Max \; R_{\theta JA} = 73 \mbox{°C/W} \\ \mbox{when mounted on 1 } in^2 \\ (6.45 \; cm^2) \; of \; 2\text{-}oz \\ (0.071\text{-}mm) \; thick \; Cu. \end{array}$ 



Max  $R_{\theta JA} = 135^{\circ}C/W$ when mounted on minimum pad area of 2-oz. (0.071-mm) thick Cu.



#### 5.6 Typical Power Block Device Characteristics

Test conditions:  $V_{IN}$  = 12 V,  $V_{DD}$  = 5 V,  $f_{SW}$  = 500 kHz,  $V_{OUT}$  = 1.3 V,  $L_{OUT}$  = 950 nH,  $I_{OUT}$  = 25 A,  $T_J$  = 125°C, unless stated otherwise.



(1) The Typical Power Block System Characteristic curves are based on measurements made on a PCB design with dimensions of 4 in (W) × 3.5 in (L) × 0.062 in (H) and 6 copper layers of 1-oz copper thickness. See *Applications and Implementation* section for detailed explanation.

## **Typical Power Block Device Characteristics (continued)**

Test conditions:  $V_{IN} = 12 \text{ V}$ ,  $V_{DD} = 5 \text{ V}$ ,  $f_{SW} = 500 \text{ kHz}$ ,  $V_{OUT} = 1.3 \text{ V}$ ,  $L_{OUT} = 950 \text{ nH}$ ,  $I_{OUT} = 25 \text{ A}$ ,  $T_{J} = 125^{\circ}$ C, unless stated otherwise.



Figure 7. Normalized Power Loss vs Output Voltage

Figure 8. Normalized Power Loss vs Output Inductance



## 5.7 Typical Power Block MOSFET Characteristics

 $T_A = 25^{\circ}C$ , unless stated otherwise.



# **Typical Power Block MOSFET Characteristics (continued)**

#### $T_A = 25^{\circ}C$ , unless stated otherwise.





## **Typical Power Block MOSFET Characteristics (continued)**

 $T_A = 25^{\circ}C$ , unless stated otherwise.



INSTRUMENTS

**EXAS** 

www.ti.com

## 6 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 6.1 Application Information

#### 6.1.1 Equivalent System Performance

Many of today's high-performance computing systems require low-power consumption in an effort to reduce system operating temperatures and improve overall system efficiency. This has created a major emphasis on improving the conversion efficiency of today's synchronous buck topology. In particular, there has been an emphasis in improving the performance of the critical power semiconductor in the power stage of this application (see Figure 27). As such, optimization of the power semiconductors in these applications, needs to go beyond simply reducing R<sub>DS(ON)</sub>.



Figure 27. Equivalent System Schematic

The CSD87335Q3D is part of TI's power block product family which is a highly optimized product for use in a synchronous buck topology requiring high current, high efficiency, and high frequency. It incorporates TI's latest generation silicon which has been optimized for switching performance, as well as minimizing losses associated with  $Q_{GD}$ ,  $Q_{GS}$ , and  $Q_{RR}$ . Furthermore, TI's patented packaging technology has minimized losses by nearly eliminating parasitic elements between the control FET and sync FET connections (see Figure 28). A key challenge solved by TI's patented packaging technology is the system level impact of Common Source Inductance (CSI). CSI greatly impedes the switching characteristics of any MOSFET which in turn increases switching losses and reduces system efficiency. As a result, the effects of CSI need to be considered during the MOSFET selection process. In addition, standard MOSFET switching loss equations used to predict system efficiency need to be modified in order to account for the effects of CSI. Further details behind the effects of CSI and modification of switching loss equations are outlined in *Power Loss Calculation With Common Source Inductance Consideration for Synchronous Buck Converters* (SLPA009).



#### CSD87335Q3D SLPS574B – FEBRUARY 2016 – REVISED APRIL 2018

### **Application Information (continued)**



Figure 28. Elimination of Parasitic Inductances

The combination of TI's latest generation silicon and optimized packaging technology has created a benchmarking solution that outperforms industry standard MOSFET chipsets of similar  $R_{DS(ON)}$  and MOSFET chipsets with lower  $R_{DS(ON)}$ . Figure 29 and Figure 30 compare the efficiency and power loss performance of the CSD87335Q3D versus industry standard MOSFET chipsets commonly used in this type of application. This comparison purely focuses on the efficiency and generated loss of the power semiconductors only. The performance of CSD87335Q3D clearly highlights the importance of considering the effective AC on-impedance ( $Z_{DS(ON)}$ ) during the MOSFET selection process of any new design. Simply normalizing to traditional MOSFET  $R_{DS(ON)}$  specifications is not an indicator of the actual in-circuit performance when using TI's power block technology.





#### **Application Information (continued)**

Table 1 compares the traditional DC measured  $R_{DS(ON)}$  of CSD87335Q3D versus its  $Z_{DS(ON)}$ . This comparison takes into account the improved efficiency associated with TI's patented packaging technology. As such, when comparing TI's power block products to individually packaged discrete MOSFETs or dual MOSFETs in a standard package, the in-circuit switching performance of the solution must be considered. In this example, individually packaged discrete MOSFETs or dual MOSFETs or dual MOSFETs or dual MOSFETs or dual MOSFETs in a standard package would need to have DC measured  $R_{DS(ON)}$  values that are equivalent to CSD87335Q3D's  $Z_{DS(ON)}$  value in order to have the same efficiency performance at full load. Mid to light-load efficiency will still be lower with individually packaged discrete MOSFETs in a standard package.

| DADAMETED                                                      | F   | IS  | L   | S   |
|----------------------------------------------------------------|-----|-----|-----|-----|
| PARAMETER                                                      | ТҮР | MAX | ТҮР | MAX |
| Effective AC on-impedance $Z_{DS(ON)}$ (V <sub>GS</sub> = 5 V) | 6.7 | —   | 1.9 | —   |
| DC measured $R_{DS(ON)}$ (V <sub>GS</sub> = 4.5 V)             | 6.7 | 8.1 | 3.1 | 3.9 |

#### Table 1. Comparison of R<sub>DS(ON)</sub> vs. Z<sub>DS(ON)</sub>

The CSD87335Q3D NexFET<sup>™</sup> power block is an optimized design for synchronous buck applications using 5-V gate drive. The control FET and sync FET silicon are parametrically tuned to yield the lowest power loss and highest system efficiency. As a result, a new rating method is needed which is tailored towards a more systems-centric environment. System-level performance curves such as power loss, Safe Operating Area (SOA), and normalized graphs allow engineers to predict the product performance in the actual application.

#### 6.2 Power Loss Curves

MOSFET centric parameters such as  $R_{DS(ON)}$  and  $Q_{gd}$  are needed to estimate the loss generated by the devices. In an effort to simplify the design process for engineers, Texas Instruments has provided measured power loss performance curves. Figure 1 plots the power loss of the CSD87335Q3D as a function of load current. This curve is measured by configuring and running the CSD87335Q3D as it would be in the final application (see Figure 31). The measured power loss is the CSD87335Q3D loss and consists of both input conversion loss and gate drive loss. Equation 1 is used to generate the power loss curve.

 $(V_{IN} \times I_{IN}) + (V_{DD} \times I_{DD}) - (V_{SW AVG} \times I_{OUT}) = Power loss$ 

(1)

The power loss curve in Figure 1 is measured at the maximum recommended junction temperatures of 125°C under isothermal test conditions.

#### 6.3 Safe Operating Curves (SOA)

The SOA curves in the CSD87335Q3D data sheet provides guidance on the temperature boundaries within an operating system by incorporating the thermal resistance and system power loss. to Figure 4 outline the temperature and airflow conditions required for a given load current. The area under the curve dictates the safe operating area. All the curves are based on measurements made on a PCB design with dimensions of 4 in (W) × 3.5 in (L) × 0.062 in (T) and 6 copper layers of 1-oz copper thickness.

#### 6.4 Normalized Curves

The normalized curves in the CSD87335Q3D data sheet provides guidance on the power loss and SOA adjustments based on their application specific needs. These curves show how the power loss and SOA boundaries will adjust for a given set of systems conditions. The primary Y-axis is the normalized change in power loss and the secondary Y-axis is the change in system temperature required in order to comply with the SOA curve. The change in power loss is a multiplier for the power loss curve and the change in temperature is subtracted from the SOA curve.



#### Normalized Curves (continued)



Copyright © 2017, Texas Instruments Incorporated

Figure 31. Typical Application

#### 6.5 Calculating Power Loss and SOA

The user can estimate product loss and SOA boundaries by arithmetic means (see *Design Example* section). Though the power loss and SOA curves in this data sheet are taken for a specific set of test conditions, the following procedure will outline the steps the user should take to predict product performance for any set of system conditions.

#### 6.5.1 Design Example

Operating conditions:

- Output current = 15 A
- Input voltage = 14 V
- Output voltage = 1.4 V
- Switching frequency = 750 kHz
- Inductor = 600 nH

#### 6.5.2 Calculating Power Loss

- Power loss at 15 A = 1.92 W (Figure 1)
- Normalized power loss for input voltage ≈ 1.01 (Figure 6)
- Normalized power loss for output voltage ≈ 1.01 (Figure 7)
- Normalized power loss for switching frequency ≈ 1.08 (Figure 5)
- Normalized power loss for output inductor ≈ 1.01 (Figure 8)
- Final calculated power loss =  $1.92 \text{ W} \times 1.01 \times 1.01 \times 1.08 \times 1.01 \approx 2.14 \text{ W}$

#### 6.5.3 Calculating SOA Adjustments

- SOA adjustment for input voltage ≈ 0.14°C (Figure 6)
- SOA adjustment for output voltage  $\approx 0.17^{\circ}C$  (Figure 7)
- SOA adjustment for switching frequency ≈ 1.32°C (Figure 5)
- SOA adjustment for output inductor ≈ 0.18°C (Figure 8)
- Final calculated SOA adjustment = 0.14 + 0.17 + 1.32 + 0.18 ≈ 1.81°C



#### Calculating Power Loss and SOA (continued)

In the design example above, the estimated power loss of the CSD87335Q3D would increase to 2.14 W. In addition, the maximum allowable board and/or ambient temperature would have to decrease by 1.81°C. Figure 32 graphically shows how the SOA curve would be adjusted accordingly.

- 1. Start by drawing a horizontal line from the application current to the SOA curve.
- 2. Draw a vertical line from the SOA curve intercept down to the board/ambient temperature.
- 3. Adjust the SOA board/ambient temperature by subtracting the temperature adjustment value.

In the design example, the SOA temperature adjustment yields a reduction in allowable board/ambient temperature of 1.81°C. In the event the adjustment value is a negative number, subtracting the negative number would yield an increase in allowable board/ambient temperature.



Figure 32. Power Block SOA



## 7 Recommended PCB Design Overview

There are two key system-level parameters that can be addressed with a proper PCB design: electrical and thermal performance. Properly optimizing the PCB layout will yield maximum performance in both areas. A brief description on how to address each parameter is provided.

### 7.1 Electrical Performance

The power block has the ability to switch voltages at rates greater than 10 kV/µs. Special care must be then taken with the PCB layout design and placement of the input capacitors, driver IC, and output inductor.

- The placement of the input capacitors relative to the power block's VIN and PGND pins should have the highest priority during the component placement routine. It is critical to minimize these node lengths. As such, ceramic input capacitors need to be placed as close as possible to the VIN and PGND pins (see Figure 33). The example in Figure 33 uses 6 × 10-µF ceramic capacitors (TDK Part # C3216X5R1C106KT or equivalent). Notice there are ceramic capacitors on both sides of the board with an appropriate amount of vias interconnecting both layers. In terms of priority of placement next to the power block, C5, C7, C19, and C8 should follow in order.
- The driver IC should be placed relatively close to the power block gate pins. T<sub>G</sub> and B<sub>G</sub> should connect to the outputs of the driver IC. The T<sub>GR</sub> pin serves as the return path of the high-side gate drive circuitry and should be connected to the phase pin of the IC (sometimes called LX, LL, SW, PH, etc.). The bootstrap capacitor for the driver IC will also connect to this pin.
- The switching node of the output inductor should be placed relatively close to the power block VSW pins. Minimizing the node length between these two components will reduce the PCB conduction losses and actually reduce the switching noise level. In the event the switch node waveform exhibits ringing that reaches undesirable levels, the use of a boost resistor or RC snubber can be an effective way to easily reduce the peak ring level. The recommended boost resistor value will range between 1  $\Omega$  to 4.7  $\Omega$  depending on the output characteristics of driver IC used in conjunction with the power block. The RC snubber values can range from 0.5  $\Omega$  to 2.2  $\Omega$  for the R and 330 pF to 2200 pF for the C. Please refer to *Snubber Circuits: Theory, Design and Application* (SLUP100) for more details on how to properly tune the RC snubber values. The RC snubber should be placed as close as possible to the Vsw node and PGND (see Figure 33). <sup>(1)</sup>
- (1) Keong W. Kam, David Pommerenke, "EMI Analysis Methods for Synchronous Buck Converter EMI Root Cause Analysis", University of Missouri Rolla

#### CSD87335Q3D SLPS574B – FEBRUARY 2016 – REVISED APRIL 2018



www.ti.com

## 7.2 Thermal Performance

The power block has the ability to utilize the GND planes as the primary thermal path. As such, the use of thermal vias is an effective way to pull away heat from the device and into the system board. Concerns of solder voids and manufacturability problems can be addressed by the use of three basic tactics to minimize the amount of solder attach that will wick down the via barrel:

- Intentionally space out the vias from each other to avoid a cluster of holes in a given area.
- Use the smallest drill size allowed in your design. The example in Figure 33 uses vias with a 10-mil drill hole and a 16-mil capture pad.
- Tent the opposite side of the via with solder-mask.

In the end, the number and drill size of the thermal vias should align with the end user's PCB design rules and manufacturing capabilities.



Figure 33. Recommended PCB Layout (Top Down)



## 8 Device and Documentation Support

#### 8.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.2 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support TI's Design Support** Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 8.3 Trademarks

NexFET, E2E are trademarks of Texas Instruments. All other trademarks are the property of their respective owners.

#### 8.4 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## 8.5 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

CSD87335Q3D SLPS574B-FEBRUARY 2016-REVISED APRIL 2018

www.ti.com

## 9 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

### 9.1 Q3D Package Dimensions



| DIM | MILLIMETERS |       | INCHES    |       |
|-----|-------------|-------|-----------|-------|
| DIM | MIN         | MAX   | MIN       | MAX   |
| A   | 1.400       | 1.500 | 0.055     | 0.059 |
| b   | 0.280       | 0.400 | 0.011     | 0.016 |
| b1  | 0.310 NOM   |       | 0.012 NOM |       |
| С   | 0.150       | 0.250 | 0.006     | 0.010 |
| c1  | 0.150       | 0.250 | 0.006     | 0.010 |
| d   | 0.940       | 1.040 | 0.037     | 0.041 |
| d1  | 0.160       | 0.260 | 0.006     | 0.010 |
| d2  | 0.150       | 0.250 | 0.006     | 0.010 |
| d3  | 0.250       | 0.350 | 0.010     | 0.014 |
| d4  | 0.175       | 0.275 | 0.007     | 0.011 |
| D1  | 3.200       | 3.400 | 0.126     | 0.134 |
| D2  | 2.650       | 2.750 | 0.104     | 0.108 |
| E   | 3.200       | 3.400 | 0.126     | 0.134 |
| E1  | 3.200       | 3.400 | 0.126     | 0.134 |
| E2  | 1.750       | 1.850 | 0.069     | 0.073 |
| е   | 0.650 TYP   |       | 0.026 TYP |       |
| L   | 0.400       | 0.500 | 0.016     | 0.020 |
| θ   | 0.00        | _     | —         | _     |
| К   | 0.300 TYP   |       | 0.012 TYP |       |

Copyright © 2016–2018, Texas Instruments Incorporated



#### 9.2 Land Pattern Recommendation



NOTE: Dimensions are in mm (inches).

#### 9.3 Stencil Recommendation



NOTE: Dimensions are in mm (inches).

For recommended circuit layout for PCB designs, see *Reducing Ringing Through PCB Layout Techniques* (SLPA005).

#### 9.4 Q3D Tape and Reel Information



NOTES: 1. 10-sprocket hole-pitch cumulative tolerance ±0.2.

- 2. Camber not to exceed 1 mm in 100 mm, noncumulative over 250 mm.
- 3. Material: black static-dissipative polystyrene.
- 4. All dimensions are in mm, unless otherwise specified.
- 5. Thickness: 0.3 ±0.05 mm.
- 6. MSL1 260°C (IR and convection) PbF reflow compatible.

## 9.5 Pin Configuration

| POSITION | DESIGNATION      |
|----------|------------------|
| Pin 1    | V <sub>IN</sub>  |
| Pin 2    | V <sub>IN</sub>  |
| Pin 3    | T <sub>G</sub>   |
| Pin 4    | T <sub>GR</sub>  |
| Pin 5    | B <sub>G</sub>   |
| Pin 6    | V <sub>SW</sub>  |
| Pin 7    | V <sub>SW</sub>  |
| Pin 8    | V <sub>SW</sub>  |
| Pin 9    | P <sub>GND</sub> |



### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins      | Package qty   Carrier | RoHS        | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|---------------------|-----------------------|-------------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                     |                       | (3)         | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                     |                       |             | (4)           | (5)                |              |              |
| CSD87335Q3D           | Active | Production    | LSON-CLIP (DQZ)   8 | 2500   LARGE T&R      | ROHS Exempt | NIPDAU   SN   | Level-1-260C-UNLIM | -55 to 150   | 87335D       |
| CSD87335Q3D.B         | Active | Production    | LSON-CLIP (DQZ)   8 | 2500   LARGE T&R      | ROHS Exempt | NIPDAU        | Level-1-260C-UNLIM | -55 to 150   | 87335D       |
| CSD87335Q3DG4         | Active | Production    | LSON-CLIP (DQZ)   8 | 2500   LARGE T&R      | ROHS Exempt | NIPDAU        | Level-1-260C-UNLIM | -55 to 150   | 87335D       |
| CSD87335Q3DG4.B       | Active | Production    | LSON-CLIP (DQZ)   8 | 2500   LARGE T&R      | ROHS Exempt | NIPDAU        | Level-1-260C-UNLIM | -55 to 150   | 87335D       |
| CSD87335Q3DT          | Active | Production    | LSON-CLIP (DQZ)   8 | 250   SMALL T&R       | ROHS Exempt | NIPDAU   SN   | Level-1-260C-UNLIM | -55 to 150   | 87335D       |
| CSD87335Q3DT.B        | Active | Production    | LSON-CLIP (DQZ)   8 | 250   SMALL T&R       | ROHS Exempt | NIPDAU        | Level-1-260C-UNLIM | -55 to 150   | 87335D       |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# PACKAGE OPTION ADDENDUM

17-Jun-2025

# **DQZ0008A**



# **PACKAGE OUTLINE**

# LSON-CLIP - 1.55 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# DQZ0008A

# **EXAMPLE BOARD LAYOUT**

# LSON-CLIP - 1.55 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations are shown.



# DQZ0008A

# **EXAMPLE STENCIL DESIGN**

# LSON-CLIP - 1.55 mm max height

PLASTIC SMALL OUTLINE - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated