









CSD23382F4

SLPS453E - MAY 2014 - REVISED JANUARY 2022

# CSD23382F4 12-V P-Channel FemtoFET

#### 1 Features

- Low on-resistance
- Ultra-low  $Q_g$  and  $Q_{gd}$
- Ultra-small footprint (0402 case size)
  - 1.0 mm × 0.6 mm
- Low profile
  - 0.36-mm maximum height
- Integrated ESD protection diode
  - Rated > 2-kV HBM
  - Rated > 2-kV CDM
- Pb terminal plating
- Halogen free
- RoHS compliant

### 2 Applications

- Optimized for load switch applications
- Optimized for general purpose switching applications
- **Battery applications**
- Handheld and mobile applications

# 3 Description

This 66-mΩ, 12-V P-channel FemtoFET™ MOSFET is designed and optimized to minimize the footprint in many handheld and mobile applications. This technology is capable of replacing standard small signal MOSFETs while providing at least a 60% reduction in footprint size.



**Typical Device Dimensions** 

#### **Product Summary**

| T <sub>A</sub> = 25° | С                             | TYPICAL VA               | UNIT |    |  |
|----------------------|-------------------------------|--------------------------|------|----|--|
| V <sub>DS</sub>      | Drain-to-source voltage       | age –12                  |      | V  |  |
| Qg                   | Gate charge total (-4.5 V)    | 1.04                     | 1.04 |    |  |
| Q <sub>gd</sub>      | Gate charge gate-to-drain     | 0.15                     | nC   |    |  |
|                      |                               | V <sub>GS</sub> = -1.8 V | 149  |    |  |
| R <sub>DS(on)</sub>  | Drain-to-source on-resistance | V <sub>GS</sub> = -2.5 V | 90   | mΩ |  |
|                      |                               | V <sub>GS</sub> = -4.5 V | 66   |    |  |
| V <sub>GS(th)</sub>  | Threshold voltage             | -0.8                     |      | V  |  |

### Ordering Information<sup>(1)</sup>

| DEVICE      | QTY  | MEDIA       | PACKAGE                                  | SHIP     |
|-------------|------|-------------|------------------------------------------|----------|
| CSD23382F4  | 3000 | 7-inch reel | Femto (0402)                             | Tape and |
| CSD23382F4T | 250  | 7-inch reel | 1.0 mm × 0.6 mm<br>Land Grid Array (LGA) | reel     |

For all available packages, see the orderable addendum at the end of the data sheet.

#### **Absolute Maximum Ratings**

| , 10001010 maximum 11011190          |                                                            |            |      |  |  |  |  |
|--------------------------------------|------------------------------------------------------------|------------|------|--|--|--|--|
| $T_A = 25$                           | °C                                                         | VALUE      | UNIT |  |  |  |  |
| $V_{DS}$                             | Drain-to-source voltage                                    | -12        | V    |  |  |  |  |
| V <sub>GS</sub>                      | Gate-to-source voltage                                     | ±8         | V    |  |  |  |  |
| I <sub>D</sub>                       | Continuous drain current <sup>(1)</sup>                    | -3.5       | Α    |  |  |  |  |
| I <sub>DM</sub>                      | Pulsed drain current, T <sub>A</sub> = 25°C <sup>(2)</sup> | -22        | Α    |  |  |  |  |
|                                      | Continuous gate clamp current                              | -35        | A    |  |  |  |  |
| I <sub>G</sub>                       | Pulsed gate clamp current <sup>(2)</sup>                   | -350       | mA   |  |  |  |  |
| P <sub>D</sub>                       | Power dissipation <sup>(1)</sup>                           | 500        | mW   |  |  |  |  |
| \/                                   | Human body model (HBM)                                     | 2          | kV   |  |  |  |  |
| $V_{(ESD)}$                          | Charged device model (CDM)                                 | 2          | kV   |  |  |  |  |
| T <sub>J</sub> ,<br>T <sub>stg</sub> | Operating junction and storage temperature range           | -55 to 150 | °C   |  |  |  |  |

- Typical  $R_{\theta JA}$  = 85°C/W on 1-inch<sup>2</sup> (6.45 cm<sup>2</sup>), 2-oz. (0.071-mm thick) Cu pad on a 0.06-inch (1.52 mm) thick FR4
- (2) Pulse duration ≤ 100 µs, duty cycle ≤ 1%



**Top View** 



# **Table of Contents**

| 1 Features                         | 1              | 6.1 Trademarks                                   |       |
|------------------------------------|----------------|--------------------------------------------------|-------|
| 2 Applications                     | 1              |                                                  |       |
| 3 Description                      | 1              |                                                  |       |
| 4 Revision History                 |                | 7 Mechanical, Packaging, and Orderable Informati | on8   |
| 5 Specifications                   |                | 7.1 Mechanical Dimensions                        | 8     |
| 5.1 Electrical Characteristics     | <mark>3</mark> | 7.2 Recommended Minimum PCB Layout               | 9     |
| 5.2 Thermal Information            | <mark>3</mark> | 7.3 Recommended Stencil Pattern                  | 9     |
| 5.3 Typical MOSFET Characteristics | 4              | 7.4 CSD23382F4 Embossed Carrier Tape Dimension   | ons10 |
| 6 Device and Documentation Support |                | •                                                |       |
|                                    |                |                                                  |       |
|                                    |                |                                                  |       |
|                                    |                |                                                  |       |

# **4 Revision History**

| NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | •                                      |
|------------------------------------------------------------------------------------------------|----------------------------------------|
| Changes from Revision D (October 2021) to Revision E (January 2022)                            | Page                                   |
| Changed maximum height from "0.35-mm" to "0.36-mm" in Features section                         |                                        |
| • Changed maximum height from "0.35-mm" to "0.36-mm" in Typical Device Dimensions              | ······································ |
| • Changed maximum height from "0.35-mm" to "0.36-mm" in <i>Mechanical Dimensions</i> section   | 8                                      |
| Changes from Revision C (October 2014) to Revision D (October 2021)                            | Page                                   |
| Updated the numbering format for tables, figures, and cross-references throughout the docum    | ent                                    |
| Added footnote with link to support document                                                   | 9                                      |
| Changes from Revision B (July 2014) to Revision C (October 2014)                               | Page                                   |
| Corrected timing V <sub>DS</sub> to read –6 V                                                  |                                        |
| 0 20                                                                                           |                                        |

# **5 Specifications**

# **5.1 Electrical Characteristics**

(T<sub>A</sub> = 25°C unless otherwise stated)

|                     | PARAMETER                        | TEST CONDITIONS                                                   | MIN  | TYP   | MAX  | UNIT |
|---------------------|----------------------------------|-------------------------------------------------------------------|------|-------|------|------|
| STATIC              | CHARACTERISTICS                  |                                                                   |      |       | •    |      |
| BV <sub>DSS</sub>   | Drain-to-Source Voltage          | V <sub>GS</sub> = 0 V, I <sub>DS</sub> = -250 μA                  | -12  |       |      | V    |
| I <sub>DSS</sub>    | Drain-to-Source Leakage Current  | V <sub>GS</sub> = 0 V, V <sub>DS</sub> = -9.6 V                   |      |       | -1   | μA   |
| I <sub>GSS</sub>    | Gate-to-Source Leakage Current   | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = -8 V                     |      |       | -10  | μA   |
| V <sub>GS(th)</sub> | Gate-to-Source Threshold Voltage | $V_{DS} = V_{GS}$ , $I_{DS} = 250 \mu A$                          | -0.5 | -0.8  | -1.1 | V    |
|                     |                                  | V <sub>GS</sub> = -1.8 V, I <sub>DS</sub> = -0.1 A                |      | 149   | 199  | mΩ   |
| R <sub>DS(on)</sub> | Drain-to-Source On-Resistance    | $V_{GS} = -2.5 \text{ V}, I_{DS} = -0.5 \text{ A}$                |      | 90    | 105  | mΩ   |
|                     |                                  | $V_{GS} = -4.5 \text{ V}, I_{DS} = -0.5 \text{ A}$                |      | 66    | 76   | mΩ   |
| g <sub>fs</sub>     | Transconductance                 | V <sub>DS</sub> = -10 V, I <sub>DS</sub> = -0.5 A                 |      | 3.4   |      | S    |
| DYNAM               | IC CHARACTERISTICS               |                                                                   |      |       |      |      |
| C <sub>iss</sub>    | Input Capacitance                |                                                                   |      | 180   | 235  | pF   |
| C <sub>oss</sub>    | Output Capacitance               | $V_{GS} = 0 \text{ V, } V_{DS} = -6 \text{ V,}$<br>f = 1  MHz     |      | 118   | 154  | pF   |
| C <sub>rss</sub>    | Reverse Transfer Capacitance     | ,2                                                                |      | 12.8  | 16.6 | pF   |
| R <sub>G</sub>      | Series Gate Resistance           |                                                                   |      | 350   |      | Ω    |
| Qg                  | Gate Charge Total (-4.5 V)       |                                                                   |      | 1.04  | 1.35 | nC   |
| Q <sub>gd</sub>     | Gate Charge Gate-to-Drain        | V <sub>DS</sub> = -6 V, I <sub>DS</sub> = -0.5 A                  |      | 0.15  |      | nC   |
| Q <sub>gs</sub>     | Gate Charge Gate-to-Source       | V <sub>DS</sub> 0 V, I <sub>DS</sub> 0.5 A                        |      | 0.50  |      | nC   |
| Q <sub>g(th)</sub>  | Gate Charge at V <sub>th</sub>   |                                                                   |      | 0.18  |      | nC   |
| Q <sub>oss</sub>    | Output Charge                    | V <sub>DS</sub> = -6 V, V <sub>GS</sub> = 0 V                     |      | 1.08  |      | nC   |
| t <sub>d(on)</sub>  | Turn On Delay Time               |                                                                   |      | 28    |      | ns   |
| t <sub>r</sub>      | Rise Time                        | V <sub>DS</sub> = -6 V, V <sub>GS</sub> = -4.5 V,                 |      | 25    |      | ns   |
| t <sub>d(off)</sub> | Turn Off Delay Time              | $I_{DS} = -0.5 \text{ A,R}_{G} = 2 \Omega$                        |      | 66    |      | ns   |
| $t_f$               | Fall Time                        |                                                                   |      | 41    |      | ns   |
| DIODE (             | CHARACTERISTICS                  |                                                                   |      |       |      |      |
| V <sub>SD</sub>     | Diode Forward Voltage            | I <sub>SD</sub> = -0.5 A, V <sub>GS</sub> = 0 V                   |      | -0.75 | -1   | V    |
| Q <sub>rr</sub>     | Reverse Recovery Charge          | V <sub>DS</sub> = -6 V, I <sub>F</sub> = -0.5 A, di/dt = 200 A/µs |      | 1.8   |      | nC   |
| t <sub>rr</sub>     | Reverse Recovery Time            | V <sub>DS</sub> 0 V, I <sub>F</sub> 0.5 A, αί/αι - 200 A/μs       |      | 8.4   |      | ns   |

### **5.2 Thermal Information**

(T<sub>A</sub> = 25°C unless otherwise stated)

|                 | THERMAL METRIC                                        | TYP | UNIT |
|-----------------|-------------------------------------------------------|-----|------|
| В               | Junction-to-Ambient Thermal Resistance <sup>(1)</sup> | 85  | °C/W |
| $R_{\theta JA}$ | Junction-to-Ambient Thermal Resistance <sup>(2)</sup> | 245 | C/VV |

<sup>(1)</sup> Device mounted on FR4 material with 1-inch<sup>2</sup> (6.45 cm<sup>2</sup>), 2-oz. (0.071-mm thick) Cu.

<sup>(2)</sup> Device mounted on FR4 material with minimum Cu mounting area.



# **5.3 Typical MOSFET Characteristics**

(T<sub>A</sub> = 25°C unless otherwise stated)







Submit Document Feedback



# **5.3 Typical MOSFET Characteristics (continued)**

(T<sub>A</sub> = 25°C unless otherwise stated)





# **5.3 Typical MOSFET Characteristics (continued)**

(T<sub>A</sub> = 25°C unless otherwise stated)





Figure 5-11. Maximum Drain Current vs Temperature

Submit Document Feedback

Copyright © 2022 Texas Instruments Incorporated



# **6 Device and Documentation Support**

### 6.1 Trademarks

FemtoFET<sup>™</sup> is a trademark of Texas Instruments.
All trademarks are the property of their respective owners.

### **6.2 Electrostatic Discharge Caution**



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 6.3 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

Copyright © 2022 Texas Instruments Incorporated

Submit Document Feedback

# 7 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

#### 7.1 Mechanical Dimensions







- A. All linear dimensions are in millimeters (dimensions and tolerancing per AME T14.5M-1994).
- B. This drawing is subject to change without notice.
- C. This package is a PB-free solder land design.

**Pin Configuration** 

| Position | Designation |  |  |  |  |  |  |
|----------|-------------|--|--|--|--|--|--|
| Pin 1    | Gate        |  |  |  |  |  |  |
| Pin 2    | Source      |  |  |  |  |  |  |
| Pin 3    | Drain       |  |  |  |  |  |  |

Submit Document Feedback



# 7.2 Recommended Minimum PCB Layout



- A. All dimensions are in millimeters.
- B. For more information, see FemtoFET Surface Mount Guide (SLRA003D).

### 7.3 Recommended Stencil Pattern



A. All dimensions are in millimeters.



# 7.4 CSD23382F4 Embossed Carrier Tape Dimensions





A. Pin 1 is oriented in the top-right quadrant of the tape enclosure (quadrant 2), closest to the carrier tape sprocket holes.

www.ti.com 9-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins     | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|--------------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                    |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                    |                       |      | (4)           | (5)                |              |              |
| CSD23382F4            | Active | Production    | PICOSTAR (YJC)   3 | 3000   LARGE T&R      | Yes  | NIAU          | Level-1-260C-UNLIM | 0 to 0       | EM           |
| CSD23382F4.B          | Active | Production    | PICOSTAR (YJC)   3 | 3000   LARGE T&R      | Yes  | NIAU          | Level-1-260C-UNLIM | 0 to 0       | EM           |
| CSD23382F4T           | Active | Production    | PICOSTAR (YJC)   3 | 250   SMALL T&R       | Yes  | NIAU          | Level-1-260C-UNLIM | -55 to 150   | EM           |
| CSD23382F4T.B         | Active | Production    | PICOSTAR (YJC)   3 | 250   SMALL T&R       | Yes  | NIAU          | Level-1-260C-UNLIM | -55 to 150   | EM           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

- (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.
- (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.
- (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.
- (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 8-Jun-2024

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CSD23382F4  | PICOSTAF        | YJC                | 3 | 3000 | 180.0                    | 8.4                      | 0.7        | 1.1        | 0.46       | 4.0        | 8.0       | Q2               |
| CSD23382F4T | PICOSTAF        | YJC                | 3 | 250  | 180.0                    | 8.4                      | 0.7        | 1.1        | 0.46       | 4.0        | 8.0       | Q2               |

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 8-Jun-2024



#### \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CSD23382F4  | PICOSTAR     | YJC             | 3    | 3000 | 182.0       | 182.0      | 20.0        |
| CSD23382F4T | PICOSTAR     | YJC             | 3    | 250  | 182.0       | 182.0      | 20.0        |

#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you fully indemnify TI and its representatives against any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale, TI's General Quality Guidelines, or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. Unless TI explicitly designates a product as custom or customer-specified, TI products are standard, catalog, general purpose devices.

TI objects to and rejects any additional or different terms you may propose.

Copyright © 2025, Texas Instruments Incorporated

Last updated 10/2025