

# CSD19536KTT 100V N-Channel NexFET™ Power MOSFET

#### 1 Features

- Ultra-low  $Q_g$  and  $Q_{gd}$  Low thermal resistance
- Avalanche rated
- Lead-free terminal plating
- RoHS compliant
- Halogen free
- D<sup>2</sup>PAK plastic package

## 2 Applications

- Secondary side synchronous rectifier
- Hot swap
- Motor control

## 3 Description

This 100V,  $2m\Omega$ ,  $D^2PAK$  (TO-263)  $NexFET^{\text{TM}}$  power MOSFET is designed to minimize losses in power conversion applications.



Pin Out



**Product Summary** 

| $T_A = 25$          | °C                          | TYPICAL VA            | UNIT |       |
|---------------------|-----------------------------|-----------------------|------|-------|
| V <sub>DS</sub>     | Drain-to-Source Voltage     | ource Voltage 100     |      | V     |
| $Q_g$               | Gate Charge Total (10V) 118 |                       | 118  |       |
| $Q_{gd}$            | Gate Charge Gate-to-Drain   | 17                    |      | nC    |
| D                   | Drain-to-Source On-         | V <sub>GS</sub> = 6V  | 2.2  | mΩ    |
| DS(on)              | Resistance                  | V <sub>GS</sub> = 10V | 2    | 11152 |
| V <sub>GS(th)</sub> | Threshold Voltage           | 2.5                   | V    |       |

#### **Device Information**

| DEVICE <sup>(1)</sup> | QTY | MEDIA   | PACKAGE                    | SHIP          |
|-----------------------|-----|---------|----------------------------|---------------|
| CSD19536KTT           | 500 | 13-Inch | D <sup>2</sup> PAK Plastic | Tape and Reel |
| CSD19536KTTT          | 50  | Reel    | Package                    | Tape and Neer |

For all available packages, see the orderable addendum at the end of the data sheet.

### **Absolute Maximum Ratings**

| T <sub>A</sub> = 2                   | 5°C                                                                         | VALUE      | UNIT |
|--------------------------------------|-----------------------------------------------------------------------------|------------|------|
| V <sub>DS</sub>                      | Drain-to-Source Voltage                                                     | 100        | V    |
| V <sub>GS</sub>                      | Gate-to-Source Voltage                                                      | ±20        | V    |
|                                      | Continuous Drain Current (Package Limited)                                  | 200        |      |
| I <sub>D</sub>                       | Continuous Drain Current (Silicon Limited), T <sub>C</sub> = 25°C           | 272        | Α    |
|                                      | Continuous Drain Current (Silicon Limited), T <sub>C</sub> = 100°C          | 192        |      |
| I <sub>DM</sub>                      | Pulsed Drain Current <sup>(1)</sup>                                         | 400        | Α    |
| P <sub>D</sub>                       | Power Dissipation                                                           | 375        | W    |
| T <sub>J</sub> ,<br>T <sub>stg</sub> | Operating Junction,<br>Storage Temperature                                  | -55 to 175 | °C   |
| E <sub>AS</sub>                      | Avalanche Energy, Single Pulse $I_D$ = 127A, L = 0.1mH, $R_G$ = 25 $\Omega$ | 806        | mJ   |

Max  $R_{\theta JC}$  = 0.4°C/W, Pulse duration ≤ 100 $\mu$ s, Duty cycle ≤



**Gate Charge** 



# **Table of Contents**

| 1 Features                          | 5 Device and Documentation Support7                 |
|-------------------------------------|-----------------------------------------------------|
| 2 Applications1                     |                                                     |
| 3 Description                       |                                                     |
| 4 Specifications3                   | 5.3 Trademarks                                      |
|                                     | 6 Revision History7                                 |
| 4.2 Thermal Information3            | 7 Mechanical, Packaging, and Orderable Information8 |
| 4.3 Typical MOSFET Characteristics4 |                                                     |

# 4 Specifications

# **4.1 Electrical Characteristics**

T<sub>A</sub> = 25°C (unless otherwise stated)

|                     | PARAMETER                        | TEST CONDITIONS                                                                                     | MIN TYP  | MAX   | UNIT  |
|---------------------|----------------------------------|-----------------------------------------------------------------------------------------------------|----------|-------|-------|
| STATIC              | CHARACTERISTICS                  |                                                                                                     | <u>'</u> |       |       |
| BV <sub>DSS</sub>   | Drain-to-source voltage          | V <sub>GS</sub> = 0V, I <sub>D</sub> = 250μA                                                        | 100      |       | V     |
| I <sub>DSS</sub>    | Drain-to-source leakage current  | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 80V                                                         |          | 1     | μA    |
| I <sub>GSS</sub>    | Gate-to-source leakage current   | V <sub>DS</sub> = 0V, V <sub>GS</sub> = 20V                                                         |          | 100   | nA    |
| V <sub>GS(th)</sub> | Gate-to-source threshold voltage | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                                                  | 2.1 2.5  | 3.2   | V     |
| D                   | Drain-to-source on-resistance    | V <sub>GS</sub> = 6V, I <sub>D</sub> = 100A                                                         | 2.2      | 2.8   | mΩ    |
| R <sub>DS(on)</sub> | Drain-to-source on-resistance    | V <sub>GS</sub> = 10V, I <sub>D</sub> = 100A                                                        | 2        | 2.4   | 11112 |
| g <sub>fs</sub>     | Transconductance                 | V <sub>DS</sub> = 10V, I <sub>D</sub> = 100A                                                        | 329      |       | S     |
| DYNAM               | IC CHARACTERISTICS               |                                                                                                     |          | ,     |       |
| C <sub>iss</sub>    | Input capacitance                |                                                                                                     | 9250     | 12000 | pF    |
| C <sub>oss</sub>    | Output capacitance               | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 50V, <i>f</i> = 1MHz                                        | 1820     | 2370  | pF    |
| C <sub>rss</sub>    | Reverse transfer capacitance     |                                                                                                     | 47       | 61    | pF    |
| R <sub>G</sub>      | Series gate resistance           |                                                                                                     | 1.4      | 2.8   | Ω     |
| Q <sub>g</sub>      | Gate charge total (10V)          |                                                                                                     | 118      | 153   | nC    |
| Q <sub>gd</sub>     | Gate charge gate-to-drain        | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 50V, f = 1MHz  V <sub>DS</sub> = 50V, I <sub>D</sub> = 100A | 17       |       | nC    |
| Q <sub>gs</sub>     | Gate charge gate-to-source       | V <sub>DS</sub> = 50V, I <sub>D</sub> = 100A                                                        | 37       |       | nC    |
| Q <sub>g(th)</sub>  | Gate charge at V <sub>th</sub>   |                                                                                                     | 24       |       | nC    |
| Q <sub>oss</sub>    | Output charge                    | V <sub>DS</sub> = 50V, V <sub>GS</sub> = 0V                                                         | 335      |       | nC    |
| t <sub>d(on)</sub>  | Turnon delay time                |                                                                                                     | 13       |       | ns    |
| t <sub>r</sub>      | Rise time                        | V <sub>DS</sub> = 50V, V <sub>GS</sub> = 10V,                                                       | 8        |       | ns    |
| t <sub>d(off)</sub> | Turnoff delay time               | $I_{DS} = 100A$ , $R_G = 0\Omega$                                                                   | 32       |       | ns    |
| t <sub>f</sub>      | Fall time                        |                                                                                                     | 6        |       | ns    |
| DIODE (             | CHARACTERISTICS                  |                                                                                                     | <u> </u> | 1     |       |
| V <sub>SD</sub>     | Diode forward voltage            | I <sub>SD</sub> = 100A, V <sub>GS</sub> = 0V                                                        | 0.9      | 1.1   | V     |
| Q <sub>rr</sub>     | Reverse recovery charge          | V <sub>DS</sub> = 50V, I <sub>F</sub> = 100A,                                                       | 548      |       | nC    |
| t <sub>rr</sub>     | Reverse recovery time            | di/dt = 300A/μs                                                                                     | 103      |       | ns    |

## **4.2 Thermal Information**

 $T_A = 25$ °C (unless otherwise stated)

|                 | THERMAL METRIC                         | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------|-----|-----|-----|------|
| $R_{\theta JC}$ | Junction-to-case thermal resistance    |     |     | 0.4 | °C/W |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance |     |     | 62  | °C/W |



# 4.3 Typical MOSFET Characteristics

 $T_A = 25$ °C (unless otherwise stated)







Submit Document Feedback





rigule 4-5. Capaci







Figure 4-6. Threshold Voltage vs Temperature







Figure 4-8. Normalized On-State Resistance vs
Temperature

Figure 4-9. Typical Diode Forward Voltage





Figure 4-12. Maximum Drain Current vs Temperature

-25

-50

25 50 75 100 125 T<sub>C</sub> - Case Temperature (° C)

150



## **5 Device and Documentation Support**

## 5.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

## **5.2 Community Resources**

### 5.3 Trademarks

 $\text{NexFET}^{\text{\tiny{TM}}} \text{ is a trademark of Texas Instruments}.$ 

All trademarks are the property of their respective owners.

## **6 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision B (May 2015) to Revision C (May 2025)                           |           |  |  |  |
|---------------------------------------------------------------------------------------|-----------|--|--|--|
| Updated the numbering format for tables, figures, and cross-references throughout the | document1 |  |  |  |
| Changes from Revision A (May 2015) to Revision B (August 2016)                        | Page      |  |  |  |
| Added Section 5.1 section                                                             | 7         |  |  |  |
| Changes from Revision * (March 2015) to Revision A (May 2015)                         | Page      |  |  |  |
| Added Section 5.2 section                                                             | 7         |  |  |  |
| Added PCB and stencil drawings in Section 7                                           |           |  |  |  |



# 7 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins             | Package qty   Carrier | RoHS        | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------------------|-----------------------|-------------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                            |                       |             | (4)                           | (5)                        |              |                  |
| CSD19536KTT           | Active | Production    | DDPAK/<br>TO-263 (KTT)   2 | 500   LARGE T&R       | ROHS Exempt | SN                            | Level-2-260C-1 YEAR        | -55 to 175   | CSD19536KTT      |
| CSD19536KTT.B         | Active | Production    | DDPAK/<br>TO-263 (KTT)   2 | 500   LARGE T&R       | ROHS Exempt | SN                            | Level-2-260C-1 YEAR        | -55 to 175   | CSD19536KTT      |
| CSD19536KTTT          | Active | Production    | DDPAK/<br>TO-263 (KTT)   2 | 50   SMALL T&R        | ROHS Exempt | SN                            | Level-2-260C-1 YEAR        | -55 to 175   | CSD19536KTT      |
| CSD19536KTTT.B        | Active | Production    | DDPAK/<br>TO-263 (KTT)   2 | 50   SMALL T&R        | ROHS Exempt | SN                            | Level-2-260C-1 YEAR        | -55 to 175   | CSD19536KTT      |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 21-May-2025

### TAPE AND REEL INFORMATION



# TAPE DIMENSIONS KO P1 BO W Cavity A0

| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type  | Package<br>Drawing |   | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | ` ,  | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|------------------|--------------------|---|-----|--------------------------|--------------------------|------|------------|------------|------------|-----------|------------------|
| CSD19536KTT  | DDPAK/<br>TO-263 | KTT                | 2 | 500 | 330.0                    | 24.4                     | 10.8 | 16.3       | 5.11       | 16.0       | 24.0      | Q2               |
| CSD19536KTTT | DDPAK/<br>TO-263 | KTT                | 2 | 50  | 330.0                    | 24.4                     | 10.8 | 16.3       | 5.11       | 16.0       | 24.0      | Q2               |

www.ti.com 21-May-2025



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|-----|-------------|------------|-------------|
| CSD19536KTT  | DDPAK/TO-263 | ктт             | 2    | 500 | 340.0       | 340.0      | 38.0        |
| CSD19536KTTT | DDPAK/TO-263 | KTT             | 2    | 50  | 340.0       | 340.0      | 38.0        |



TO-263



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.
- Features may not exist and shape may vary per different assembly sites.
   Reference JEDEC registration TO-263.



TO-263



NOTES: (continued)

- 5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slma004) and SLMA004 (www.ti.com/lit/slma004).
- 6. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented.



TO-263



NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

  8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated