# **CSD18536KTT 60V N-Channel NexFET™ Power MOSFET** #### 1 Features - Ultralow Q<sub>g</sub> and Q<sub>gd</sub> - Low thermal resistance - Avalanche rated - Pb-free terminal plating - RoHS compliant - Halogen free - D<sup>2</sup>PAK plastic package # 2 Applications - Secondary side synchronous rectifier - Motor control # 3 Description This 60V, 1.3mΩ, D<sup>2</sup>PAK (TO-263) NexFET<sup>™</sup> power MOSFET is designed to minimize losses in power conversion applications. R<sub>DS(on)</sub> vs V<sub>GS</sub> #### **Product Summary** | T <sub>A</sub> = 25° | C | TYPICAL VA | UNIT | | |----------------------|-------------------------------|----------------------------|------|----| | V <sub>DS</sub> | Drain-to-Source Voltage 60 | | | | | Qg | Gate Charge Total (10V) | 108 | | nC | | Q <sub>gd</sub> | Gate Charge Gate-to-Drain | 14 | nC | | | В | Drain-to-Source On-Resistance | V <sub>GS</sub> = 4.5V 1.7 | | mΩ | | R <sub>DS(on)</sub> | Drain-to-Source On-Resistance | V <sub>GS</sub> = 10V 1.3 | | mΩ | | V <sub>GS(th)</sub> | Threshold Voltage | 1.8 | V | | ### Ordering Information (1) | DEVICE | QTY | MEDIA | PACKAGE | SHIP | |--------------|-----|---------|------------------------------------|--------| | CSD18536KTT | 500 | 13-Inch | D <sup>2</sup> PAK Plastic Package | Tape & | | CSD18536KTTT | 50 | Reel | D FAR Flastic Fackage | Reel | For all available packages, see the orderable addendum at the end of the data sheet. #### **Absolute Maximum Ratings** | T <sub>A</sub> = 2 | 5°C | VALUE | UNIT | |--------------------------------------|-----------------------------------------------------------------------------|------------|------| | V <sub>DS</sub> | Drain-to-Source Voltage | 60 | V | | $V_{GS}$ | Gate-to-Source Voltage | ±20 | V | | | Continuous Drain Current (Package limited) | 200 | Α | | I <sub>D</sub> | Continuous Drain Current (Silicon limited),<br>T <sub>C</sub> = 25°C | 349 | Α | | | Continuous Drain Current (Silicon limited),<br>T <sub>C</sub> = 100°C | 247 | Α | | I <sub>DM</sub> | Pulsed Drain Current (1) | 400 | Α | | P <sub>D</sub> | Power Dissipation | 375 | W | | T <sub>J</sub> ,<br>T <sub>stg</sub> | Operating Junction and<br>Storage Temperature | -55 to 175 | °C | | E <sub>AS</sub> | Avalanche Energy, Single Pulse $I_D$ = 128A, L = 0.1mH, $R_G$ = 25 $\Omega$ | 819 | mJ | Max $R_{\theta JC}$ = 0.4°C/W, pulse duration ≤100µs, duty cycle ≤1% **Gate Charge** # **Table of Contents** | 1 Features | 1 | 5.2 Documentation Support | |-------------------------------------|---|------------------------------------------------------| | 2 Applications | 1 | 5.3 Receiving Notification of Documentation Updates7 | | 3 Description | 1 | 5.4 Support Resources7 | | 4 Specifications | | 5.5 Trademarks7 | | 4.1 Electrical Characteristics | | 5.6 Electrostatic Discharge Caution7 | | 4.2 Thermal Information | 3 | <u> </u> | | 4.3 Typical MOSFET Characteristics | 4 | 6 Revision History7 | | | | 7 Mechanical, Packaging, and Orderable Information8 | | 5.1 Third-Party Products Disclaimer | | | # 4 Specifications # **4.1 Electrical Characteristics** (T<sub>A</sub> = 25°C unless otherwise stated) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |---------------------|----------------------------------|-----------------------------------------------|---------|-------|------| | STATIC | CHARACTERISTICS | | | ' | | | BV <sub>DSS</sub> | Drain-to-source voltage | V <sub>GS</sub> = 0V, I <sub>D</sub> = 250μA | 60 | | V | | I <sub>DSS</sub> | Drain-to-source leakage current | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 48V | | 1 | μA | | I <sub>GSS</sub> | Gate-to-source leakage current | V <sub>DS</sub> = 0V, V <sub>GS</sub> = 20V | | 100 | nA | | V <sub>GS(th)</sub> | Gate-to-source threshold voltage | $V_{DS} = V_{GS}, I_D = 250 \mu A$ | 1.4 1.8 | 2.2 | V | | В | Drain-to-source on-resistance | V <sub>GS</sub> = 4.5V, I <sub>D</sub> = 100A | 1.7 | 2.2 | mΩ | | R <sub>DS(on)</sub> | Drain-to-source on-resistance | V <sub>GS</sub> = 10V, I <sub>D</sub> = 100A | 1.3 | 1.6 | mΩ | | 9 <sub>fs</sub> | Transconductance | V <sub>DS</sub> = 6V, I <sub>D</sub> = 100A | 312 | | S | | DYNAMI | IC CHARACTERISTICS | | 1 | 1 | | | C <sub>iss</sub> | Input capacitance | | 8790 | 11430 | pF | | C <sub>oss</sub> | Output capacitance | $V_{GS} = 0V, V_{DS} = 30V, f = 1MHz$ | 1410 | 1840 | pF | | C <sub>rss</sub> | Reverse transfer capacitance | | 39 | 51 | pF | | R <sub>G</sub> | Series gate resistance | | 0.7 | 1.4 | Ω | | Q <sub>g</sub> | Gate charge total (10V) | | 108 | 140 | nC | | Q <sub>gd</sub> | Gate charge gate-to-drain | V = 20V I = 400A | 14 | | nC | | Q <sub>gs</sub> | Gate charge gate-to-source | $V_{DS} = 30V, I_{D} = 100A$ | 18 | | nC | | Q <sub>g(th)</sub> | Gate charge at V <sub>th</sub> | | 17 | | nC | | Q <sub>oss</sub> | Output charge | V <sub>DS</sub> = 30V, V <sub>GS</sub> = 0V | 230 | | nC | | t <sub>d(on)</sub> | Turn on delay time | | 11 | | ns | | t <sub>r</sub> | Rise time | V <sub>DS</sub> = 30V, V <sub>GS</sub> = 10V, | 5 | | ns | | t <sub>d(off)</sub> | Turn off delay time | $I_{DS}$ = 100A, $R_G$ = 0 $\Omega$ | 24 | | ns | | t <sub>f</sub> | Fall time | | 4 | | ns | | DIODE C | CHARACTERISTICS | , | 1 | l | | | V <sub>SD</sub> | Diode forward voltage | I <sub>SD</sub> = 100A, V <sub>GS</sub> = 0V | 0.9 | 1.0 | V | | Q <sub>rr</sub> | Reverse recovery charge | V <sub>DS</sub> = 30V, I <sub>F</sub> = 100A, | 323 | | nC | | t <sub>rr</sub> | Reverse recovery time | di/dt = 300A/μs | 86 | | ns | # **4.2 Thermal Information** (T<sub>A</sub> = 25°C unless otherwise stated) | | THERMAL METRIC | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------|-----|-----|-----|------| | $R_{\theta JC}$ | Junction-to-case thermal resistance | | | 0.4 | °C/W | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | | | 62 | °C/W | # 4.3 Typical MOSFET Characteristics $(T_A = 25^{\circ}C \text{ unless otherwise stated})$ Figure 4-3. Transfer Characteristics Figure 4-4. Gate Charge Figure 4-6. Threshold Voltage vs Temperature Figure 4-7. On-State Resistance vs Gate-to-Source Voltage Figure 4-8. Normalized On-State Resistance vs Temperature Figure 4-9. Typical Diode Forward Voltage Figure 4-11. Single Pulse Unclamped Inductive Switching Figure 4-12. Maximum Drain Current vs Temperature Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated # 5 Device and Documentation Support ## 5.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ### **5.2 Documentation Support** #### 5.2.1 Related Documentation ### 5.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 5.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 5.5 Trademarks NexFET<sup>™</sup> is a trademark of Texas Instruments. TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 5.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 5.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # **6 Revision History** #### Changes from Revision \* (March 2016) to Revision A (June 2025) Page # 7 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated www.ti.com 23-Jun-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|----------------------------|-----------------------|-------------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | CSD18536KTT | Active | Production | DDPAK/<br>TO-263 (KTT) 2 | 500 LARGE T&R | ROHS Exempt | SN | Level-2-260C-1 YEAR | -55 to 175 | CSD18536KTT | | CSD18536KTT.B | Active | Production | DDPAK/<br>TO-263 (KTT) 2 | 500 LARGE T&R | ROHS Exempt | SN | Level-2-260C-1 YEAR | -55 to 175 | CSD18536KTT | | CSD18536KTTT | Active | Production | DDPAK/<br>TO-263 (KTT) 2 | 50 SMALL T&R | ROHS Exempt | SN | Level-2-260C-1 YEAR | -55 to 175 | CSD18536KTT | | CSD18536KTTT.B | Active | Production | DDPAK/<br>TO-263 (KTT) 2 | 50 SMALL T&R | ROHS Exempt | SN | Level-2-260C-1 YEAR | -55 to 175 | CSD18536KTT | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-Jun-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jun-2025 ### TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CSD18536KTT | DDPAK/<br>TO-263 | KTT | 2 | 500 | 330.0 | 24.4 | 10.8 | 16.3 | 5.11 | 16.0 | 24.0 | Q2 | | CSD18536KTTT | DDPAK/<br>TO-263 | KTT | 2 | 50 | 330.0 | 24.4 | 10.8 | 16.3 | 5.11 | 16.0 | 24.0 | Q2 | **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jun-2025 ### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|-----|-------------|------------|-------------| | CSD18536KTT | DDPAK/TO-263 | ктт | 2 | 500 | 340.0 | 340.0 | 38.0 | | CSD18536KTTT | DDPAK/TO-263 | KTT | 2 | 50 | 340.0 | 340.0 | 38.0 | TO-263 #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - Features may not exist and shape may vary per different assembly sites. Reference JEDEC registration TO-263. TO-263 NOTES: (continued) - 5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slma004) and SLMA004 (www.ti.com/lit/slma004). - 6. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented. TO-263 NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 8. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated