**CSD18511KTT** SLPS684 - JULY 2017 # CSD18511KTT 40-V N-Channel NexFET™ Power MOSFET #### **Features** - Low Q<sub>a</sub> and Q<sub>ad</sub> - Low R<sub>DS(ON)</sub> - Low-Thermal Resistance - Avalanche Rated - Lead-Free Terminal Plating - **RoHS Compliant** - Halogen Free - D<sup>2</sup>PAK Plastic Package # **Applications** - Secondary Side Synchronous Rectifier - Motor Control # **Description** This 40-V, 2.1-m $\Omega$ , D<sup>2</sup>PAK (TO-263) NexFET<sup>TM</sup> power MOSFET is designed to minimize losses in power conversion applications. ### **Product Summary** | $T_A = 25^\circ$ | С | TYPICAL VA | UNIT | | |---------------------|-------------------------------|-------------------------|------|-------| | $V_{DS}$ | Drain-to-Source Voltage 40 | | | | | $Q_g$ | Gate Charge Total (10 V) | 63.9 | | nC | | $Q_{gd}$ | Gate Charge Gate-to-Drain | 9.7 | | nC | | D | Drain-to-Source On-Resistance | V <sub>GS</sub> = 4.5 V | 3.2 | mΩ | | R <sub>DS(on)</sub> | Diam-to-Source On-Resistance | V <sub>GS</sub> = 10 V | 2.1 | 11122 | | $V_{GS(th)}$ | Threshold Voltage | 1.8 | ٧ | | ## **Device Information**<sup>(1)</sup> | DEVICE | QTY | MEDIA | PACKAGE | SHIP | |--------------|-----|--------------|--------------------|-------------| | CSD18511KTT | 500 | | D <sup>2</sup> PAK | Tape | | CSD18511KTTT | 50 | 13-Inch Reel | Plastic Package | and<br>Reel | (1) For all available packages, see the orderable addendum at the end of the data sheet. #### **Absolute Maximum Ratings** | T <sub>A</sub> = 2 | 5°C | VALUE | UNIT | | |--------------------------------------|------------------------------------------------------------------------------|------------|------|--| | V <sub>DS</sub> | Drain-to-Source Voltage | 40 | V | | | $V_{\text{GS}}$ | Gate-to-Source Voltage | ±20 | V | | | | Continuous Drain Current (Package Limited) | 110 | | | | I <sub>D</sub> | Continuous Drain Current (Silicon Limited), $T_C = 25^{\circ}C$ | 194 | А | | | | Continuous Drain Current (Silicon Limited), $T_C = 100$ °C | 137 | | | | $I_{DM}$ | Pulsed Drain Current <sup>(1)</sup> | 400 | Α | | | $P_D$ | Power Dissipation | 188 | W | | | T <sub>J</sub> ,<br>T <sub>stg</sub> | Operating Junction,<br>Storage Temperature | -55 to 175 | °C | | | E <sub>AS</sub> | Avalanche Energy, Single Pulse $I_D$ = 56 A, L = 0.1 mH, $R_G$ = 25 $\Omega$ | 156 | mJ | | (1) Max $R_{\theta JC}$ = 0.8°C/W, pulse duration ≤ 100 $\mu s$ , duty cycle ≤ ## **Gate Charge** # **Table of Contents** | 1 | Features 1 | 6.2 Community Resources | |---|-------------------------------------------------------|---------------------------------------------------| | 2 | Applications 1 | 6.3 Trademarks | | 3 | Description 1 | 6.4 Electrostatic Discharge Caution | | 4 | • | 6.5 Glossary | | 5 | Specifications3 | Mechanical, Packaging, and Orderable Information | | | 5.1 Electrical Characteristics | 7.1 KTT Package Dimensions | | | 5.2 Thermal Information | 7.2 Recommended PCB Pattern | | | 5.3 Typical MOSFET Characteristics 4 | 7.3 Recommended Stencil Opening (0.125 mm Stencil | | 6 | Device and Documentation Support7 | Thickness) | | | 6.1 Receiving Notification of Documentation Updates 7 | • | # 4 Revision History | DATE | REVISION | NOTES | |-----------|----------|------------------| | July 2017 | * | Initial release. | Submit Documentation Feedback Product Folder Links: CSD18511KTT www.ti.com # 5 Specifications # 5.1 Electrical Characteristics $T_A = 25$ °C (unless otherwise stated) | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |---------------------|----------------------------------|------------------------------------------------------------------|---------|------|------------| | STATIC | CHARACTERISTICS | | · | | | | BV <sub>DSS</sub> | Drain-to-source voltage | V <sub>GS</sub> = 0 V, I <sub>D</sub> = 250 μA | 40 | | V | | I <sub>DSS</sub> | Drain-to-source leakage current | $V_{GS} = 0 \text{ V}, V_{DS} = 32 \text{ V}$ | | 1 | μΑ | | I <sub>GSS</sub> | Gate-to-source leakage current | V <sub>DS</sub> = 0 V, V <sub>GS</sub> = 20 V | | 100 | nA | | V <sub>GS(th)</sub> | Gate-to-source threshold voltage | $V_{DS} = V_{GS}$ , $I_D = 250 \mu A$ | 1.5 1.8 | 2.4 | V | | D | Drain to course an registeres | $V_{GS} = 4.5 \text{ V}, I_D = 100 \text{ A}$ | 3.2 | 4.2 | <b>~</b> 0 | | R <sub>DS(on)</sub> | Drain-to-source on-resistance | V <sub>GS</sub> = 10 V, I <sub>D</sub> = 100 A | 2.1 | 2.6 | mΩ | | 9 <sub>fs</sub> | Transconductance | V <sub>DS</sub> = 4 V, I <sub>D</sub> = 100 A | 249 | | S | | DYNAMI | C CHARACTERISTICS | | • | | | | C <sub>iss</sub> | Input capacitance | | 4570 | 5940 | pF | | C <sub>oss</sub> | Output capacitance | $V_{GS} = 0 \text{ V}, V_{DS} = 20 \text{ V}, f = 1 \text{ MHz}$ | 454 | 591 | pF | | C <sub>rss</sub> | Reverse transfer capacitance | | 235 | 306 | pF | | R <sub>G</sub> | Series gate resistance | | 0.9 | 1.8 | Ω | | Qg | Gate charge total (4.5 V) | | 31 | | nC | | Qg | Gate charge total (10 V) | | 64 | | nC | | Q <sub>gd</sub> | Gate charge gate-to-drain | V <sub>DS</sub> = 20 V, I <sub>D</sub> = 100 A | 9.7 | | nC | | Q <sub>gs</sub> | Gate charge gate-to-source | | 17.9 | | nC | | Q <sub>g(th)</sub> | Gate charge at V <sub>th</sub> | | 7.4 | | nC | | Q <sub>oss</sub> | Output charge | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 0 V | 20.7 | | nC | | t <sub>d(on)</sub> | Turnon delay time | | 8 | | ns | | t <sub>r</sub> | Rise time | V <sub>DS</sub> = 20 V, V <sub>GS</sub> = 10 V, | 6 | | ns | | t <sub>d(off)</sub> | Turnoff delay time | $I_{DS} = 100 \text{ A}, R_G = 0 \Omega$ | 17 | | ns | | t <sub>f</sub> | Fall time | | 3 | | ns | | DIODE C | CHARACTERISTICS | | | | | | V <sub>SD</sub> | Diode forward voltage | I <sub>SD</sub> = 100 A, V <sub>GS</sub> = 0 V | 0.9 | 1.0 | V | | Q <sub>rr</sub> | Reverse recovery charge | V <sub>DS</sub> = 20 V, I <sub>F</sub> = 100 A, | 62 | | nC | | t <sub>rr</sub> | Reverse recovery time | di/dt = 300 A/μs | 31 | | ns | # 5.2 Thermal Information $T_A = 25^{\circ}C$ (unless otherwise stated) | | THERMAL METRIC | MIN | TYP | MAX | UNIT | |-----------------|----------------------------------------|-----|-----|-----|------| | $R_{\theta JC}$ | Junction-to-case thermal resistance | | | 0.8 | °C/W | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | | | 62 | °C/W | SLPS684 – JULY 2017 www.ti.com # TEXAS INSTRUMENTS # 5.3 Typical MOSFET Characteristics $T_A = 25$ °C (unless otherwise stated) Submit Documentation Feedback www.ti.com # **Typical MOSFET Characteristics (continued)** $T_A = 25$ °C (unless otherwise stated) Figure 5. Capacitance Figure 6. Threshold Voltage vs Temperature Figure 7. On-State Resistance vs Gate-to-Source Voltage Figure 8. Normalized On-State Resistance vs Temperature Figure 9. Typical Diode Forward Voltage # TEXAS INSTRUMENTS # **Typical MOSFET Characteristics (continued)** $T_A = 25$ °C (unless otherwise stated) Figure 10. Maximum Safe Operating Area Figure 11. Single Pulse Unclamped Inductive Switching Figure 12. Maximum Drain Current vs Temperature Submit Documentation Feedback SLPS684 - JULY 2017 www.ti.com # Device and Documentation Support ## Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on Alert me to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 6.2 Community Resources The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. TI E2E™ Online Community T's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers. Design Support TI's Design Support Quickly find helpful E2E forums along with design support tools and contact information for technical support. #### 6.3 Trademarks NexFET, E2E, PowerPAD are trademarks of Texas Instruments. All other trademarks are the property of their respective owners. #### **Electrostatic Discharge Caution** These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates. # 6.5 Glossary SLYZ022 — TI Glossary. This glossary lists and explains terms, acronyms, and definitions. SLPS684 – JULY 2017 www.ti.com # TEXAS INSTRUMENTS # 7 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. ### 7.1 KTT Package Dimensions ## Notes: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. Features may not exist and shape may vary per different assembly sites. **Table 1. Pin Configuration** | POSITION | DESIGNATION | |-------------|-------------| | Pin 1 | Gate | | Pin 2 / Tab | Drain | | Pin 3 | Source | Product Folder Links: CSD18511KTT www.ti.com #### 7.2 Recommended PCB Pattern For recommended circuit layout for PCB designs, see *Reducing Ringing Through PCB Layout Techniques* (SLPA005). ## 7.3 Recommended Stencil Opening (0.125 mm Stencil Thickness) #### Notes: - 1. This package is designed to be soldered to a thermal pad on the board. See *PowerPAD™ Thermally Enhanced Package* (SLMA002) and *PowerPAD™ Made Easy* (SLMA004) for more information. - 2. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 3. Board assembly site may have different recommendations for stencil design. Draduat Folder Links, CCD4 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|----------------------------|-----------------------|-------------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | CSD18511KTT | Active | Production | DDPAK/<br>TO-263 (KTT) 2 | 500 LARGE T&R | ROHS Exempt | SN | Level-2-260C-1 YEAR | -55 to 175 | CSD18511KTT | | CSD18511KTT.B | Active | Production | DDPAK/<br>TO-263 (KTT) 2 | 500 LARGE T&R | ROHS Exempt | SN | Level-2-260C-1 YEAR | -55 to 175 | CSD18511KTT | | CSD18511KTTT | Active | Production | DDPAK/<br>TO-263 (KTT) 2 | 50 SMALL T&R | ROHS Exempt | SN | Level-2-260C-1 YEAR | -55 to 175 | CSD18511KTT | | CSD18511KTTT.B | Active | Production | DDPAK/<br>TO-263 (KTT) 2 | 50 SMALL T&R | ROHS Exempt | SN | Level-2-260C-1 YEAR | -55 to 175 | CSD18511KTT | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Apr-2020 # TAPE AND REEL INFORMATION | | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |--------------|------------------|--------------------|---|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CSD18511KTT | DDPAK/<br>TO-263 | KTT | 3 | 500 | 330.0 | 24.4 | 10.8 | 16.3 | 5.11 | 16.0 | 24.0 | Q2 | | CSD18511KTTT | DDPAK/<br>TO-263 | KTT | 3 | 50 | 330.0 | 24.4 | 10.8 | 16.3 | 5.11 | 16.0 | 24.0 | Q2 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 24-Apr-2020 #### \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |--------------|--------------|-----------------|------|-----|-------------|------------|-------------| | CSD18511KTT | DDPAK/TO-263 | KTT | 3 | 500 | 340.0 | 340.0 | 38.0 | | CSD18511KTTT | DDPAK/TO-263 | KTT | 3 | 50 | 340.0 | 340.0 | 38.0 | TO-263 #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - Features may not exist and shape may vary per different assembly sites. Reference JEDEC registration TO-263. TO-263 NOTES: (continued) - 5. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002(www.ti.com/lit/slma004) and SLMA004 (www.ti.com/lit/slma004). - 6. Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented. TO-263 NOTES: (continued) - 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. 8. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated