

# CSD16301Q2 25V N-Channel NexFET™ Power MOSFET

### 1 Features

- Ultra-low Qg and Qgd
- Low thermal resistance
- Lead-free terminal plating
- RoHS compliant
- Halogen free
- SON 2mm × 2mm plastic package

### 2 Applications

- DC-DC converters
- Battery and load management applications

### **3 Description**

This 25V,  $19m\Omega$ ,  $2mm \times 2mm$  SON NexFET<sup>TM</sup> power MOSFET has been designed to minimize losses in power conversion and load management applications. The  $2mm \times 2mm$  SON package offers excellent thermal performance for the size of the package.



Top View



#### **Product Summary**

| <b>j</b>             |                               |                         |      |    |  |  |  |
|----------------------|-------------------------------|-------------------------|------|----|--|--|--|
| T <sub>A</sub> = 25° | C                             | TYPICAL VA              | UNIT |    |  |  |  |
| V <sub>DS</sub>      | Drain-to-Source Voltage       | 25                      |      | V  |  |  |  |
| Qg                   | Gate Charge Total (4.5V)      | 2                       |      | nC |  |  |  |
| Q <sub>gd</sub>      | Gate Charge Gate-to-Drain     | 0.4                     | nC   |    |  |  |  |
|                      |                               | V <sub>GS</sub> = 3V    | 27   |    |  |  |  |
| R <sub>DS(on)</sub>  | Drain-to-Source On Resistance | V <sub>GS</sub> = 4.5V  | 23   | mΩ |  |  |  |
|                      |                               | V <sub>GS</sub> = 8V 19 |      |    |  |  |  |
| VGS(th)              | Threshold Voltage             | 1.1                     |      | V  |  |  |  |

#### **Device Information**

| DEVICE     | QTY  | MEDIA       | PACKAGE <sup>(1)</sup>                    | SHIP |
|------------|------|-------------|-------------------------------------------|------|
| CSD16301Q2 | 3000 | 7-Inch Reel | SON<br>2.00mm × 2.00mm<br>Plastic Package | Reel |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

#### Absolute Maximum Ratings

| T <sub>A</sub> = 2                   | :5°C                                                                                | VALUE      | UNIT |  |
|--------------------------------------|-------------------------------------------------------------------------------------|------------|------|--|
| V <sub>DS</sub>                      | Drain-to-Source Voltage                                                             | 25         | V    |  |
| V <sub>GS</sub>                      | Gate-to-Source Voltage                                                              | +10 /8     | V    |  |
|                                      | Continuous Drain Current (Package Limited)                                          | 5          |      |  |
| ID                                   | Continuous Drain Current (Silicon Limited), $T_C = 25^{\circ}C$                     | 20         | А    |  |
|                                      | Continuous Drain Current <sup>(1)</sup>                                             | 8.2        |      |  |
| I <sub>DM</sub>                      | Pulsed Drain Current <sup>(2)</sup>                                                 | 85         | А    |  |
| р                                    | Power Dissipation <sup>(1)</sup>                                                    | 2.5        | W    |  |
| PD                                   | Power Dissipation, $T_C = 25^{\circ}C$                                              | 15         | vv   |  |
| T <sub>J</sub> ,<br>T <sub>STG</sub> | Operating Junction,<br>Storage Temperature                                          | -55 to 150 | °C   |  |
| E <sub>AS</sub>                      | Avalanche Energy, Single Pulse I <sub>D</sub> = 14A, L = 0.1mH, $R_G$ = 25 $\Omega$ | 10         | mJ   |  |

(1) Typical  $R_{0JA} = 50^{\circ}$ C/W on a 1-in<sup>2</sup>, 2oz Cu pad on a 0.06in thick FR4 PCB.

(2) Max  $R_{0JC} = 8.4^{\circ}$ C/W, pulse duration  $\leq 100\mu$ s, duty cycle  $\leq 1\%$ .





# **Table of Contents**

| 1 Features1                         | 5.1 Receiving Notification of Documentation Updates7 |
|-------------------------------------|------------------------------------------------------|
| 2 Applications1                     | 5.2 Support Resources                                |
| 3 Description1                      |                                                      |
| 4 Specifications                    |                                                      |
| 4.1 Electrical Characteristics      |                                                      |
| 4.2 Thermal Information3            | 6 Revision History8                                  |
| 4.3 Typical MOSFET Characteristics4 | 7 Mechanical, Packaging, and Orderable Information9  |
| 5 Device and Documentation Support7 |                                                      |



# **4** Specifications

### **4.1 Electrical Characteristics**

#### $T_A = 25^{\circ}C$ (unless otherwise specified)

| <u> </u>            | PARAMETER                        | TEST CONDITIONS                                                       | MIN | TYP  | MAX  | UNIT |
|---------------------|----------------------------------|-----------------------------------------------------------------------|-----|------|------|------|
| STATIC              | CHARACTERISTICS                  |                                                                       |     |      |      |      |
| BV <sub>DSS</sub>   | Drain-to-source voltage          | V <sub>GS</sub> = 0V, I <sub>D</sub> = 250µA                          | 25  |      |      | V    |
| I <sub>DSS</sub>    | Drain-to-source leakage current  | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 20V                           |     |      | 1    | μA   |
| I <sub>GSS</sub>    | Gate-to-source leakage current   | V <sub>DS</sub> = 0V, V <sub>GS</sub> = +10/-8V                       |     |      | 100  | nA   |
| V <sub>GS(th)</sub> | Gate-to-source threshold voltage | $V_{DS} = V_{GS}$ , $I_{DS} = 250 \mu A$                              | 0.9 | 1.1  | 1.55 | V    |
|                     |                                  | $V_{GS}$ = 3V, $I_{DS}$ = 4A                                          |     | 27   | 34   |      |
| R <sub>DS(on)</sub> | Drain-to-source on resistance    | V <sub>GS</sub> = 4.5V, I <sub>DS</sub> = 4A                          |     | 23   | 29   | mΩ   |
|                     |                                  | $V_{GS} = 8V$ , $I_{DS} = 4A$                                         |     | 19   | 24   |      |
| g <sub>fs</sub>     | Transconductance                 | V <sub>DS</sub> = 15V, I <sub>DS</sub> = 4A                           |     | 16.5 |      | S    |
| DYNAM               | IC CHARACTERISTICS               |                                                                       |     |      |      |      |
| CISS                | Input capacitance                |                                                                       |     | 260  | 340  | pF   |
| C <sub>OSS</sub>    | Output capacitance               | V <sub>GS</sub> = 0V, V <sub>DS</sub> = 12.5V, <i>f</i> = 1MHz        |     | 165  | 215  | pF   |
| C <sub>RSS</sub>    | Reverse transfer capacitance     |                                                                       |     | 13   | 17   | pF   |
| R <sub>g</sub>      | Series gate resistance           |                                                                       |     | 1.3  | 2.6  | Ω    |
| Qg                  | Gate charge total (4.5 V)        |                                                                       |     | 2.0  | 2.8  | nC   |
| Q <sub>gd</sub>     | Gate charge gate-to-drain        |                                                                       |     | 0.4  |      | nC   |
| Q <sub>gs</sub>     | Gate charge gate-to-source       | $V_{DS} = 10V, I_{DS} = 4A$                                           |     | 0.6  |      | nC   |
| Qg(th)              | Gate charge at Vth               |                                                                       |     | 0.3  |      | nC   |
| Q <sub>OSS</sub>    | Output charge                    | V <sub>DS</sub> = 12.5V, V <sub>GS</sub> = 0V                         |     | 3.0  |      | nC   |
| t <sub>d(on)</sub>  | Turnon delay time                |                                                                       |     | 2.7  |      | ns   |
| t <sub>r</sub>      | Rise time                        | V <sub>DS</sub> = 12.5V, V <sub>GS</sub> = 4.5V, I <sub>DS</sub> = 4A |     | 4.4  |      | ns   |
| t <sub>d(off)</sub> | Turnoff delay time               | $R_{G} = 2\Omega$                                                     |     | 4.1  |      | ns   |
| t <sub>f</sub>      | Fall time                        |                                                                       |     | 1.7  |      | ns   |
| DIODE C             | CHARACTERISTICS                  | · · ·                                                                 |     |      |      |      |
| V <sub>SD</sub>     | Diode forward voltage            | I <sub>DS</sub> = 4A, V <sub>GS</sub> = 0V                            |     | 0.8  | 1    | V    |
| Q <sub>rr</sub>     | Reverse recovery charge          | 1/2 = 1251/1 = 10 di/dt = 2004/02                                     |     | 5.1  |      | nC   |
| t <sub>rr</sub>     | Reverse recovery time            | V <sub>DD</sub> = 12.5V, Ι <sub>F</sub> = 4A, di/dt = 200A/μs         |     | 11   |      | ns   |

### **4.2 Thermal Information**

 $T_A = 25^{\circ}C$  (unless otherwise stated)

|                 | THERMAL METRIC                                                       | MIN | TYP | MAX | UNIT |
|-----------------|----------------------------------------------------------------------|-----|-----|-----|------|
| $R_{\theta JC}$ | Junction-to-case thermal resistance <sup>(1)</sup>                   |     |     | 8.4 | °C/W |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance <sup>(1)</sup> <sup>(2)</sup> |     |     | 65  | °C/W |

R<sub>0JC</sub> is determined with the device mounted on a 1in<sup>2</sup> (6.45cm<sup>2</sup>), 2oz (0.071mm) thick Cu pad on a 1.5in × 1.5in (3.81cm × 3.81cm), (1) 0.06in (1.52mm) thick FR4 PCB. R<sub>0JC</sub> is specified by design, whereas R<sub>0JA</sub> is determined by the user's board design. Device mounted on FR4 material with 1in<sup>2</sup> (6.45cm<sup>2</sup>), 2oz (0.071mm) thick Cu.

(2)





# 4.3 Typical MOSFET Characteristics







## 4.3 Typical MOSFET Characteristics (continued)

T<sub>A</sub> = 25°C (unless otherwise specified)



# 4.3 Typical MOSFET Characteristics (continued)

 $T_A = 25^{\circ}C$  (unless otherwise specified)





# **5 Device and Documentation Support**

#### 5.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **5.2 Support Resources**

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 5.3 Trademarks

NexFET<sup>m</sup> and TI E2E<sup>m</sup> are trademarks of Texas Instruments. All trademarks are the property of their respective owners.

#### 5.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 5.5 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



# **6 Revision History**

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Revision D (November 2016) to Revision E (March 2024)                              | Page |
|---|------------------------------------------------------------------------------------------------|------|
| • | Updated the numbering format for tables, figures, and cross-references throughout the document | 1    |
| • | Removed CSD16301Q2T small reel option                                                          | 1    |

| С | hanges from Revision C (July 2011) to Revision D (November 2016)                              | Page |
|---|-----------------------------------------------------------------------------------------------|------|
| • | Added Device and Documentation Support section                                                | 1    |
| • | Changed Description text                                                                      | 1    |
|   | Changed Q <sub>q</sub> voltage condition from -4.5V : to 4.5V in <i>Product Summary</i> table |      |
|   | Added silicon limited continuous drain current to Absolute Maximum Ratings table              |      |
| • | Added max power dissipation at T <sub>C</sub> = 25°C to <i>Absolute Maximum Ratings</i> table | 1    |
| • | Changed Note 1 and Note 2in Absolute Maximum Ratings table                                    | 1    |
| • | Changed R <sub>0JA</sub> max from 69°C/W : to 65°C/W                                          | 3    |
|   | Changed Figure 4-1 to reflect a transient R <sub>0JC</sub> curve                              |      |
| • | Changed the safe operating area in Figure 4-10 to reflect measured data                       |      |
| • | Changed MECHANICAL DATA section to Mechanical, Packaging, and Orderable Information section   | 9    |

| С | Changes from Revision B (April 2010) to Revision C (July 2011) |   |  |  |  |  |
|---|----------------------------------------------------------------|---|--|--|--|--|
| • | Added a 7-Inch Reel option to the Ordering Information Table   | 1 |  |  |  |  |

| С | hanges from Revision A (December 2009) to Revision B (April 2010)       | Page |
|---|-------------------------------------------------------------------------|------|
| • | Added title to Figure 4-11 - Single Pulse Unclamped Inductive Switching | 4    |

| С | hanges from Revision * (October 2009) to Revision A (December 2009)                       | Page |
|---|-------------------------------------------------------------------------------------------|------|
| • | Changed the Electrical Characteristics table - $V_{GS(th)}$ MAX value From: 1.4V To 1.55V | 3    |



# 7 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

9



#### **PACKAGING INFORMATION**

| Orderable part number | Status<br>(1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|---------------|----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |               |               |                |                       |                    | (4)                           | (5)                        |              |                     |
| CSD16301Q2            | Active        | Production    | WSON (DQK)   6 | 3000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 150   | 1631                |
| CSD16301Q2.B          | Active        | Production    | WSON (DQK)   6 | 3000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 150   | 1631                |
| CSD16301Q2G4.B        | Active        | Production    | WSON (DQK)   6 | 3000   LARGE T&R      | Yes                | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 150   | 1631                |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

(2) Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are not | minal |
|-------------------------|-------|
|-------------------------|-------|

| Device     | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CSD16301Q2 | WSON            | DQK                | 6 | 3000 | 180.0                    | 9.5                      | 2.3        | 2.3        | 1.0        | 4.0        | 8.0       | Q1               |



www.ti.com

# PACKAGE MATERIALS INFORMATION

18-Nov-2024



\*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CSD16301Q2 | WSON         | DQK             | 6    | 3000 | 189.0       | 185.0      | 36.0        |

# DQK 6

2 x 2, 0.65 mm pitch

# **GENERIC PACKAGE VIEW**

# WSON - 0.8 mm max height

PLASTIC SMALL OUTLINE - NO LEAD

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# **MECHANICAL DATA**



- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- $\Delta$  The package thermal pads must be soldered to the board for thermal and mechanical performance.





#### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, Quad Flatpack No-Lead Logic Packages, Texas Instruments Literature No. SCBA017. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.



Bottom View

NOTE: All linear dimensions are in millimeters

Exposed Thermal Pad Dimensions

## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated