

# CDCE(L)949: Flexible Low Power LVCMOS Clock Generator With SSC Support for EMI Reduction

### 1 Features

- Member of programmable clock generator family
  - CDCEx913: 1 PLL, 3 outputs
  - CDCEx925: 2 PLLs, 5 outputs
  - CDCEx937: 3 PLLs, 7 outputs
  - CDCEx949: 4 PLLs, 9 outputs
- In-system programmability and EEPROM
  - Serial programmable volatile register
  - Nonvolatile EEPROM to store customer settings
- Flexible input clocking concept
  - External crystal: 8MHz to 32MHz
  - On-chip VCXO pull-range: ±150ppm
  - Single-ended LVCMOS up to 160MHz
- Free selectable output frequency up to 230MHz
- Low-noise PLL core
  - PLL loop filter components integrated
  - Low period jitter: 60ps (typical)
- Separate output supply pins
  - CDCE949: 3.3V and 2.5V
  - CDCEL949: 1.8V
- Flexible clock driver
  - Three user-definable control inputs [S0/S1/S2] (for example: SSC selection, frequency switching, output enable or power down)
  - Generates highly accurate clocks for video, audio, USB, IEEE1394, RFID, Bluetooth®, WLAN, Ethernet<sup>™</sup>, and GPS
  - Generates common clock frequencies used with TI-DaVinci<sup>™</sup>, OMAP<sup>™</sup>, DSPs
  - Programmable SSC modulation
  - Enables 0ppm clock generation
- 1.8V device core supply
- Wide temperature range: -40°C to 85°C
- Packaged in TSSOP
- Development and programming kit for easy PLL design and programming (TI Pro-Clock™)

# 2 Applications

- D-TVs
- STBs
- IP-STBs
- **DVD** players
- **DVD** recorders
- **Printers**

## 3 Description

The CDCE949 and CDCEL949 are modular PLLbased low cost, high-performance, programmable clock synthesizers, multipliers, and dividers. These devices generate up to nine output clocks from a single input frequency. Each output is programmable in-system for any clock frequency up to 230MHz, using up to four independent configurable PLLs.

The CDCEx949 has separate output supply pins (V<sub>DDOUT</sub>): 1.8V for the CDCEL949 and 2.5V to 3.3V for the CDCE949.

The input accepts an external crystal or LVCMOS clock signal. If an external crystal is used, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0pF to 20pF. Additionally, an on-chip VCXO is selectable, allowing synchronization of the output frequency to an external control signal, that is, a PWM signal.

The deep M/N divider ratio allows the generation of Oppm audio or video, networking (WLAN, Bluetooth, Ethernet, GPS) or Interface (USB, IEEE1394, Memory Stick) clocks from a reference input frequency, such as 27MHz.

All PLLs support spread spectrum clocking (SSC). SSC can be center-spread or down-spread clocking. This is a common technique to reduce electromagnetic interference (EMI).

Based on the PLL frequency and the divider settings, the internal loop-filter components are automatically adjusted to achieve high stability, and to optimize the jitter-transfer characteristics of each PLL.

supports non-volatile **EEPROM** device programming for easy customization of the device to the application. The CDCEx949 is preset to a factory-default configuration. The device can be reprogrammed to a different application configuration before PCB assembly, or reprogrammed by in-system programming. All device settings are programmable through the SDA and SCL bus, a 2-wire serial interface.



Three programmable control inputs, S0, S1 and S2, can be used to control various aspects of operation including frequency selection, changing the SSC parameters to lower EMI, PLL bypass, power down, and choosing between low level or 3-state for the output-disable function.

The CDCEx949 operates in a 1.8V environment within a temperature range of -40°C to 85°C.

## **Package Information**

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |  |  |
|-------------|------------------------|-----------------------------|--|--|
| CDCE949     | PW (TSSOP, 24)         | 7.8mm × 6.4mm               |  |  |
| CDCEL949    | F W (1330F, 24)        | 7.011111 ^ 0.411111         |  |  |

- (1) For all available packages, see Section 12.
- (2) The package size (length × width) is a nominal value and includes pins, where applicable.



**Typical Application Schematic** 



# **Table of Contents**

| 1 Features                           | 1  | 7.5 Programming                                      | 18 |
|--------------------------------------|----|------------------------------------------------------|----|
| 2 Applications                       |    | 8 Register Maps                                      |    |
| 3 Description                        |    | 8.1 SDA/SCL Configuration Registers                  |    |
| 4 Pin Configuration and Functions    |    | 9 Application and Implementation                     | 28 |
| 5 Specifications                     |    | 9.1 Application Information                          |    |
| 5.1 Absolute Maximum Ratings         |    | 9.2 Typical Application                              |    |
| 5.2 ESD Ratings                      | 6  | 9.3 Power Supply Recommendations                     |    |
| 5.3 Recommended Operating Conditions | 6  | 9.4 Layout                                           | 32 |
| 5.4 Thermal Information              | 7  | 10 Device and Documentation Support                  |    |
| 5.5 Electrical Characteristics       | 7  | 10.1 Device Support                                  | 34 |
| 5.6 EEPROM Specification             | 9  | 10.2 Related Documentation                           | 34 |
| 5.7 Timing Requirements: CLK_IN      | 9  | 10.3 Related Links                                   | 34 |
| 5.8 Timing Requirements: SDA/SCL     | 9  | 10.4 Receiving Notification of Documentation Updates | 34 |
| 5.9 Typical Characteristics          | 11 | 10.5 Support Resources                               | 34 |
| 6 Parameter Measurement Information  | 12 | 10.6 Trademarks                                      | 34 |
| 7 Detailed Description               | 13 | 10.7 Electrostatic Discharge Caution                 | 34 |
| 7.1 Overview                         | 13 | 10.8 Glossary                                        | 34 |
| 7.2 Functional Block Diagram         | 14 | 11 Revision History                                  | 35 |
| 7.3 Feature Description              | 14 | 12 Mechanical, Packaging, and Orderable              |    |
| 7.4 Device Functional Modes          | 17 | Information                                          | 35 |
|                                      |    |                                                      |    |



# **4 Pin Configuration and Functions**



Figure 4-1. PW Package 24-Pin TSSOP (Top View)

**Table 4-1. Pin Functions** 

| PIN                |              | TYPE(1) | DESCRIPTION                                                                                                                                                                                                   |  |
|--------------------|--------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NAME               | NO.          | ITPE    | DESCRIPTION                                                                                                                                                                                                   |  |
| GND                | 5, 9, 14, 20 | G       | Ground                                                                                                                                                                                                        |  |
| SCL/S2             | 22           | I       | SCL: Serial clock input (default configuration), LVCMOS; internal pullup 500k $\Omega$ ; or S2: User-programmable control input; LVCMOS inputs; internal pullup 500k $\Omega$                                 |  |
| SDA/S1             | 23           | I/O     | <b>SDA:</b> Bidirectional serial data input/output (default configuration), LVCMOS; internal pullup $500k\Omega$ ; or <b>S1:</b> User-programmable control input; LVCMOS inputs; internal pullup $500k\Omega$ |  |
| S0                 | 2            | I       | User-programmable control input S0; LVCMOS inputs; internal pullup 500kΩ                                                                                                                                      |  |
| V <sub>Ctrl</sub>  | 4            | I       | VCXO control voltage (leave open or pull up when not used)                                                                                                                                                    |  |
| V <sub>DD</sub>    | 3, 13        | Р       | 1.8V power supply for the device                                                                                                                                                                              |  |
| V                  | 6 10 17      | Р       | CDCEL949: 1.8V supply for all outputs                                                                                                                                                                         |  |
| V <sub>DDOUT</sub> | 6, 10, 17    | P       | CDCE949: 3.3V or 2.5V supply for all outputs                                                                                                                                                                  |  |
| Xin/CLK            | 1            | I       | Crystal oscillator input or LVCMOS clock input (selectable through SDA/SCL bus)                                                                                                                               |  |
| Xout               | 24           | 0       | Crystal oscillator output (leave open or pull up when not used)                                                                                                                                               |  |

# **Table 4-1. Pin Functions (continued)**

| PIN  |     | TYPE(1) | DESCRIPTION   |
|------|-----|---------|---------------|
| NAME | NO. | ITPE    | DESCRIPTION   |
| Y1   | 21  |         |               |
| Y2   | 19  |         |               |
| Y3   | 18  |         |               |
| Y4   | 7   |         |               |
| Y5   | 8   | 0       | LVCMOS output |
| Y6   | 16  |         |               |
| Y7   | 15  |         |               |
| Y8   | 11  |         |               |
| Y9   | 12  |         |               |

(1) G = Ground, I = Input, O = Output, P = Power



# **5 Specifications**

# 5.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                  |                                                                       | MIN  | MAX                      | UNIT |
|------------------|-----------------------------------------------------------------------|------|--------------------------|------|
| $V_{DD}$         | Supply voltage                                                        | -0.5 | 2.5                      | V    |
| VI               | Input voltage <sup>(2) (3)</sup>                                      | -0.5 | V <sub>DD</sub> + 0.5    | V    |
| Vo               | Output voltage <sup>(2)</sup>                                         | -0.5 | V <sub>DDOUT</sub> + 0.5 | V    |
| I <sub>I</sub>   | Input current (V <sub>I</sub> < 0, V <sub>I</sub> > V <sub>DD</sub> ) |      | 20                       | mA   |
| Io               | Continuous output current                                             |      | 50                       | mA   |
| TJ               | Junction temperature                                                  |      | 125                      | °C   |
| T <sub>stg</sub> | Storage temperature                                                   | -65  | 150                      | °C   |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 5.2 ESD Ratings

|                    |                         |                                                                                | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V                  |                         | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±2000 | \ \/ |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1500 | '    |

<sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

# **5.3 Recommended Operating Conditions**

|                                  |                                            |                                                                   | MIN                   | NOM                   | MAX                   | UNIT |
|----------------------------------|--------------------------------------------|-------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|------|
| $V_{DD}$                         | Device supply voltage                      |                                                                   | 1.7                   | 1.8                   | 1.9                   | V    |
| V                                | Output Vv aupply valtage                   | CDCE949                                                           | 2.3                   |                       | 3.6                   | V    |
| V <sub>DD(OUT)</sub>             | Output Yx supply voltage                   | CDCEL949                                                          | 1.7                   |                       | 1.9                   | V    |
| V <sub>IL</sub>                  | Low level input voltage LVCMOS             | ow level input voltage LVCMOS                                     |                       |                       | 0.3 × V <sub>DD</sub> | V    |
| V <sub>IH</sub>                  | High level input voltage LVCMOS            | 5                                                                 | 0.7 × V <sub>DD</sub> |                       |                       | V    |
| V <sub>I(thresh)</sub>           | Input voltage threshold LVCMOS             | 3                                                                 |                       | 0.5 × V <sub>DD</sub> |                       | V    |
|                                  |                                            | S0                                                                | 0                     |                       | 1.9                   |      |
| V <sub>IS</sub>                  | Input voltage                              | S1, S2, SDA, SCL,<br>V <sub>Ithresh</sub> = 0.5 × V <sub>DD</sub> | 0                     |                       | 3.6                   | V    |
| V <sub>ICLK</sub>                | Input voltage CLK                          |                                                                   | 0                     |                       | 1.9                   | V    |
|                                  | Output current                             | V <sub>DDout</sub> = 3.3V                                         |                       |                       | ±12                   | mA   |
| I <sub>OH</sub> /I <sub>OL</sub> |                                            | V <sub>DDout</sub> = 2.5V                                         |                       |                       | ±10                   | mA   |
|                                  |                                            | V <sub>DDout</sub> = 1.8V                                         |                       |                       | ±8                    | mA   |
| C <sub>L</sub>                   | Output load LVCMOS                         |                                                                   |                       |                       | 10                    | pF   |
| T <sub>A</sub>                   | Operating free-air temperature             |                                                                   | -40                   |                       | 85                    | °C   |
| CRYSTAL                          | AND VCXO <sup>(1)</sup>                    |                                                                   |                       |                       |                       |      |
| f <sub>Xtal</sub>                | Crystal Input frequency (fundame           | ental mode)                                                       | 8                     | 27                    | 32                    | MHz  |
| ESR                              | Effective series resistance                |                                                                   |                       |                       | 100                   | Ω    |
| f <sub>PR</sub>                  | Pulling $(0V \le V_{Ctrl} \le 1.8V)^{(2)}$ |                                                                   | ±120                  | ±150                  |                       | ppm  |
| V <sub>(Ctrl)</sub>              | Frequency control voltage                  |                                                                   | 0                     |                       | $V_{DD}$              | V    |
| C <sub>0</sub> /C <sub>1</sub>   | Pullability ratio                          |                                                                   |                       |                       | 220                   |      |

<sup>2)</sup> The input and output negative voltage ratings may be exceeded if the input and output clamp-current ratings are observed.

<sup>(3)</sup> SDA and SCL can go up to 3.6V as stated in the Recommended Operating Conditions table.

<sup>(2)</sup> JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process.

Instruments www.ti.com

|                |                                          | MIN | NOM | MAX | UNIT |
|----------------|------------------------------------------|-----|-----|-----|------|
| C <sub>L</sub> | On-chip load capacitance at Xin and Xout | 0   |     | 20  | pF   |

- For more information about VCXO configuration and crystal recommendation, see the VCXO Application Guideline for CDCE(L)9xx
- Pulling range depends on crystal type, on-chip crystal load capacitance and PCB stray capacitance; pulling range of min ±120ppm applies for crystal listed in the VCXO Application Guideline for CDCE(L)9xx Family application note.

### **5.4 Thermal Information**

|                  |                                                       |                   | CDCEx949 |      |
|------------------|-------------------------------------------------------|-------------------|----------|------|
|                  | THERMAL METRIC(2)                                     |                   |          | UNIT |
|                  | Airflow 0 (LFM) Airflow 150 (LFM) Airflow 200 (LFM)   |                   | 24 PINS  |      |
|                  |                                                       | Airflow 0 (LFM)   | 91       |      |
|                  | Junction-to-ambient thermal resistance <sup>(1)</sup> | Airflow 150 (LFM) | 75       |      |
| $\theta_{JA}$    |                                                       | Airflow 200 (LFM) | 74       | °C/W |
|                  |                                                       | Airflow 250 (LFM) | 73       |      |
|                  |                                                       | Airflow 500 (LFM) | 65       |      |
| $\theta_{JCtop}$ | Junction-to-case (top) thermal resistance             |                   | 0.5      | °C/W |
| $\theta_{JB}$    | Junction-to-board thermal resistance                  |                   | 52       | °C/W |
| ΨЈТ              | Junction-to-top characterization parameter            |                   | 0.5      | °C/W |
| ΨЈВ              | Junction-to-board characterization parameter          |                   | 50.1     | °C/W |
| $\theta_{JCbot}$ | Junction-to-case (bottom) thermal resistance          |                   | 50       | °C/W |

The package thermal impedance is calculated in accordance with JESD 51 and JEDEC2S2P (high-k board).

## 5.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

|                      | PARAMETER                                                                   | TEST CONDITI                                                                                 | ONS                                   | MIN  | TYP <sup>(1)</sup> | MAX  | UNIT |
|----------------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------|---------------------------------------|------|--------------------|------|------|
| I                    | Supply current (see Figure                                                  | All outputs off, f <sub>CLK</sub> = 27MHz,                                                   | All PLLs on                           |      | 38                 |      | mA   |
| I <sub>DD</sub>      | 5-1)                                                                        | f <sub>VCO</sub> = 135MHz                                                                    | Per PLL                               |      | 9                  |      | ""   |
| 1                    | Supply current (see Figure 5-2 and Figure                                   | No load, all outputs on,                                                                     | CDCE949<br>V <sub>DDOUT</sub> = 3.3V  |      | 4                  |      | mA   |
| I <sub>DD(OUT)</sub> | 5-3)                                                                        | f <sub>out</sub> = 27MHz                                                                     | CDCEL949<br>V <sub>DDOUT</sub> = 1.8V |      | 2                  |      | IIIA |
| I <sub>DD(PD)</sub>  | Power down current                                                          | Every circuit powered down except SDA/SCL,<br>f <sub>IN</sub> = 0MHz, V <sub>DD</sub> = 1.9V |                                       |      | 50                 |      | μА   |
| V <sub>(PUC)</sub>   | Supply voltage V <sub>DD</sub><br>threshold for power up<br>control circuit |                                                                                              |                                       | 0.85 |                    | 1.45 | V    |
| f <sub>VCO</sub>     | VCO frequency range of PLL                                                  |                                                                                              |                                       | 80   |                    | 230  | MHz  |
| f <sub>OUT</sub>     | LVCMOS output frequency                                                     |                                                                                              |                                       | 230  |                    |      | MHz  |
| LVCMO                | S                                                                           |                                                                                              |                                       |      |                    |      |      |
| V <sub>IK</sub>      | LVCMOS input voltage                                                        | V <sub>DD</sub> = 1.7V, I <sub>I</sub> = –18mA                                               |                                       |      |                    | -1.2 | V    |
| II                   | LVCMOS input current                                                        | $V_I = 0V \text{ or } V_{DD}, V_{DD} = 1.9V$                                                 |                                       |      |                    | ±5   | μA   |
| I <sub>IH</sub>      | LVCMOS input current for S0/S1/S2                                           | V <sub>I</sub> = V <sub>DD</sub> , V <sub>DD</sub> = 1.9V                                    |                                       |      |                    | 5    | μА   |
| I <sub>IL</sub>      | LVCMOS input current for S0/S1/S2                                           | V <sub>I</sub> = 0V, V <sub>DD</sub> = 1.9V                                                  |                                       |      |                    | -4   | μА   |

Copyright © 2025 Texas Instruments Incorporated

Submit Document Feedback

For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application



over recommended operating free-air temperature range (unless otherwise noted)

|                                        | PARAMETER                                 | TEST CONDITIONS                                     | MIN | TYP <sup>(1)</sup> | MAX | UNIT |
|----------------------------------------|-------------------------------------------|-----------------------------------------------------|-----|--------------------|-----|------|
|                                        | Input capacitance at Xin/Clk              | V <sub>ICLK</sub> = 0V or V <sub>DD</sub>           |     | 6                  |     |      |
| Cı                                     | Input capacitance at Xout                 | V <sub>IXout</sub> = 0V or V <sub>DD</sub>          |     | 2                  |     | pF   |
| - 1                                    | Input capacitance at S0/S1/S2             | $V_{IS} = 0V \text{ or } V_{DD}$                    |     | 3                  |     | '    |
| CDCE                                   | 949 - LVCMOS FOR V <sub>DDOUT</sub> =     | 3.3V                                                |     |                    |     |      |
|                                        |                                           | $V_{DDOUT} = 3V$ , $I_{OH} = -0.1$ mA               | 2.9 |                    |     |      |
| $V_{OH}$                               | LVCMOS high-level output voltage          | V <sub>DDOUT</sub> = 3V, I <sub>OH</sub> = -8mA     | 2.4 |                    |     | V    |
|                                        | romago                                    | $V_{DDOUT} = 3V$ , $I_{OH} = -12mA$                 | 2.2 |                    |     |      |
|                                        |                                           | $V_{DDOUT} = 3V$ , $I_{OL} = 0.1$ mA                |     |                    | 0.1 |      |
| V <sub>OL</sub>                        | LVCMOS low-level output voltage           | V <sub>DDOUT</sub> = 3V, I <sub>OL</sub> = 8mA      |     |                    | 0.5 | V    |
|                                        | romago                                    | V <sub>DDOUT</sub> = 3V, I <sub>OL</sub> = 12mA     |     |                    | 0.8 |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay                         | PLL bypass                                          |     | 3.2                |     | ns   |
| t <sub>r</sub> /t <sub>f</sub>         | Rise and fall time                        | V <sub>DDOUT</sub> = 3.3V (20%–80%)                 |     | 0.6                |     | ns   |
|                                        | Cycle-to-cycle jitter <sup>(2) (3)</sup>  | 1 PLL switching, Y2-to-Y3                           |     | 60                 | 90  | nc   |
| tjit(cc)                               | Cycle-to-cycle jitter (-7 (-7             | 4 PLLs switching, Y2-to-Y9                          |     | 120                | 170 | ps   |
| t::                                    | Peak-to-peak period jitter <sup>(2)</sup> | 1 PLL switching, Y2-to-Y3                           |     | 70                 | 100 | nc   |
| tjit(per)                              | (3)                                       | 4 PLLs switching, Y2-to-Y9                          |     | 130                | 180 | ps   |
| ١                                      | Output skew <sup>(4)</sup>                | f <sub>OUT</sub> = 50MHz, Y1-to-Y3                  |     |                    | 60  | ne   |
| t <sub>sk(o)</sub>                     | Output skew\                              | f <sub>OUT</sub> = 50MHz, Y2-to-Y5 or Y6-to-Y9      |     |                    | 160 | ps   |
| odc                                    | Output duty cycle <sup>(5)</sup>          | f <sub>VCO</sub> = 100MHz, Pdiv = 1                 | 45% |                    | 55% |      |
| CDCE                                   | 949 - LVCMOS FOR V <sub>DDOUT</sub> = 2   | 2.5V                                                |     |                    |     |      |
|                                        | LVCMOS high-level output voltage          | $V_{DDOUT} = 2.3V, I_{OH} = -0.1mA$                 | 2.2 |                    |     |      |
| $V_{OH}$                               |                                           | V <sub>DDOUT</sub> = 2.3V, I <sub>OH</sub> = -6mA   | 1.7 |                    |     | V    |
|                                        |                                           | V <sub>DDOUT</sub> = 2.3V, I <sub>OH</sub> = -10mA  | 1.6 |                    |     |      |
|                                        | 11/01/02   1   1   1   1                  | $V_{DDOUT} = 2.3V$ , $I_{OL} = 0.1mA$               |     |                    | 0.1 |      |
| $V_{OL}$                               | LVCMOS low-level output voltage           | $V_{DDOUT} = 2.3V$ , $I_{OL} = 6mA$                 |     |                    | 0.5 | V    |
|                                        |                                           | V <sub>DDOUT</sub> = 2.3V, I <sub>OL</sub> = 10mA   |     |                    | 0.7 |      |
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay                         | PLL bypass                                          |     | 3.4                |     | ns   |
| t <sub>r</sub> /t <sub>f</sub>         | Rise and fall time                        | V <sub>DDOUT</sub> = 2.5V (20%–80%)                 |     | 0.8                |     | ns   |
|                                        | Cycle-to-cycle jitter <sup>(2) (3)</sup>  | 1 PLL switching, Y2-to-Y3                           |     | 60                 | 90  | ps   |
| jit(cc)                                | Cycle-to-cycle jitter(=) (9)              | 4 PLLs switching, Y2-to-Y9                          |     | 120                | 170 |      |
|                                        | Peak-to-peak period jitter <sup>(2)</sup> | 1 PLL switching, Y2-to-Y3                           |     | 70                 | 100 | ps   |
| jit(per)                               | (3)                                       | 4 PLLs switching, Y2-to-Y9                          |     | 130                | 180 |      |
|                                        | Output skew <sup>(4)</sup>                | f <sub>OUT</sub> = 50MHz, Y1-to-Y3                  |     |                    | 60  |      |
| sk(o)                                  | Output skew\"                             | f <sub>OUT</sub> = 50MHz, Y2-to-Y5 or Y6-to-Y9      |     |                    | 160 | ps   |
| odc                                    | Output duty cycle <sup>(5)</sup>          | f <sub>VCO</sub> = 100MHz, Pdiv = 1                 | 45% |                    | 55% |      |
| CDCE                                   | 949 - LVCMOS FOR V <sub>DDOUT</sub> =     | : 1.8V                                              |     |                    | 1   |      |
|                                        |                                           | V <sub>DDOUT</sub> = 1.7V, I <sub>OH</sub> = -0.1mA | 1.6 |                    |     |      |
| √ <sub>OH</sub>                        | LVCMOS high-level output voltage          | V <sub>DDOUT</sub> = 1.7V, I <sub>OH</sub> = -4mA   | 1.4 |                    |     | V    |
|                                        | Tollago                                   | V <sub>DDOUT</sub> = 1.7V, I <sub>OH</sub> = -8mA   | 1.1 |                    |     |      |
|                                        |                                           | V <sub>DDOUT</sub> = 1.7V, I <sub>OL</sub> = 0.1mA  |     |                    | 0.1 |      |
| √ <sub>OL</sub>                        | LVCMOS low-level output voltage           | V <sub>DDOUT</sub> = 1.7V, I <sub>OL</sub> = 4mA    |     |                    | 0.3 | V    |
|                                        | voitage                                   | V <sub>DDOUT</sub> = 1.7V, I <sub>OL</sub> = 8mA    |     |                    | 0.6 |      |

#### www.ti.com

### over recommended operating free-air temperature range (unless otherwise noted)

|                                        | PARAMETER                                 | TEST CONDITIONS                                           | MIN                   | TYP <sup>(1)</sup> | MAX                   | UNIT |
|----------------------------------------|-------------------------------------------|-----------------------------------------------------------|-----------------------|--------------------|-----------------------|------|
| t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation delay                         | PLL bypass                                                |                       | 2.6                |                       | ns   |
| t <sub>r</sub> /t <sub>f</sub>         | Rise and fall time                        | V <sub>DDOUT</sub> = 1.8V (20%–80%)                       |                       | 0.7                |                       | ns   |
|                                        | Overlanta averla (3) (3)                  | 1 PLL switching, Y2-to-Y3                                 |                       | 70                 | 120                   | ps   |
| t <sub>jit(cc)</sub>                   | Cycle-to-cycle jitter <sup>(2) (3)</sup>  | 4 PLLs switching, Y2-to-Y9                                |                       | 120                | 170                   |      |
|                                        | Peak-to-peak period jitter <sup>(2)</sup> | 1 PLL switching, Y2-to-Y3                                 |                       | 90                 | 140                   | ps   |
| t <sub>jit(per)</sub>                  | (3)                                       | 4 PLLs switching, Y2-to-Y9                                |                       | 130                | 190                   |      |
|                                        | Outroot along(A)                          | f <sub>OUT</sub> = 50MHz, Y1-to-Y3                        |                       |                    | 60                    | ps   |
| t <sub>sk(o)</sub>                     | Output skew <sup>(4)</sup>                | f <sub>OUT</sub> = 50MHz, Y2-to-Y5 or Y6-to-Y9            |                       |                    | 160                   |      |
| odc                                    | Output duty cycle <sup>(5)</sup>          | f <sub>VCO</sub> = 100MHz, Pdiv = 1                       | 45%                   |                    | 55%                   |      |
| SDA A                                  | ND SCL                                    |                                                           |                       |                    | -                     |      |
| V <sub>IK</sub>                        | SCL and SDA input clamp voltage           | V <sub>DD</sub> = 1.7V, I <sub>I</sub> = –18mA            |                       |                    | -1.2                  | V    |
| I <sub>IH</sub>                        | SCL and SDA input current                 | V <sub>I</sub> = V <sub>DD</sub> , V <sub>DD</sub> = 1.9V |                       |                    | ±10                   | μA   |
| V <sub>IH</sub>                        | SDA/SCL input high voltage <sup>(6)</sup> |                                                           | 0.7 × V <sub>DD</sub> |                    |                       | V    |
| V <sub>IL</sub>                        | SDA/SCL input low voltage <sup>(6)</sup>  |                                                           |                       |                    | 0.3 × V <sub>DD</sub> | V    |
| V <sub>OL</sub>                        | SDA low-level output voltage              | I <sub>OL</sub> = 3mA, V <sub>DD</sub> = 1.7V             |                       |                    | 0.2 × V <sub>DD</sub> | V    |
| Cı                                     | SCL/SDA input capacitance                 | $V_I = 0V \text{ or } V_{DD}$                             |                       | 3                  | 10                    | pF   |

- (1) All typical values are at respective nominal V<sub>DD</sub>.
- 10000 cycles. (2)
- Jitter depends on device configuration. Data is taken under the following conditions: 1-PLL: f<sub>IN</sub> = 27MHz, Y2/3 = 27MHz, (measured at Y2), 4-PLL: f<sub>IN</sub> = 27MHz, Y2/3 = 27MHz, (measured at Y2), Y4/5 = 16.384MHz, Y6/7 = 74.25MHz, Y8/9 = 48MHz.
- The  $t_{sk(o)}$  specification is only valid for equal loading of each bank of outputs and outputs are generated from the same divider; data sampled on rising edge (t<sub>r</sub>).
- odc depends on output rise- and fall-time  $(t_r/t_f)$ .
- SDA and SCL pins are 3.3V tolerant.

### **5.6 EEPROM Specification**

|       |                              | MIN  | TYP | MAX | UNIT   |
|-------|------------------------------|------|-----|-----|--------|
| EEcyc | Programming cycles of EEPROM | 1000 |     |     | cycles |
| EEret | Data retention               | 10   |     |     | years  |

# 5.7 Timing Requirements: CLK\_IN

|                                 |                                            |                 | MIN | NOM MAX | UNIT |
|---------------------------------|--------------------------------------------|-----------------|-----|---------|------|
| f                               | LVCMOS clock input frequency               | PLL bypass mode | 0   | 160     | MHz  |
| T(CLK)                          | EV CM OS Clock Input frequency             | 8               | 160 | IVII IZ |      |
| t <sub>r</sub> / t <sub>f</sub> | Rise and fall time CLK signal (20% to 80%) |                 | 3   | ns      |      |
| duty <sub>CLK</sub>             | Duty cycle CLK at V <sub>DD</sub> / 2      | 40%             | 60% |         |      |

### 5.8 Timing Requirements: SDA/SCL

over operating free-air temperature range (unless otherwise noted; see Figure 7-9)

|                        |                                   |               | MIN | NOM MAX | UNIT  |
|------------------------|-----------------------------------|---------------|-----|---------|-------|
| f                      | SCL clock frequency               | Standard mode | 0   | 100     | kHz   |
| T(SCL)                 |                                   | Fast mode     | 0   | 400     | NI IZ |
|                        | START setup time (SCL high before | Standard mode | 4.7 |         |       |
| <sup>t</sup> su(START) | SDA low)                          | Fast mode     | 0.6 |         | μs    |



over operating free-air temperature range (unless otherwise noted; see Figure 7-9)

|                         |                                         |               | MIN | NOM | MAX  | UNIT |
|-------------------------|-----------------------------------------|---------------|-----|-----|------|------|
|                         | START hold time (SCL low after SDA      | Standard mode | 4   |     |      |      |
| t <sub>h(START)</sub>   | low)                                    | Fast mode     | 0.6 |     |      | μs   |
| t <sub>w(SCLL)</sub>    | CCI law pulse duration                  | Standard mode | 4.7 |     |      |      |
|                         | SCL low-pulse duration                  | Fast mode     | 1.3 |     |      | μs   |
| t <sub>w(SCLH)</sub> SC | CCI high pulse duration                 | Standard mode | 4   |     |      |      |
|                         | SCL high-pulse duration                 | Fast mode     | 0.6 |     |      | μs   |
|                         | SDA hold time (SDA valid after SCL low) | Standard mode | 0   |     | 3.45 |      |
|                         |                                         | Fast mode     | 0   |     | 0.9  | μs   |
| •                       | SDA actual time                         | Standard mode | 250 |     |      | no   |
| t <sub>su(SDA)</sub>    | SDA setup time                          | Fast mode     | 100 |     |      | ns   |
| 4                       | CCL/CDA input rise time                 | Standard mode |     |     | 1000 |      |
| t <sub>r</sub>          | SCL/SDA input rise time                 | Fast mode     |     |     | 300  | ns   |
| t <sub>f</sub>          | SCL/SDA input fall time                 |               |     |     | 300  | ns   |
|                         | STOP action time                        | Standard mode | 4   |     |      |      |
| t <sub>su(STOP)</sub>   | STOP setup time                         | Fast mode     | 0.6 |     |      | μs   |
|                         | Bus free time between a STOP and        | Standard mode | 4.7 |     |      |      |
| t <sub>BUF</sub>        | START condition                         | Fast mode     | 1.3 | ,   |      | μs   |



# **5.9 Typical Characteristics**



Figure 5-1. CDCEx949 Supply Current vs PLL Frequency



Figure 5-2. CDCE949 Output Current vs Output Frequency



Figure 5-3. CDCEL949 Output Current vs Output Frequency



## **6 Parameter Measurement Information**



Copyright © 2016, Texas Instruments Incorporated

Figure 6-1. Test Load



Figure 6-2. Test Load for  $50\Omega$  Board Environment



# 7 Detailed Description

### 7.1 Overview

The CDCE949 and CDCEL949 devices are modular PLL-based, low-cost, high-performance, programmable clock synthesizers, multipliers, and dividers. The devices generate up to nine output clocks from a single input frequency. Each output is programmable in-system for any clock frequency up to 230MHz, using one of the four integrated configurable PLLs.

The CDCEx949 has separate output supply pins,  $V_{DDOUT}$ , which is 1.8V for CDCEL949 and 2.5V to 3.3V for CDCE949.

The input accepts an external crystal or LVCMOS clock signal. If an external crystal is used, an on-chip load capacitor is adequate for most applications. The value of the load capacitor is programmable from 0pF to 20 pF. Additionally, a selectable on-chip VCXO allows for synchronization of the output frequency to an external control signal, that is, the PWM signal.

The deep M/N divider ratio allows the generation of 0ppm audio and video, networking (WLAN, Bluetooth, Ethernet, GPS), or Interface (USB, IEEE1394, memory stick) clocks from a reference input frequency such as 27MHz.

All PLLs support spread-spectrum clocking (SSC). SSC can be center-spread or down-spread clocking. This is a common technique to reduce electro-magnetic interference (EMI).

Based on the PLL frequency and the divider settings, the internal loop filter components are automatically adjusted to achieve high stability, and to optimize the jitter-transfer characteristics of each PLL.

The device supports non-volatile EEPROM programming for easy customization of the device to the application. The internal EEPROM of the CDCEx949 is preset to a factory-default configuration (see *Default Device Setting*). The EEPROM can be reprogrammed to a different application configuration before PCB assembly, or reprogrammed by in-system programming. All device settings are programmable through the SDA and SCL bus, a 2-wire serial interface.

Use the three programmable control inputs, S0, S1 and S2, to control various aspects of operation including frequency selection, changing the SSC parameters to lower EMI, PLL bypass, power down, and choosing between low level or 3-state for the output-disable function.

The CDCEx949 operates in a 1.8V environment within a temperature range of -40°C to 85°C.



# 7.2 Functional Block Diagram



## 7.3 Feature Description

### 7.3.1 Control Terminal Setting

The CDCEx949 has three user-definable control terminals (S0, S1, and S2) which allow external control of device settings. The user-definable control terminals can be programmed to any of the following setting:

- Spread spectrum clocking selection → spread type and spread amount selection
- Frequency selection  $\rightarrow$  switching between any of two user-defined frequencies
- Output state selection → output configuration and power down control

The user can predefine up to eight different control settings. Table 7-1 and Table 7-2 provide these settings.

**Table 7-1. Control Terminal Definition** 

| EXTERNAL<br>CONTROL<br>BITS |                                       |                  | NG                               | PL                                | L2 SETTI             | NG                           | PL                                | L3 SETT              | ING                          | PLL4 SETTING                          |                      | NG                           | Y1 SETTING                               |
|-----------------------------|---------------------------------------|------------------|----------------------------------|-----------------------------------|----------------------|------------------------------|-----------------------------------|----------------------|------------------------------|---------------------------------------|----------------------|------------------------------|------------------------------------------|
| Control<br>Function         | PLL<br>Freque<br>ncy<br>Selecti<br>on | SSC<br>Selection | Output<br>Y2/Y3<br>Selectio<br>n | PLL<br>Frequenc<br>y<br>Selection | SSC<br>Selectio<br>n | Output<br>Y4/Y5<br>Selection | PLL<br>Frequen<br>cy<br>Selection | SSC<br>Selectio<br>n | Output<br>Y6/Y7<br>Selection | PLL<br>Frequen<br>cy<br>Selectio<br>n | SSC<br>Selectio<br>n | Output<br>Y8/Y9<br>Selection | Output Y1 and<br>Power Down<br>Selection |

Table 7-2. PLLx Setting (Can Be Selected for Each PLL Individual)

| SSC SELECTION (CENTER/DOWN) <sup>(1)</sup> |               |   |          |          |  |  |  |
|--------------------------------------------|---------------|---|----------|----------|--|--|--|
|                                            | SSCx [3-bits] |   | CENTER   | DOWN     |  |  |  |
| 0                                          | 0             | 0 | 0% (off) | 0% (off) |  |  |  |
| 0                                          | 0             | 1 | ±0.25%   | -0.25%   |  |  |  |



|   | SSC SELECTION (CENTER/DOWN)(1)          |                |                     |        |  |  |  |  |
|---|-----------------------------------------|----------------|---------------------|--------|--|--|--|--|
|   | SSCx [3-bits]                           |                | CENTER              | DOWN   |  |  |  |  |
| 0 | 1                                       | 0              | ±0.5%               | -0.5%  |  |  |  |  |
| 0 | 1                                       | 1              | 1 ±0.75% -0.75%     |        |  |  |  |  |
| 1 | 0                                       | 0              | ±1%                 | -1%    |  |  |  |  |
| 1 | 0                                       | 1              | ±1.25%              | -1.25% |  |  |  |  |
| 1 | 1                                       | 0              | ±1.5%               | -1.5%  |  |  |  |  |
| 1 | 1                                       | 1              | ±2%                 | -2%    |  |  |  |  |
|   | FI                                      | REQUENCY SELEC | TION <sup>(2)</sup> |        |  |  |  |  |
|   | FSx                                     |                | FUNCTION            |        |  |  |  |  |
|   | 0                                       |                | Frequency0          |        |  |  |  |  |
|   | 1                                       |                | Frequency1          |        |  |  |  |  |
|   | OUTPUT SELECTION <sup>(3)</sup> (Y2 Y9) |                |                     |        |  |  |  |  |
| • | YxYx                                    |                | FUNCTION            |        |  |  |  |  |
|   | 0                                       | State0         |                     |        |  |  |  |  |
|   | 1                                       |                | State1              |        |  |  |  |  |

- Center/Down-Spread, Frequency0/1 and State0/1 are user-definable in PLLx Configuration Register
- (2) Frequency0 and Frequency1 can be any frequency within the specified f<sub>VCO</sub> range
- (3) State0/1 selection is valid for both outputs of the corresponding PLL module and can be power down, 3-state, low, or active

Table 7-3. Y1 Setting (1)

| Y1 SELECTION |          |  |  |  |  |  |  |
|--------------|----------|--|--|--|--|--|--|
| Y1           | FUNCTION |  |  |  |  |  |  |
| 0            | State 0  |  |  |  |  |  |  |
| 1            | State 1  |  |  |  |  |  |  |

(1) State0 and State1 are user definable in Generic Configuration Register and can be power down, 3-state, low, or active.

S1/SDA and S2/SCL pins of the CDCEx949 are dual function pins. In default configuration they are defined as SDA/SCL for the serial interface. They can be programmed as control-pins (S1/S2) by setting the relevant bits in the EEPROM. Note that the changes to the Control register (Bit [6] of Byte [02]) have no effect until they are written into the EEPROM.

Once they are set as control pins, the serial programming interface is no longer available. However, if  $V_{DDOUT}$  is forced to GND, the two control-pins, S1 and S2, temporally act as serial programming pins (SDA/SCL).

S0 is not a multiuse pin and is a control pin only.

### 7.3.2 Default Device Setting

Figure 7-1 shows the preconfiguration (the input frequency is passed through to the output as a default) of the internal EEPROM of CDCEx949. This preconfiguration allows the device to operate in default mode without the extra production step of programming. The default setting appears after power is supplied or after power-down or power-up sequence until the setting is re-programmed by the user to a different application configuration. A new register setting is programmed through the serial SDA/SCL Interface.





Figure 7-1. Default Device Setting

Table 7-4 shows the factory default setting for the Control Terminal Register (external control pins). In normal operation, all 8 register settings are available, but in the default configuration only the first two settings (0 and 1) can be selected with S0, as S1 and S2 configured as programming pins in default mode.

Table 7-4. Factory Default Setting for Control Terminal Register

|                           | the control of the co |                  |                  |                     |             |                  |                     |             |                  |                     |             |                  |                     |             |                  |
|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------|---------------------|-------------|------------------|---------------------|-------------|------------------|---------------------|-------------|------------------|---------------------|-------------|------------------|
|                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | Y1               | PLI                 | L1 SETT     | ING              | PLL                 | 2 SETT      | ING              | PLL3 SETTING        |             |                  | PLL3 SETTING        |             |                  |
|                           | TERNAL<br>ROL PIN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | S <sup>(1)</sup> | OUTPUT<br>SELECT | FREQ.<br>SELECT     | SSC<br>SEL. | OUTPUT<br>SELECT |
| S2                        | S1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | S0               | Y1               | FS1                 | SSC1        | Y2Y3             | FS2                 | SSC2        | Y4Y5             | FS3                 | SSC3        | Y6Y7             | FS4                 | SSC4        | Y8Y9             |
| SCL<br>(I <sup>2</sup> C) | SDA<br>(I <sup>2</sup> C)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 0                | 3-state          | f <sub>VCO1_0</sub> | off         | 3-state          | f <sub>VCO2_0</sub> | off         | 3-state          | f <sub>VCO3_0</sub> | off         | 3-state          | f <sub>VCO4_0</sub> | off         | 3-state          |
| SCL<br>(I <sup>2</sup> C) | SDA<br>(I <sup>2</sup> C)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 1                | enabled          | f <sub>VCO1_0</sub> | off         | enabled          | f <sub>VCO2_0</sub> | off         | enabled          | f <sub>VCO3_0</sub> | off         | enabled          | f <sub>VCO4_0</sub> | off         | enabled          |

<sup>(1)</sup> In default mode or when programmed respectively, S1 and S2 act as serial programming interface, SDA/SCL. They do not have any control-pin function but they are internally interpreted as if S1 = 0 and S2 = 0. However, S0 is a control-pin which in the default mode switches all outputs ON or OFF (as previously predefined).

#### 7.3.3 SDA/SCL Serial Interface

The CDCEx949 operates as a target device of the 2-wire serial SDA/SCL bus, compatible with the popular SMBus or I<sup>2</sup>C Bus specification. The device operates in the standard-mode transfer (up to 100kbps) and fast-mode transfer (up to 400kbps) and supports 7-bit addressing.

The S1/SDA and S2/SCL pins of the CDCEx949 are dual function pins. In the default configuration the S1/SDA and S2/SCL pins are used as SDA/SCL serial programming interface. The S1/SDA and S2/SCL pins can be re-programmed as general-purpose control pins, S1 and S2, by changing the corresponding EEPROM setting, Byte 02, Bit [6].



Figure 7-2. Timing Diagram for SDA/SCL Serial Control Interface

#### 7.3.4 Data Protocol

The device supports Byte Write and Byte Read and Block Write and Block Read operations.

For Byte Write/Read operations, the system controller individually accesses addressed bytes.

For *Block Write/Read* operations, the bytes are accessed in sequential order from lowest to highest byte (with most significant bit first) with the ability to stop after any complete byte has been transferred. The numbers of bytes read-out are defined by Byte Count in the Generic Configuration Register. At Block Read instruction, all bytes defined in the Byte Count have to be readout to correctly finish the read cycle.

After a byte is sent, the byte is written into the internal register and is effective immediately. This applies to each transferred byte, independent of whether this is a *Byte Write* or a *Block Write* sequence.

If the EEPROM Write Cycle is initiated, the internal SDA register contents are written into the EEPROM. During this write cycle, data is not accepted at the SDA/SCL bus until the write cycle is completed. However, data can be read during the programming sequence (Byte Read or Block Read). Read *EEPIP*, Byte 01–Bit [6] to monitor the programming status. Before beginning EEPROM programming, pull CLKIN LOW. CLKIN must be held LOW for the duration of EEPROM programming. After initiating EEPROM programming with EEWRITE, byte 06h-bit 0, do not write to the device registers until EEPIP is read back as a 0.

The offset of the indexed byte is encoded in the command code, as described in Table 7-5.

| Table 7 of Talget Receiver Address (1 Bits) |    |    |    |    |    |                   |                   |     |
|---------------------------------------------|----|----|----|----|----|-------------------|-------------------|-----|
| DEVICE                                      | A6 | A5 | A4 | A3 | A2 | A1 <sup>(1)</sup> | A0 <sup>(1)</sup> | R/W |
| CDCEx913                                    | 1  | 1  | 0  | 0  | 1  | 0                 | 1                 | 1/0 |
| CDCEx925                                    | 1  | 1  | 0  | 0  | 1  | 0                 | 0                 | 1/0 |
| CDCEx937                                    | 1  | 1  | 0  | 1  | 1  | 0                 | 1                 | 1/0 |
| CDCEx949                                    | 1  | 1  | 0  | 1  | 1  | 0                 | 0                 | 1/0 |

Table 7-5. Target Receiver Address (7 Bits)

#### 7.4 Device Functional Modes

#### 7.4.1 SDA/SCL Hardware Interface

Figure 7-3 shows how the CDCEx949 clock synthesizer is connected to the SDA/SCL serial interface bus. Multiple devices can be connected to the bus but the speed may need to be reduced (400kHz is the maximum) if many devices are connected.

Note that the pullup resistor value ( $R_P$ ) depends on the supply voltage, bus capacitance and number of connected devices. The recommended pullup value is  $4.7k\Omega$ . The value must meet the minimum sink current of 3mA at  $V_{OLmax}$  = 0.4V for the output stages (for more details, see *SMBus* or  $I^2C$  *Bus* specification).

<sup>(1)</sup> Address bits A0 and A1 are programmable through the SDA/SCL bus (Byte 01, Bit [1:0]). This allows addressing up to 4 devices connected to the same SDA/SCL bus. The least-significant bit of the address byte designates a write or read operation.





Figure 7-3. SDA/SCL Hardware Interface

# 7.5 Programming

**Table 7-6. Command Code Definition** 

| BIT   | DESCRIPTION                                                                   |
|-------|-------------------------------------------------------------------------------|
| 7     | 0 = Block Read or Block Write operation 1 = Byte Read or Byte Write operation |
| (6:0) | Byte Offset for Byte Read, Block Read, Byte Write and Block Write operation.  |



Figure 7-6. Byte Read Protocol





Data Byte 0 Bits [7:0] are reserved for Revision Code and Vendor Identification. The Data Byte 0 is used for internal test purpose and must not be overwritten.

Figure 7-7. Block Write Programming



Figure 7-8. Block Read Protocol



Figure 7-9. Timing Diagram for the SDA/SCL Serial Control Interface

# 8 Register Maps

# 8.1 SDA/SCL Configuration Registers

The clock input, control pins, PLLs, and output stages are user configurable. The following tables and explanations describe the programmable functions of the CDCEx949. All settings can be manually written to the device through the SDA/SCL bus, or are easily programmable by using the TI Pro Clock software. TI Pro Clock software allows the user to quickly make all settings and automatically calculates the values for optimized performance at lowest jitter.

Table 8-1. SDA/SCL Registers

| ADDRESS OFFSET | REGISTER DESCRIPTION           | TABLE     |
|----------------|--------------------------------|-----------|
| 00h            | Generic configuration register | Table 8-3 |
| 10h            | PLL1 configuration register    | Table 8-4 |
| 20h            | PLL2 configuration register    | Table 8-5 |
| 30h            | PLL3 configuration register    | Table 8-6 |
| 40h            | PLL4 configuration register    | Table 8-7 |

The grey-highlighted Bits described in the configuration registers tables on the following pages, belong to the Control Pin Register. The user can predefine up to eight different control settings. These settings can then be selected by the external control pins, S0, S1, and S2 (see *Control Terminal Setting*).

Table 8-2. Configuration Register, External Control Pins

|     | Table 0-2. Comiguration Register, External Control in the |     |                  |                 |               |                  |                |               |                  |                |               |                  |                |               |                  |
|-----|-----------------------------------------------------------|-----|------------------|-----------------|---------------|------------------|----------------|---------------|------------------|----------------|---------------|------------------|----------------|---------------|------------------|
| EXT | ΓER                                                       | NAL | Y1               | Y1 PLL1 SETTING |               |                  | PI             | PLL2 SETTING  |                  |                | L3 SETTIN     | IG               | PLL4 SETTING   |               |                  |
|     | CONTROL PINS                                              |     | OUTPUT<br>SELECT | FREQ<br>SELECT  | SSC<br>SELECT | OUTPUT<br>SELECT | FREQ<br>SELECT | SSC<br>SELECT | OUTPUT<br>SELECT | FREQ<br>SELECT | SSC<br>SELECT | OUTPUT<br>SELECT | FREQ<br>SELECT | SSC<br>SELECT | OUTPUT<br>SELECT |
| S2  | S1                                                        | S0  | Y1               | FS1             | SSC1          | Y2Y3             | FS2            | SSC2          | Y4Y5             | FS3            | SSC3          | Y6Y7             | FS4            | SSC4          | Y8Y9             |
| 0   | 0                                                         | 0   | Y1_0             | FS1_0           | SSC1_0        | Y2Y3_0           | FS2_0          | SSC2_0        | Y4Y5_0           | FS3_0          | SSC3_0        | Y6Y7_0           | FS4_0          | SSC4_0        | Y8Y9_0           |
| 0   | 0                                                         | 1   | Y1_1             | FS1_1           | SSC1_1        | Y2Y3_1           | FS2_1          | SSC2_1        | Y4Y5_1           | FS3_1          | SSC3_1        | Y6Y7_1           | FS4_1          | SSC4_1        | Y8Y9_1           |
| 0   | 1                                                         | 0   | Y1_2             | FS1_2           | SSC1_2        | Y2Y3_2           | FS2_2          | SSC2_2        | Y4Y5_2           | FS3_2          | SSC3_2        | Y6Y7_2           | FS4_2          | SSC4_2        | Y8Y9_2           |
| 0   | 1                                                         | 1   | Y1_3             | FS1_3           | SSC1_3        | Y2Y3_3           | FS2_3          | SSC2_3        | Y4Y5_3           | FS3_3          | SSC3_3        | Y6Y7_3           | FS4_3          | SSC4_3        | Y8Y9_3           |
| 1   | 0                                                         | 0   | Y1_4             | FS1_4           | SSC1_4        | Y2Y3_4           | FS2_4          | SSC2_4        | Y4Y5_4           | FS3_4          | SSC3_4        | Y6Y7_4           | FS4_4          | SSC4_4        | Y8Y9_4           |
| 1   | 0                                                         | 1   | Y1_5             | FS1_5           | SSC1_5        | Y2Y3_5           | FS2_5          | SSC2_5        | Y4Y5_5           | FS3_5          | SSC3_5        | Y6Y7_5           | FS4_5          | SSC4_5        | Y8Y9_5           |
| 1   | 1                                                         | 0   | Y1_6             | FS1_6           | SSC1_6        | Y2Y3_6           | FS2_6          | SSC2_6        | Y4Y5_6           | FS3_6          | SSC3_6        | Y6Y7_6           | FS4_6          | SSC4_6        | Y8Y9_6           |
| 1   | 1                                                         | 1   | Y1_7             | FS1_7           | SSC1_7        | Y2Y3_7           | FS2_7          | SSC2_7        | Y4Y5_7           | FS3_7          | SSC3_7        | Y6Y7_7           | FS4_7          | SSC4_7        | Y8Y9_7           |
|     | ddre<br>ffset                                             |     | 04h              | 13h             | 10h-12h       | 15h              | 23h            | 20h-22h       | 25h              | 33h            | 30h-32h       | 35h              | 43h            | 40h-42h       | 45h              |

(1) Address offset refers to the byte address in the configuration register on following pages.

**Table 8-3. Generic Configuration Register** 

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM    | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                                                                                                                                                                                                                                     |  |  |  |  |
|-----------------------|--------------------|------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
|                       | 7                  | E_EL       | xb                     | Device Identification (read only): '1' is CDCE949 (3.3V), '0' is CDCEL949 (1.8V)                                                                                                                                                                                                |  |  |  |  |
| 00h                   | 6:4 RID Xb         |            | Xb                     | Revision Identification Number (read only)                                                                                                                                                                                                                                      |  |  |  |  |
|                       | 3:0                | VID        | 1h                     | Vendor Identification Number (read only)                                                                                                                                                                                                                                        |  |  |  |  |
|                       | 7                  | -          | 0b                     | Reserved - always write 0                                                                                                                                                                                                                                                       |  |  |  |  |
|                       | 6                  | EEPIP      | 0b                     | EEPROM Programming 0 – EEPROM programming is completed Status <sup>(4)</sup> : (read only) 1 – EEPROM is in programming mode                                                                                                                                                    |  |  |  |  |
|                       | 5                  | EELOCK     | 0b                     | Permanently Lock EEPROM 0 – EEPROM is not locked Data <sup>(5)</sup> : 1 – EEPROM is permanently locked                                                                                                                                                                         |  |  |  |  |
| 01h                   | 4                  | PWDN       | 0b                     | Device power down (overwrites S0/S1/S2 setting; configuration register settings are unchanged) Note: PWDN cannot be set to 1 in the EEPROM.  0 – device active (all PLLs and all outputs are enabled) 1 – device power down (all PLLs in power down and all outputs in 3-State) |  |  |  |  |
|                       | 3:2                | INCLK      | 00b                    | Input clock selection: 00 – X-tal 10 – LVCMOS 11 – reserved                                                                                                                                                                                                                     |  |  |  |  |
|                       | 1:0                | TARGET_ADR | 00b                    | Programmable Address Bits A0 and A1 of the Target Receiver Address                                                                                                                                                                                                              |  |  |  |  |

### **Table 8-3. Generic Configuration Register (continued)**

| OFFSET(1) | BIT <sup>(2)</sup> | ACRONYM     | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                                                                                                                                   |  |  |  |  |
|-----------|--------------------|-------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 011021    | 7                  | M1          | 1b                     | Clock source selection for output Y1:  0 – input clock 1 – PLL1 clock                                                                                                         |  |  |  |  |
|           | 6                  | SPICON      | 0b                     | Operation mode selection for pin 22/23 <sup>(6)</sup> 0 – serial programming interface SDA (pin 23) and SCL (pin 22)                                                          |  |  |  |  |
| 02h       | 5:4                | Y1_ST1      | 11b                    | 1 – control pins S1 (pin 23) and S2 (pin 22)  Y1-State0/1 Definition (applies to Y1 ST1 and Y1 ST0)                                                                           |  |  |  |  |
|           | 3:2                | Y1_ST0      | 01b                    | 00 – device power down (all PLLs in power down and all outputs in 3-state) 01 – Y1 disabled to 3-state 10 – Y1 disabled to low 11 – Y1 enabled (normal operation)             |  |  |  |  |
|           | 1:0                | Pdiv1 [9:8] | 0044                   | 10-Bit Y1-Output-Divider 0 – divider reset and stand-by                                                                                                                       |  |  |  |  |
| 03h       | 7:0                | Pdiv1 [7:0] | 001h                   | Pdiv1: 1-to-1023 – divider value                                                                                                                                              |  |  |  |  |
|           | 7                  | Y1_7        | 0b                     | Y1_x State Selection <sup>(7)</sup>                                                                                                                                           |  |  |  |  |
|           | 6                  | Y1_6        | 0b                     |                                                                                                                                                                               |  |  |  |  |
|           | 5                  | Y1_5        | 0b                     |                                                                                                                                                                               |  |  |  |  |
| 0.41-     | 4                  | Y1_4        | 0b                     |                                                                                                                                                                               |  |  |  |  |
| 04h       | 3                  | Y1_3        | 0b                     | 0 – State0 (predefined by Y1-State0 Definition [Y1_ST0]) 1 – State1 (predefined by Y1-State1 Definition [Y1 ST1])                                                             |  |  |  |  |
|           | 2                  | Y1_2        | 0b                     | Totale (predefined by Trotale 1 Definition [11_011])                                                                                                                          |  |  |  |  |
|           | 1                  | Y1_1        | 1b                     |                                                                                                                                                                               |  |  |  |  |
|           | 0                  | Y1_0        | 0b                     |                                                                                                                                                                               |  |  |  |  |
| 05h       | 7:3                | XCSEL       | 0Ah                    | Crystal load capacitor selection (8): $00h \rightarrow 0pF \\ 01h \rightarrow 1pF \\ 02h \rightarrow 2pF \\ 14h\text{-to-1Fh} \rightarrow 20pF$ vcxo xo                       |  |  |  |  |
|           | 2:0                | _           | 0b                     | Reserved - do not write others than 0                                                                                                                                         |  |  |  |  |
|           | 7:1                | BCOUNT      | 50h                    | 7-Bit Byte Count (Defines the number of Bytes which is sent from this device at the next Block Read transfer; all bytes must be read out to correctly finish the read cycle.) |  |  |  |  |
| 06h       | 0                  | EEWRITE     | 0b                     | Initiate EEPROM Write Cycle <sup>(4) (9)</sup> 0 – no EEPROM write cycle 1 – start EEPROM write cycle (internal configuration register is saved to the EEPROM)                |  |  |  |  |
| 07h-0Fh   | -                  | _           | 0h                     | Reserved – do not write others than 0                                                                                                                                         |  |  |  |  |

- (1) Writing data beyond 50h may adversely affect device function.
- (2) All data is transferred MSB-first.
- (3) Unless custom setting is used.
- (4) During EEPROM programming, no data is allowed to be sent to the device through the SDA/SCL bus until the programming sequence is completed. Data, however, can be read during the programming sequence (Byte Read or Block Read).
- (5) If this bit is set high in the EEPROM, the actual data in the EEPROM is permanently locked, and no further programming is possible. Data, however can still be written through the SDA/SCL bus to the internal register to change device function on the fly. But new data can no longer be saved to the EEPROM. EELOCK is effective only if written into the EEPROM
- (6) Selection of *control-pins* is effective only if written into the EEPROM. Once written into the EEPROM, the serial programming pins are no longer available. However, if V<sub>DDOUT</sub> is forced to GND, the two control-pins, S1 and S2, temporally act as serial programming pins (SDA/SCL), and the two target receiver address bits are reset to A0 = 0 and A1 = 0.
- (7) These are the bits of the Control Pin Register. The user can predefine up to eight different control settings. These settings can then be selected by the external control pins, S0, S1, and S2.
- (8) The internal load capacitor (C<sub>1</sub>, C<sub>2</sub>) must be used to achieve the best clock performance. External capacitors must be used only to do a fine adjustment of C<sub>L</sub> by few pF. The value of C<sub>L</sub> can be programmed with a resolution of 1pF for a total crystal load range of 0pF to 20pF. For C<sub>L</sub> > 20pF use additional external capacitors. Also, the device input capacitance must be considered; this adds 1.5pF (6pF, 2pF) to the selected C<sub>L</sub>. For more information about VCXO configuration and crystal recommendations, see VCXO Application Guideline for CDCE(L)9xx Family (SCAA085).
- (9) NOTE: The EEPROM WRITE bit must be sent last to make sure the contents of all internal registers are written into the EEPROM. The EEWRITE cycle is initiated by the rising edge of the EEWRITE-Bit. A static level high does not trigger an EEPROM WRITE cycle. The EEWRITE-Bit must be reset low after the programming is completed. The programming status can be monitored by readout EEPIP. If EELOCK is set high, no EEPROM programming is possible.



# **Table 8-4. PLL1 Configuration Register**

| OFFSET(1)    | BIT <sup>(2)</sup> | ACRONYM      | DEFAULT <sup>(3)</sup> | 1-4. PLL'I Configuration Register  (3) DESCRIPTION                                                                                                     |  |  |  |
|--------------|--------------------|--------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| OI I JEI . 7 | 7:5                | SSC1_7 [2:0] | 000b                   | SSC1: PLL1 SSC Selection (Modulation Amount) <sup>(4)</sup>                                                                                            |  |  |  |
| 10h          | 4:2                | SSC1_7 [2:0] | 000b                   | COOT. 1 EET COO GETECHOT (INFOGUIALION ANTIGUITL)                                                                                                      |  |  |  |
| 1011         | 1:0                | SSC1_6 [2:0] | 0000                   |                                                                                                                                                        |  |  |  |
|              | 7                  | SSC1_5 [0]   | 000b                   | Down   Center   000 (off)   000 (off)                                                                                                                  |  |  |  |
|              | 6:4                |              | 000b                   | 000 (OII) 000 (OII) 000 (OII) 001 ± 0.25%                                                                                                              |  |  |  |
| 11h          | 3:1                | SSC1_4 [2:0] | 000b                   | $010 - 0.5\%$ $010 \pm 0.5\%$                                                                                                                          |  |  |  |
|              | 0                  | SSC1_3 [2:0] | 0000                   | 011 - 0.75% 011 ± 0.75%<br>100 - 1.0% 100 ± 1.0%                                                                                                       |  |  |  |
|              | 7:6                | SSC1_2 [2]   | 000b                   | 101 – 1.25%<br>110 – 1.5%<br>110 ± 1.5%                                                                                                                |  |  |  |
| 12h          |                    | SSC1_2 [1:0] | 0006                   | 110 – 1.3 %<br>111 – 2.0%<br>111 ± 2.0%                                                                                                                |  |  |  |
| 1211         | 5:3                | SSC1_1 [2:0] | 000b                   |                                                                                                                                                        |  |  |  |
|              | 2:0                | SSC1_0 [2:0] | 000b                   | FS1 x: PLL1 Frequency Selection <sup>(4)</sup>                                                                                                         |  |  |  |
|              | 7                  | FS1_7        | 0b                     | FS1_X: PLL1 Frequency Selection(4)                                                                                                                     |  |  |  |
|              | 6                  | FS1_6        | 0b                     |                                                                                                                                                        |  |  |  |
|              | 5                  | FS1_5        | 0b                     |                                                                                                                                                        |  |  |  |
| 13h          | 4                  | FS1_4        | 0b                     | 0 – f <sub>VCO1 0</sub> (predefined by PLL1_0 – Multiplier/Divider value)                                                                              |  |  |  |
|              | 3                  | FS1_3        | 0b                     | 1 – f <sub>VCO1_1</sub> (predefined by PLL1_1 – Multiplier/Divider value)                                                                              |  |  |  |
|              | 2                  | FS1_2        | 0b                     |                                                                                                                                                        |  |  |  |
|              | 1                  | FS1_1        | 0b                     |                                                                                                                                                        |  |  |  |
|              | 0                  | FS1_0        | 0b                     | 0. 2014                                                                                                                                                |  |  |  |
|              | 7                  | MUX1         | 1b                     | PLL1 Multiplexer: 0 - PLL1<br>1 - PLL1 Bypass (PLL1 is in power down)                                                                                  |  |  |  |
|              | 6                  | M2           | 1b                     | Output Y2 Multiplexer: 0 - Pdiv1<br>1 - Pdiv2                                                                                                          |  |  |  |
| 14h          | 5:4                | М3           | 10b                    | Output Y3 Multiplexer:  00 - Pdiv1-Divider 01 - Pdiv2-Divider 10 - Pdiv3-Divider 11 - reserved                                                         |  |  |  |
|              | 3:2                | Y2Y3_ST1     | 11b                    | 00 – Y2/Y3 disabled to 3-State (PLL1 is in power down)                                                                                                 |  |  |  |
|              | 1:0                | Y2Y3_ST0     | 01b                    | Y2, Y3- 01 – Y2/Y3 disabled to 3-State (PLL1 on) State0/1definition: 10–Y2/Y3 disabled to low (PLL1 on) 11 – Y2/Y3 enabled (normal operation, PLL1 on) |  |  |  |
|              | 7                  | Y2Y3_7       | 0b                     | Y2Y3_x Output State Selection <sup>(4)</sup>                                                                                                           |  |  |  |
|              | 6                  | Y2Y3_6       | 0b                     |                                                                                                                                                        |  |  |  |
|              | 5                  | Y2Y3_5       | 0b                     |                                                                                                                                                        |  |  |  |
| 15h          | 4                  | Y2Y3_4       | 0b                     |                                                                                                                                                        |  |  |  |
| 15h          | 3                  | Y2Y3_3       | 0b                     | 0 – state0 (predefined by Y2Y3_ST0)<br>1 – state1 (predefined by Y2Y3_ST1)                                                                             |  |  |  |
|              | 2                  | Y2Y3_2       | 0b                     |                                                                                                                                                        |  |  |  |
|              | 1                  | Y2Y3_1       | 1b                     |                                                                                                                                                        |  |  |  |
|              | 0                  | Y2Y3_0       | 0b                     |                                                                                                                                                        |  |  |  |
| 164          | 7                  | SSC1DC       | 0b                     | PLL1 SSC down/center selection: 0 – down 1 – center                                                                                                    |  |  |  |
| 16h          | 6:0                | Pdiv2        | 01h                    | 7-Bit Y2-Output-Divider Pdiv2: 0 – reset and stand-by 1-to-127 – divider value                                                                         |  |  |  |
|              | 7                  | _            | 0b                     | Reserved – do not write others than 0                                                                                                                  |  |  |  |
| 17h          | 6:0                | Pdiv3        | 01h                    | 7-Bit Y3-Output-Divider Pdiv3: 0 – reset and stand-by 1-to-127 – divider value                                                                         |  |  |  |

Product Folder Links: CDCE949 CDCEL949

22

# **Table 8-4. PLL1 Configuration Register (continued)**

| OFFICE (1) PIT(2) ACRONYM DEFAULT(3) DESCRIPTION |                    |                |                        |                                                                                                                                                                               |  |  |  |  |
|--------------------------------------------------|--------------------|----------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| OFFSET <sup>(1)</sup>                            | BIT <sup>(2)</sup> | ACRONYM        | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                                                                                                                                   |  |  |  |  |
| 18h                                              | 7:0                | PLL1_0N [11:4  | 004h                   |                                                                                                                                                                               |  |  |  |  |
| 19h                                              | 7:4                | PLL1_0N [3:0]  | 00411                  |                                                                                                                                                                               |  |  |  |  |
| 1911                                             | 3:0                | PLL1_0R [8:5]  | 000h                   |                                                                                                                                                                               |  |  |  |  |
| 1Ah                                              | 7:3                | PLL1_0R[4:0]   | 00011                  | PLL1_0 <sup>(5)</sup> : 30-Bit Multiplier/Divider value for frequency f <sub>VCO1_0</sub> (for more information, see <i>PLL Frequency Planning</i> )                          |  |  |  |  |
| IAII                                             | 2:0                | PLL1_0Q [5:3]  | 10h                    | (                                                                                                                                                                             |  |  |  |  |
|                                                  | 7:5                | PLL1_0Q [2:0]  | 100                    |                                                                                                                                                                               |  |  |  |  |
|                                                  | 4:2                | PLL1_0P [2:0]  | 010b                   |                                                                                                                                                                               |  |  |  |  |
| 1Bh                                              | 1:0                | VCO1_0_RANGE   | 00b                    | $\begin{array}{c} 00 - f_{VCO1\_0} < 125 MHz \\ 01 - 125 MHz \le f_{VCO1\_0} < 150 MHz \\ 10 - 150 MHz \le f_{VCO1\_0} < 175 MHz \\ 11 - f_{VCO1\_0} \ge 175 MHz \end{array}$ |  |  |  |  |
| 1Ch                                              | 7:0                | PLL1_1N [11:4] | 004h                   |                                                                                                                                                                               |  |  |  |  |
| 1Dh                                              | 7:4                | PLL1_1N [3:0]  | 00411                  |                                                                                                                                                                               |  |  |  |  |
| IDII                                             | 3:0                | PLL1_1R [8:5]  | 000h                   |                                                                                                                                                                               |  |  |  |  |
| 1Eh                                              | 7:3                | PLL1_1R[4:0]   | 00011                  | PLL1_1 <sup>(5)</sup> : 30-bit Multiplier/Divider value for frequency f <sub>VCO1_1</sub> (for more information, see <i>PLL Frequency Planning</i> ).                         |  |  |  |  |
| 150                                              | 2:0                | PLL1_1Q [5:3]  | 10h                    | (common manager, cook all requires) realisming).                                                                                                                              |  |  |  |  |
|                                                  | 7:5                | PLL1_1Q [2:0]  | 100                    |                                                                                                                                                                               |  |  |  |  |
|                                                  | 4:2                | PLL1_1P [2:0]  | 010b                   |                                                                                                                                                                               |  |  |  |  |
| 1Fh                                              | 1:0                | VCO1_1_RANGE   | 00b                    | $\begin{array}{c} 00 - f_{VCO1\_1} < 125 MHz \\ 01 - 125 MHz \le f_{VCO1\_1} < 150 MHz \\ 10 - 150 MHz \le f_{VCO1\_1} < 175 MHz \\ 11 - f_{VCO1\_1} \ge 175 MHz \end{array}$ |  |  |  |  |

- (1) Writing data beyond 50h may adversely affect device function.
- (2) All data is transferred MSB-first.
- (3) Unless a custom setting is used
- (4) The user can predefine up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.
- (5) PLL settings limits:  $16 \le q \le 63$ ,  $0 \le p \le 7$ ,  $0 \le r \le 511$ , 0 < N < 4096

## **Table 8-5. PLL2 Configuration Register**

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM      | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                                                                                                         |
|-----------------------|--------------------|--------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | 7:5                | SSC2_7 [2:0] | 000b                   | SSC2: PLL2 SSC Selection (Modulation Amount) <sup>(4)</sup>                                                                                         |
| 20h                   | 4:2                | SSC2_6 [2:0] | 000b                   |                                                                                                                                                     |
|                       | 1:0                | SSC2_5 [2:1] | 000b                   | Down Center                                                                                                                                         |
|                       | 7                  | SSC2_5 [0]   | 0000                   | 000 (off) 000 (off)                                                                                                                                 |
| 21h                   | 6:4                | SSC2_4 [2:0] | 000b                   | 001 - 0.25%<br>010 - 0.5%<br>010 ± 0.5%                                                                                                             |
| 2111                  | 3:1                | SSC2_3 [2:0] | 000b                   | 011 – 0.75% 011 ± 0.75%                                                                                                                             |
|                       | 0                  | SSC2_2 [2]   | 000b                   | 100 – 1.0%<br>101 – 1.25%<br>101 ± 1.25%                                                                                                            |
|                       | 7:6                | SSC2_2 [1:0] | doop                   | 110 – 1.5% 110 ± 1.5%                                                                                                                               |
| 22h                   | 5:3                | SSC2_1 [2:0] | 000b                   | 111 – 2.0% 111 ± 2.0%                                                                                                                               |
|                       | 2:0                | SSC2_0 [2:0] | 000b                   |                                                                                                                                                     |
|                       | 7                  | FS2_7        | 0b                     | FS2_x: PLL2 Frequency Selection <sup>(4)</sup>                                                                                                      |
|                       | 6                  | FS2_6        | 0b                     |                                                                                                                                                     |
|                       | 5                  | FS2_5        | 0b                     |                                                                                                                                                     |
| 23h                   | 4                  | FS2_4        | 0b                     |                                                                                                                                                     |
| 2311                  | 3                  | FS2_3        | 0b                     | 0 – f <sub>VCO2_0</sub> (predefined by PLL2_0 – Multiplier/Divider value) 1 – f <sub>VCO2_1</sub> (predefined by PLL2_1 – Multiplier/Divider value) |
|                       | 2                  | FS2_2        | 0b                     | 7002_1                                                                                                                                              |
|                       | 1                  | FS2_1        | 0b                     |                                                                                                                                                     |
|                       | 0                  | FS2_0        | 0b                     |                                                                                                                                                     |



### **Table 8-5. PLL2 Configuration Register (continued)**

| 05555=(4)             | DI=(2)             |                | ble 8-5. PLL2 Configuration Register (continued) |                                                                                                                                                       |                                                                                                                                                    |  |  |
|-----------------------|--------------------|----------------|--------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM        | DEFAULT <sup>(3)</sup>                           |                                                                                                                                                       | DESCRIPTION                                                                                                                                        |  |  |
|                       | 7                  | MUX2           | 1b                                               | PLL2 Multiplexer:                                                                                                                                     | 0 – PLL2<br>1 – PLL2 Bypass (PLL2 is in power down)                                                                                                |  |  |
|                       | 6                  | M4             | 1b                                               | Output Y4 Multiplexer:                                                                                                                                | 0 – Pdiv2<br>1 – Pdiv4                                                                                                                             |  |  |
| 24h                   | 5:4                | M5             | 10b                                              | Output Y5 Multiplexer:                                                                                                                                | 00 – Pdiv2-Divider<br>01 – Pdiv4-Divider<br>10 – Pdiv5-Divider<br>11 – reserved                                                                    |  |  |
|                       | 3:2                | Y4Y5_ST1       | 11b                                              | V4 V5                                                                                                                                                 | 00 – Y4/Y5 disabled to 3-State (PLL2 is in power down)                                                                                             |  |  |
|                       | 1:0                | Y4Y5_ST0       | 01b                                              | Y4, Y5-<br>State0/1definition:                                                                                                                        | 01 – Y4/Y5 disabled to 3-State (PLL2 on)<br>10–Y4/Y5 disabled to low (PLL2 on)<br>11 – Y4/Y5 enabled (normal operation, PLL2 on)                   |  |  |
|                       | 7                  | Y4Y5_7         | 0b                                               | Y4Y5_x Output State Se                                                                                                                                | election <sup>(4)</sup>                                                                                                                            |  |  |
|                       | 6                  | Y4Y5_6         | 0b                                               |                                                                                                                                                       |                                                                                                                                                    |  |  |
|                       | 5                  | Y4Y5_5         | 0b                                               |                                                                                                                                                       |                                                                                                                                                    |  |  |
| 051                   | 4                  | Y4Y5_4         | 0b                                               |                                                                                                                                                       |                                                                                                                                                    |  |  |
| 25h                   | 3                  | Y4Y5_3         | 0b                                               | 0 – state0 (predefir<br>1 – state1 (predefir                                                                                                          |                                                                                                                                                    |  |  |
|                       | 2                  | Y4Y5_2         | 0b                                               | 1 – state i (predeiii                                                                                                                                 | ed by 1410_011)                                                                                                                                    |  |  |
|                       | 1                  | Y4Y5_1         | 1b                                               |                                                                                                                                                       |                                                                                                                                                    |  |  |
|                       | 0                  | Y4Y5_0         | 0b                                               |                                                                                                                                                       |                                                                                                                                                    |  |  |
| 26h                   | 7                  | SSC2DC         | 0b                                               | PLL2 SSC down/center                                                                                                                                  | selection: 0 – down 1 – center                                                                                                                     |  |  |
| 2011                  | 6:0                | Pdiv4          | 01h                                              | 7-Bit Y4-Output-Divider Pdiv4: 0 – reset and stand-by 1-to-127 – divider value                                                                        |                                                                                                                                                    |  |  |
|                       | 7                  | _              | 0b                                               | Reserved – do not write                                                                                                                               | others than 0                                                                                                                                      |  |  |
| 27h                   | 6:0                | Pdiv5          | 01h                                              | 7-Bit Y5-Output-Divider                                                                                                                               | Pdiv5: 0 – reset and stand-by 1-to-127 – divider value                                                                                             |  |  |
| 28h                   | 7:0                | PLL2_0N [11:4  | - 004h                                           |                                                                                                                                                       |                                                                                                                                                    |  |  |
| 29h                   | 7:4                | PLL2_0N [3:0]  | 00411                                            |                                                                                                                                                       |                                                                                                                                                    |  |  |
| 2911                  | 3:0                | PLL2_0R [8:5]  | - 000h                                           |                                                                                                                                                       |                                                                                                                                                    |  |  |
| 2Ah                   | 7:3                | PLL2_0R[4:0]   | 00011                                            | PLL2_0 <sup>(5)</sup> : 30-Bit Multiplier/Divider value for frequency f <sub>VCO2_0</sub> (for more information, see <i>PLL Frequency Planning</i> ). |                                                                                                                                                    |  |  |
| ZAII                  | 2:0                | PLL2_0Q [5:3]  | - 10h                                            |                                                                                                                                                       |                                                                                                                                                    |  |  |
|                       | 7:5                | PLL2_0Q [2:0]  | 1011                                             |                                                                                                                                                       |                                                                                                                                                    |  |  |
|                       | 4:2                | PLL2_0P [2:0]  | 010b                                             |                                                                                                                                                       |                                                                                                                                                    |  |  |
| 2Bh                   | 1:0                | VCO2_0_RANGE   | 00b                                              | f <sub>VCO2_0</sub> range selection:                                                                                                                  | 00 − $f_{VCO2_0}$ < 125MHz<br>01 − 125MHz ≤ $f_{VCO2_0}$ < 150MHz<br>10 − 150MHz ≤ $f_{VCO2_0}$ < 175MHz<br>11 − $f_{VCO2_0}$ ≥ 175MHz             |  |  |
| 2Ch                   | 7:0                | PLL2_1N [11:4] | 00.41                                            |                                                                                                                                                       | <del>_</del>                                                                                                                                       |  |  |
| 05:                   | 7:4                | PLL2_1N [3:0]  | - 004h                                           |                                                                                                                                                       |                                                                                                                                                    |  |  |
| 2Dh                   | 3:0                | PLL2_1R [8:5]  | 0001                                             |                                                                                                                                                       |                                                                                                                                                    |  |  |
| 05:                   | 7:3                | PLL2_1R[4:0]   | - 000h                                           |                                                                                                                                                       | ier/Divider value for frequency f <sub>VCO1_1</sub> se <i>PLL Frequency Planning</i> ).                                                            |  |  |
| 2Eh                   | 2:0                | PLL2_1Q [5:3]  | 401                                              | The more information, Se                                                                                                                              | ser Et requency Flamming).                                                                                                                         |  |  |
|                       | 7:5                | PLL2_1Q [2:0]  | - 10h                                            |                                                                                                                                                       |                                                                                                                                                    |  |  |
|                       | 4:2                | PLL2_1P [2:0]  | 010b                                             |                                                                                                                                                       |                                                                                                                                                    |  |  |
| 2Fh                   | 1:0                | VCO2_1_RANGE   | 00b                                              | f <sub>VCO2_1</sub> range selection:                                                                                                                  | 00 − $f_{VCO2_{-1}}$ < 125MHz<br>01 − 125MHz ≤ $f_{VCO2_{-1}}$ < 150MHz<br>10 − 150MHz ≤ $f_{VCO2_{-1}}$ < 175MHz<br>11 − $f_{VCO2_{-1}}$ ≥ 175MHz |  |  |

- (1) Writing data beyond 50h may adversely affect device function.
- (2) All data is transferred MSB-first.
- (3) Unless a custom setting is used
- (4) The user can predefine up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.
- (5) PLL settings limits:  $16 \le q \le 63$ ,  $0 \le p \le 7$ ,  $0 \le r \le 511$ , 0 < N < 4096

# Table 8-6. PLL3 Configuration Register

| Table 8-6. PLL3 Configuration Register |                    |              |                        |                                                                                                                                                         |  |  |
|----------------------------------------|--------------------|--------------|------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| OFFSET <sup>(1)</sup>                  | BIT <sup>(2)</sup> | ACRONYM      | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                                                                                                             |  |  |
|                                        | 7:5                | SSC3_7 [2:0] | 000b                   | SSC3: PLL3 SSC Selection (Modulation Amount) <sup>(4)</sup>                                                                                             |  |  |
| 30h                                    | 4:2                | SSC3_6 [2:0] | 000b                   |                                                                                                                                                         |  |  |
|                                        | 1:0                | SSC3_5 [2:1] | 000b                   | Down Center                                                                                                                                             |  |  |
|                                        | 7                  | SSC3_5 [0]   | 0000                   | 000 (off) 000 (off)                                                                                                                                     |  |  |
| 31h                                    | 6:4                | SSC3_4 [2:0] | 000b                   | 001 - 0.25% 001 ± 0.25%<br>010 - 0.5% 010 ± 0.5%                                                                                                        |  |  |
| 3111                                   | 3:1                | SSC3_3 [2:0] | 000b                   | 011 – 0.75% 011 ± 0.75%                                                                                                                                 |  |  |
|                                        | 0                  | SSC3_2 [2]   | 000b                   | 100 – 1.0%<br>101 – 1.25%<br>101 ± 1.25%                                                                                                                |  |  |
|                                        | 7:6                | SSC3_2 [1:0] | 0000                   | 110 – 1.5% 110 ± 1.5%                                                                                                                                   |  |  |
| 32h                                    | 5:3                | SSC3_1 [2:0] | 000b                   | 111 – 2.0% 111 ± 2.0%                                                                                                                                   |  |  |
|                                        | 2:0                | SSC3_0 [2:0] | 000b                   |                                                                                                                                                         |  |  |
|                                        | 7                  | FS3_7        | 0b                     | FS3_x: PLL3 Frequency Selection <sup>(4)</sup>                                                                                                          |  |  |
|                                        | 6                  | FS3_6        | 0b                     |                                                                                                                                                         |  |  |
|                                        | 5                  | FS3_5        | 0b                     |                                                                                                                                                         |  |  |
| 33h                                    | 4                  | FS3_4        | 0b                     |                                                                                                                                                         |  |  |
| 3311                                   | 3                  | FS3_3        | 0b                     | 0 – f <sub>VCO3_0</sub> (predefined by PLL3_0 – Multiplier/Divider value) 1 – f <sub>VCO3_1</sub> (predefined by PLL3_1 – Multiplier/Divider value)     |  |  |
|                                        | 2                  | FS3_2        | 0b                     |                                                                                                                                                         |  |  |
|                                        | 1                  | FS3_1        | 0b                     |                                                                                                                                                         |  |  |
|                                        | 0                  | FS3_0        | 0b                     |                                                                                                                                                         |  |  |
|                                        | 7                  | MUX3         | 1b                     | PLL3 Multiplexer: 0 – PLL3<br>1 – PLL3 Bypass (PLL3 is in power down)                                                                                   |  |  |
|                                        | 6                  | M6           | 1b                     | Output Y6 Multiplexer: 0 – Pdiv4<br>1 – Pdiv6                                                                                                           |  |  |
| 34h                                    | 5:4                | M7           | 10b                    | Output Y7 Multiplexer:  00 - Pdiv4-Divider 01 - Pdiv6-Divider 10 - Pdiv7-Divider 11 - reserved                                                          |  |  |
|                                        | 3:2                | Y6Y7_ST1     | 11b                    | 00 – Y6/Y7 disabled to 3-State (PLL3 is in power down)                                                                                                  |  |  |
|                                        | 1:0                | Y6Y7_ST0     | 01b                    | Y6, Y7- 01 – Y6/Y7 disabled to 3-State (PLL3 on) State0/1definition: 10 –Y6/Y7 disabled to low (PLL3 on) 11 – Y6/Y7 enabled (normal operation, PLL3 on) |  |  |
|                                        | 7                  | Y6Y7_7       | 0b                     | Y6Y7_x Output State Selection <sup>(4)</sup>                                                                                                            |  |  |
|                                        | 6                  | Y6Y7_6       | 0b                     |                                                                                                                                                         |  |  |
|                                        | 5                  | Y6Y7_5       | 0b                     |                                                                                                                                                         |  |  |
| 35h                                    | 4                  | Y6Y7_4       | 0b                     |                                                                                                                                                         |  |  |
| 3311                                   | 3                  | Y6Y7_3       | 0b                     | 0 – state0 (predefined by Y6Y7_ST0)<br>1 – state1 (predefined by Y6Y7_ST1)                                                                              |  |  |
|                                        | 2                  | Y6Y7_2       | 0b                     |                                                                                                                                                         |  |  |
|                                        | 1                  | Y6Y7_1       | 1b                     |                                                                                                                                                         |  |  |
|                                        | 0                  | Y6Y7_0       | 0b                     |                                                                                                                                                         |  |  |
| 36h                                    | 7                  | SSC3DC       | 0b                     | PLL3 SSC down/center selection: 0 – down 1 – center                                                                                                     |  |  |
| 3311                                   | 6:0                | Pdiv6        | 01h                    | 7-Bit Y6-Output-Divider Pdiv6: 0 – reset and stand-by 1-to-127 – divider value                                                                          |  |  |
|                                        | 7                  | _            | 0b                     | Reserved – do not write others than 0                                                                                                                   |  |  |
| 37h                                    | 6:0                | Pdiv7        | 01h                    | 7-Bit Y7-Output-Divider Pdiv7: 0 – reset and stand-by 1-to-127 – divider value                                                                          |  |  |



**Table 8-6. PLL3 Configuration Register (continued)** 

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM        | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                                                                                                                                                                                                            |
|-----------------------|--------------------|----------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 38h                   | 7:0                | PLL3 0N [11:4  |                        | 2201                                                                                                                                                                                                                                                   |
|                       | 7:4                | PLL3 0N [3:0]  | 004h                   |                                                                                                                                                                                                                                                        |
| 39h                   | 3:0                | PLL3_0R [8:5]  |                        |                                                                                                                                                                                                                                                        |
|                       | 7:3                | PLL3_0R[4:0]   | - 000h                 | PLL3_0 <sup>(5)</sup> : 30-Bit Multiplier/Divider value for frequency f <sub>VCO3_0</sub> (for more information, see <i>PLL Frequency Planning</i> ).                                                                                                  |
| 3Ah                   | 2:0                | PLL3_0Q [5:3]  |                        | Too more mormation, see PLL Frequency Planning).                                                                                                                                                                                                       |
|                       | 7:5                | PLL3_0Q [2:0]  | - 10h                  |                                                                                                                                                                                                                                                        |
|                       | 4:2                | PLL3_0P [2:0]  | 010b                   |                                                                                                                                                                                                                                                        |
| 3Bh                   | 1:0                | VCO3_0_RANGE   | 00b                    | $\begin{array}{c} 00 - f_{VCO3\_0} < 125 MHz \\ 01 - 125 MHz \le f_{VCO3\_0} < 150 MHz \\ 10 - 150 MHz \le f_{VCO3\_0} < 175 MHz \\ 11 - f_{VCO3\_0} \ge 175 MHz \end{array}$                                                                          |
| 3Ch                   | 7:0                | PLL3_1N [11:4] | 004h                   |                                                                                                                                                                                                                                                        |
| 3Dh                   | 7:4                | PLL3_1N [3:0]  | 00411                  |                                                                                                                                                                                                                                                        |
| JUII                  | 3:0                | PLL3_1R [8:5]  | 000h                   |                                                                                                                                                                                                                                                        |
| 3Eh                   | 7:3                | PLL3_1R[4:0]   | 00011                  | PLL3_1 <sup>(5)</sup> : 30-bit Multiplier/Divider value for frequency f <sub>VCO3_1</sub> (for more information, see <i>PLL Frequency Planning</i> ).                                                                                                  |
| JLII                  | 2:0                | PLL3_1Q [5:3]  | 10h                    |                                                                                                                                                                                                                                                        |
|                       | 7:5                | PLL3_1Q [2:0]  | 1011                   |                                                                                                                                                                                                                                                        |
|                       | 4:2                | PLL3_1P [2:0]  | 010b                   |                                                                                                                                                                                                                                                        |
| 3Fh                   | 1:0                | VCO3_1_RANGE   | 00b                    | $\begin{array}{c} 00 - f_{\text{VCO3}\_1} < 125 \text{MHz} \\ 01 - 125 \text{MHz} \leq f_{\text{VCO3}\_1} < 150 \text{MHz} \\ 10 - 150 \text{MHz} \leq f_{\text{VCO3}\_1} < 175 \text{MHz} \\ 11 - f_{\text{VCO3}\_1} \geq 175 \text{MHz} \end{array}$ |

- (1) Writing data beyond 50h may adversely affect device function.
- (2) All data is transferred MSB-first.
- (3) Unless a custom setting is used
- (4) The user can predefine up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.
- (5) PLL settings limits:  $16 \le q \le 63$ ,  $0 \le p \le 7$ ,  $0 \le r \le 511$ , 0 < N < 4096

## **Table 8-7. PLL4 Configuration Register**

| OFFSET <sup>(1)</sup> | BIT <sup>(2)</sup> | ACRONYM      | DEFAULT <sup>(3)</sup> | DESCRIPTION                                                                                                                                         |  |  |
|-----------------------|--------------------|--------------|------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                       | 7:5                | SSC4_7 [2:0] | 000b                   | SSC4: PLL4 SSC Selection (Modulation Amount) <sup>(4)</sup>                                                                                         |  |  |
| 40h                   | 4:2                | SSC4_6 [2:0] | 000b                   |                                                                                                                                                     |  |  |
|                       | 1:0                | SSC4_5 [2:1] | 000b                   | Down Center                                                                                                                                         |  |  |
|                       | 7                  | SSC4_5 [0]   | 0000                   | 000 (off) 000 (off)                                                                                                                                 |  |  |
| 41h                   | 6:4                | SSC4_4 [2:0] | 000b                   | 001 - 0.25% 001 ± 0.25%<br>010 - 0.5% 010 ± 0.5%                                                                                                    |  |  |
| 4111                  | 3:1                | SSC4_3 [2:0] | 000b                   | 011 – 0.75% 011 ± 0.75%                                                                                                                             |  |  |
|                       | 0                  | SSC4_2 [2]   | 000b                   | 100 – 1.0%<br>101 – 1.25%<br>101 ± 1.25%                                                                                                            |  |  |
|                       | 7:6                | SSC4_2 [1:0] | 0000                   | 110 – 1.5% 110 ± 1.5%                                                                                                                               |  |  |
| 42h                   | 5:3                | SSC4_1 [2:0] | 000b                   | 111 – 2.0% 111 ± 2.0%                                                                                                                               |  |  |
|                       | 2:0                | SSC4_0 [2:0] | 000b                   |                                                                                                                                                     |  |  |
|                       | 7                  | FS4_7        | 0b                     | FS4_x: PLL4 Frequency Selection <sup>(4)</sup> sl                                                                                                   |  |  |
|                       | 6                  | FS4_6        | 0b                     |                                                                                                                                                     |  |  |
|                       | 5                  | FS4_5        | 0b                     |                                                                                                                                                     |  |  |
| 43h                   | 4                  | FS4_4        | 0b                     |                                                                                                                                                     |  |  |
| 4311                  | 3                  | FS4_3        | 0b                     | 0 – f <sub>VCO4_0</sub> (predefined by PLL4_0 – Multiplier/Divider value) 1 – f <sub>VCO4_1</sub> (predefined by PLL4_1 – Multiplier/Divider value) |  |  |
|                       | 2                  | FS4_2        | 0b                     | VOO-1 (1 )                                                                                                                                          |  |  |
|                       | 1                  | FS4_1        | 0b                     |                                                                                                                                                     |  |  |
|                       | 0                  | FS4_0        | 0b                     |                                                                                                                                                     |  |  |



Table 8-7. PLL4 Configuration Register (continued)

| Table 8-7. PLL4 Configuration Register (continued) |                    |                         |                        |                                                                                |                                                                                                                                            |  |  |
|----------------------------------------------------|--------------------|-------------------------|------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| OFFSET <sup>(1)</sup>                              | BIT <sup>(2)</sup> | ACRONYM                 | DEFAULT <sup>(3)</sup> |                                                                                | DESCRIPTION                                                                                                                                |  |  |
|                                                    | 7                  | MUX4                    | 1b                     | PLL4 Multiplexer:                                                              | 0 – PLL4<br>1 – PLL4 Bypass (PLL4 is in power down)                                                                                        |  |  |
|                                                    | 6                  | M8                      | 1b                     | Output Y8 Multiplexer:                                                         | 0 – Pdiv6<br>1 – Pdiv8                                                                                                                     |  |  |
| 44h                                                | 5:4                | M9                      | 10b                    | Output Y9 Multiplexer:                                                         | 00 – Pdiv6-Divider<br>01 – Pdiv8-Divider<br>10 – Pdiv9-Divider<br>11 – reserved                                                            |  |  |
|                                                    | 3:2                | Y8Y9_ST1                | 11b                    |                                                                                | 00 – Y8/Y9 disabled to 3-State (PLL4 is in power down)                                                                                     |  |  |
|                                                    | 1:0                | Y8Y9_ST0                | 01b                    | Y8, Y9-<br>State0/1definition:                                                 | 01 – Y8/Y9 disabled to 3-State (PLL4 on)<br>10 –Y8/Y9 disabled to low (PLL4 on)<br>11 – Y8/Y9 enabled (normal operation, PLL4 on)          |  |  |
|                                                    | 7                  | Y8Y9_7                  | 0b                     | Y8Y9_x Output State Se                                                         | election <sup>(4)</sup>                                                                                                                    |  |  |
|                                                    | 6                  | Y8Y9_6                  | 0b                     |                                                                                |                                                                                                                                            |  |  |
|                                                    | 5                  | Y8Y9_5                  | 0b                     |                                                                                |                                                                                                                                            |  |  |
| 451                                                | 4                  | Y8Y9_4                  | 0b                     |                                                                                |                                                                                                                                            |  |  |
| 45h                                                | 3                  | Y8Y9_3                  | 0b                     | 0 – state0 (predefir<br>1 – state1 (predefir                                   |                                                                                                                                            |  |  |
|                                                    | 2 Y8Y9_2 Ob        | _ 1 – State i (predeiii | ied by 1019_011)       |                                                                                |                                                                                                                                            |  |  |
|                                                    | 1                  | Y8Y9_1                  | 1b                     |                                                                                |                                                                                                                                            |  |  |
|                                                    | 0                  | Y8Y9_0                  | 0b                     |                                                                                |                                                                                                                                            |  |  |
| 46h                                                | 7                  | SSC4DC                  | 0b                     | PLL4 SSC down/center                                                           | selection: 0 – down 1 – center                                                                                                             |  |  |
| 4011                                               | 6:0                | Pdiv8                   | 01h                    | 7-Bit Y8-Output-Divider Pdiv8: 0 – reset and stand-by 1-to-127 – divider value |                                                                                                                                            |  |  |
|                                                    | 7                  | _                       | 0b                     | Reserved – do not write                                                        | others than 0                                                                                                                              |  |  |
| 47h                                                | 6:0                | Pdiv9                   | 01h                    | 7-Bit Y9-Output-Divider                                                        | Pdiv9: 0 – reset and stand-by 1-to-127 – divider value                                                                                     |  |  |
| 48h                                                | 7:0                | PLL4_0N [11:4           | - 004h                 |                                                                                |                                                                                                                                            |  |  |
| 49h                                                | 7:4                | PLL4_0N [3:0]           | 00411                  |                                                                                |                                                                                                                                            |  |  |
| 4311                                               | 3:0                | PLL4_0R [8:5]           | - 000h                 | DI 1 4 0(E) 00 D' 14 W                                                         | W (D) (I)                                                                                                                                  |  |  |
| 4Ah                                                | 7:3                | PLL4_0R[4:0]            | 00011                  | (for more information, se                                                      | lier/Divider value for frequency f <sub>VCO4_0</sub> ee <i>PLL Frequency Planning</i> ).                                                   |  |  |
| -77 UT                                             | 2:0                | PLL4_0Q [5:3]           | 10h                    |                                                                                |                                                                                                                                            |  |  |
|                                                    | 7:5                | PLL4_0Q [2:0]           | 1011                   |                                                                                |                                                                                                                                            |  |  |
|                                                    | 4:2                | PLL4_0P [2:0]           | 010b                   |                                                                                |                                                                                                                                            |  |  |
| 4Bh                                                | 1:0                | VCO4_0_RANGE            | 00b                    | f <sub>VCO4_0</sub> range selection:                                           | 00 − $f_{VCO4_0}$ < 125MHz<br>01 − 125MHz ≤ $f_{VCO4_0}$ < 150MHz<br>10 − 150MHz ≤ $f_{VCO4_0}$ < 175MHz<br>11 − $f_{VCO4_0}$ ≥ 175MHz     |  |  |
| 4Ch                                                | 7:0                | PLL4_1N [11:4]          | 00.41                  |                                                                                |                                                                                                                                            |  |  |
| 45'                                                | 7:4                | PLL4_1N [3:0]           | - 004h                 |                                                                                |                                                                                                                                            |  |  |
| 4Dh                                                | 3:0                | PLL4_1R [8:5]           | 0001                   |                                                                                |                                                                                                                                            |  |  |
| 45'                                                | 7:3                | PLL4_1R[4:0]            | - 000h                 |                                                                                | ier/Divider value for frequency f <sub>VCO4_1</sub> ee <i>PLL Frequency Planning</i> ).                                                    |  |  |
| 4Eh                                                | 2:0                | PLL4_1Q [5:3]           | 401                    | The more information, so                                                       | so recritication realiting.                                                                                                                |  |  |
|                                                    | 7:5                | PLL4_1Q [2:0]           | - 10h                  |                                                                                |                                                                                                                                            |  |  |
|                                                    | 4:2                | PLL4_1P [2:0]           | 010b                   | 1                                                                              |                                                                                                                                            |  |  |
| 4Fh                                                | 1:0                | VCO4_1_RANGE            | 00b                    | f <sub>VCO4_1</sub> range selection:                                           | 00 − $f_{VCO4\_1}$ < 125MHz<br>01 − 125MHz ≤ $f_{VCO4\_1}$ < 150MHz<br>10 − 150MHz ≤ $f_{VCO4\_1}$ < 175MHz<br>11 − $f_{VCO4\_1}$ ≥ 175MHz |  |  |

- (1) Writing data beyond 50h may adversely affect device function.
- (2) All data is transferred MSB-first.
- (3) Unless a custom setting is used
- (4) The user can predefine up to eight different control settings. In normal device operation, these settings can be selected by the external control pins, S0, S1, and S2.
- (5) PLL settings limits:  $16 \le q \le 63$ ,  $0 \le p \le 7$ ,  $0 \le r \le 511$ , 0 < N < 4096

# 9 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

# 9.1 Application Information

The CDCEx949 device is an easy-to-use high-performance, programmable CMOS clock synthesizer. The device can be used as a crystal buffer, clock synthesizer with separate output supply pin. The CDCEx949 features an on-chip loop filter and Spread-spectrum modulation. Programming can be done through SPI, pin-mode, or using on-chip EEPROM. This section shows some examples of using CDCEx949 in various applications.

### 9.2 Typical Application

Figure 9-1 shows the use of the CDCEx949 devices for replacement of crystals and crystal oscillators on a Gigabit Ethernet Switch application.



Figure 9-1. Crystal and Oscillator Replacement Example

Product Folder Links: CDCE949 CDCEL949

### 9.2.1 Design Requirements

CDCEx949 supports spread spectrum clocking (SSC) with multiple control parameters:

- Modulation amount (%)
- Modulation frequency (>20kHz)
- Modulation shape (triangular)
- Center spread / down spread (± or –)

Submit Document Feedback

Copyright © 2025 Texas Instruments Incorporated



Figure 9-2. Modulation Frequency (fm) and Modulation Amount

### 9.2.2 Detailed Design Procedure

### 9.2.2.1 Spread Spectrum Clock (SSC)

Spread spectrum modulation is a method to spread emitted energy over a larger bandwidth. In clocking, spread spectrum can reduce electromagnetic interference (EMI) by reducing the level of emission from clock distribution network.



CDCS502 with a 25MHz Crystal, FS = 1, Fout = 100MHz, and 0%, ±0.5, ±1%, and ±2% SSC

Figure 9-3. Comparison Between Typical Clock Power Spectrum and Spread-Spectrum Clock

# 9.2.2.2 PLL Frequency Planning

At a given input frequency ( $f_{IN}$ ), use Equation 1 to calculate the output frequency ( $f_{OUT}$ ) of the CDCEx949.

$$f_{\text{OUT}} = \frac{f_{\text{IN}}}{P_{\text{div}}} \times \frac{N}{M} \tag{1}$$

where

- M (1 to 511) and N (1 to 4095) are the multiplier/divide values of the PLL
- · Pdiv (1 to 127) is the output divider

Use Equation 2 to calculate the target VCO frequency ( $f_{VCO}$ ) of each PLL.

$$f_{VCO} = f_{IN} \times \frac{N}{M} \tag{2}$$



The PLL internally operates as fractional divider and requires the following multiplier/divider settings:

- N
- $P = 4 int(log_2N/M)$ ; if P < 0 then P = 0
- Q = int(N'/M)
- $R = N' M \times Q$

where

 $N' = N \times 2^P$ 

 $N \ge M$ ;

 $80\text{MHz} \le f_{\text{VCO}} \le 230\text{MHz}$ 

 $16 \le Q \le 63$ 

 $0 \le P \le 4$ 

 $0 \le R \le 51$ 

### **Example:**

for 
$$f_{\text{IN}}$$
 = 27MHz; M = 1; N = 4; Pdiv = 2   
 $\rightarrow$   $f_{\text{OUT}}$  = 54MHz  $\rightarrow$   $f_{\text{OUT}}$  = 74.25MHz  $\rightarrow$   $f_{\text{OUT}}$  = 74.25MHz  $\rightarrow$   $f_{\text{VCO}}$  = 108MHz  $\rightarrow$   $f_{\text{VCO}}$  = 148.50MHz  $\rightarrow$  P = 4 - int(log<sub>2</sub>4) = 4 - 2 = 2  $\rightarrow$  N' = 4 × 2<sup>2</sup> = 16  $\rightarrow$  Q = int(16) = 16  $\rightarrow$  Q = int(22) = 22  $\rightarrow$  R = 44 - 44 = 0

The values for P, Q, R, and N' are automatically calculated when using TI Pro-Clock software.

### 9.2.2.3 Crystal Oscillator Start-Up

When the CDCEx949 is used as a crystal buffer, crystal oscillator start-up dominates the start-up time compared to the internal PLL lock time. The following diagram shows the oscillator start-up sequence for a 27MHz crystal input with an 8pF load. The start-up time for the crystal is in the order of approximately 250µs compared to approximately 10µs of lock time. In general, lock time is an order of magnitude less compared to the crystal start-up time.



Figure 9-4. Crystal Oscillator Start-Up vs PLL Lock Time

### 9.2.2.4 Frequency Adjustment With Crystal Oscillator Pulling

The frequency for the CDCEx949 is adjusted for media and other applications with the VCXO control input  $V_{Ctrl}$ . If a PWM modulated signal is used as a control signal for the VCXO, an external filter is needed.



Figure 9-5. Frequency Adjustment Using PWM Input to the VCXO Control

### 9.2.2.5 Unused Inputs and Outputs

If VCXO pulling functionality is not required, leave  $V_{Ctrl}$  floating. Set all other unused inputs to GND. Leave unused outputs floating.

If one output block is not used, TI recommends disabling the that output block. However, TI always recommends providing the supply for the second output block even if the second output block is disabled.

### 9.2.2.6 Switching Between XO and VCXO Mode

When the CDCEx949 is in crystal oscillator or in VCXO configuration, the internal capacitors require different internal capacitance. The following steps are recommended to switch to VCXO mode when the configuration for the on-chip capacitor is still set for XO mode. To center the output frequency to 0pm:

- 1. While in XO mode, put Vctrl = Vdd/2
- Switch from X0 mode to VCXO mode
- 3. Program the internal capacitors to obtain 0ppm at the output.

### 9.2.3 Application Curves

Figure 9-6, Figure 9-7, Figure 9-8, and Figure 9-9 show CDCEx949 measurements with the SSC feature enabled. Device configuration: 27MHz input, 27MHz output.





Figure 9-7. f<sub>OUT</sub> = 27MHz, VCO Frequency > 175MHz, SSC (1%, Center)





# 9.3 Power Supply Recommendations

When using an external reference clock, XIN/CLK must be driven before  $V_{DD}$  ramps to avoid risk of unstable output. If  $V_{DDOUT}$  is applied before  $V_{DD}$ , TI recommends keeping  $V_{DD}$  pulled to GND until  $V_{DDOUT}$  is ramped. If  $V_{DDOUT}$  is powered while  $V_{DD}$  is floating, there is a risk of high current flowing on the  $V_{DDOUT}$ .

The device has a power-up control that is connected to the 1.8V supply. This keeps the whole device disabled until the 1.8V supply reaches a sufficient voltage level. Then the device switches on all internal components, including the outputs. If there is a  $3.3V\ V_{DDOUT}$  available before the 1.8V, the outputs stay disabled until the 1.8V supply reaches a certain level.

### 9.4 Layout

#### 9.4.1 Layout Guidelines

When the CDCEx949 is used as a crystal buffer, any parasitics across the crystal affects the pulling range of the VCXO. Therefore, take care placing the crystal units on the board. Crystals must be placed as close to the device as possible so that the routing lines from the crystal terminals to XIN and XOUT have the same length.

If possible, cut out both ground plane and power plane under the area where the crystal and the routing to the device are placed. In this area, always avoid routing any other signal line, as it can be a source of noise coupling.

Additional discrete capacitors can be required to meet the load capacitance specification of certain crystal. For example, a 10.7pF load capacitor is not fully programmable on the chip, because the internal capacitor can range from 0pF to 20pF with steps of 1pF. The 0.7pF capacitor therefore can be discretely added on top of an internal 10pF capacitor.

To minimize the inductive influence of the trace, TI recommends placing this small capacitor as close to the device as possible and symmetrically with respect to XIN and XOUT.

Figure 9-10 shows a conceptual layout detailing recommended placement of power supply bypass capacitors on the basis of CDCEx949. For component side mounting, use 0402 body size capacitors to facilitate signal routing. Keep the connections between the bypass capacitors and the power supply on the device as short as possible. Ground the other side of the capacitor using a low-impedance connection to the ground plane.



### 9.4.2 Layout Example



- Place crystal with associated load caps as close to the chip
- Place series termination resistors at Clock outputs to improve signal integrity
- Place bypass caps close to the device pins, ensure wide freq. range
- Use ferrite beads to isolate the device supply pins from board noise sources

Figure 9-10. Annotated Layout

- 1. Place crystal with associated load caps as close to the chip
- 2. Place series termination resistors at Clock outputs to improve signal integrity
- 3. Place bypass caps close to the device pins, ensure wide frequency range
- 4. Use ferrite beads to isolate the device supply pins from board noise sounds



# 10 Device and Documentation Support

# 10.1 Device Support

### 10.1.1 Development Support

For development support see the following:

- **SMBus**
- I<sup>2</sup>C Bus

### 10.2 Related Documentation

For related documentation see the following:

Texas Instruments, Semiconductor and IC Package Thermal Metrics application note

Texas Instruments, VCXO Application Guideline for CDCE(L)9xx Family application note

#### 10.3 Related Links

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 10-1. Related Links

| PARTS    | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|----------|----------------|--------------|---------------------|---------------------|---------------------|
| CDCE949  | Click here     | Click here   | Click here          | Click here          | Click here          |
| CDCEL949 | Click here     | Click here   | Click here          | Click here          | Click here          |

# 10.4 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 10.5 Support Resources

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

Product Folder Links: CDCE949 CDCEL949

### 10.6 Trademarks

Ethernet<sup>™</sup> is a trademark of Xerox Corporation.

TI-DaVinci<sup>™</sup>, OMAP<sup>™</sup>, Pro-Clock<sup>™</sup>, and TI E2E<sup>™</sup> are trademarks of Texas Instruments.

Bluetooth® is a registered trademark of Bluetooth SIG, Inc.

All trademarks are the property of their respective owners.

### 10.7 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 10.8 Glossary

TI Glossary This glossary lists and explains terms, acronyms, and definitions.



# 11 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| C | Changes from Revision G (January 2024) to Revision H (July 2025)                                                                                                                                                                                                                         |      |  |  |  |  |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--|--|--|--|
| • | Changed Data Protocol section                                                                                                                                                                                                                                                            | 17   |  |  |  |  |
| • | Moved Register Maps section                                                                                                                                                                                                                                                              |      |  |  |  |  |
| • | Moved Application and Implementation section                                                                                                                                                                                                                                             |      |  |  |  |  |
| • | Changed Power Supply Recommendations section                                                                                                                                                                                                                                             |      |  |  |  |  |
|   |                                                                                                                                                                                                                                                                                          |      |  |  |  |  |
| С | hanges from Revision F (October 2016) to Revision G (January 2024)                                                                                                                                                                                                                       | Page |  |  |  |  |
| _ | Changes from Revision F (October 2016) to Revision G (January 2024)  Changed data sheet title from: CDCE(L)913: Flexible Low Power LVCMOS Clock Generator With SSC Support for EMI Reduction to CDCE(L)949: Flexible Low Power LVCMOS Clock Generator With SSC Support for EMI Reduction |      |  |  |  |  |

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 17-Jun-2025

### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                 |                       |      | (4)           | (5)                |              |              |
| CDCE949PW             | Active | Production    | TSSOP (PW)   24 | 60   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCE949      |
| CDCE949PW.B           | Active | Production    | TSSOP (PW)   24 | 60   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCE949      |
| CDCE949PWG4           | Active | Production    | TSSOP (PW)   24 | 60   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCE949      |
| CDCE949PWR            | Active | Production    | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCE949      |
| CDCE949PWR.B          | Active | Production    | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCE949      |
| CDCE949PWRG4          | Active | Production    | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCE949      |
| CDCE949PWRG4.B        | Active | Production    | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCE949      |
| CDCEL949PW            | Active | Production    | TSSOP (PW)   24 | 60   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCEL949     |
| CDCEL949PW.B          | Active | Production    | TSSOP (PW)   24 | 60   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCEL949     |
| CDCEL949PWR           | Active | Production    | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCEL949     |
| CDCEL949PWR.B         | Active | Production    | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | CDCEL949     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 17-Jun-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CDCE949:

Automotive : CDCE949-Q1

NOTE: Qualified Version Definitions:

Automotive - Q100 devices qualified for high-reliability automotive applications targeting zero defects

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jul-2025

## **TUBE**



\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CDCE949PW    | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| CDCE949PW.B  | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| CDCE949PWG4  | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| CDCEL949PW   | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |
| CDCEL949PW.B | PW           | TSSOP        | 24   | 60  | 530    | 10.2   | 3600   | 3.5    |



SMALL OUTLINE PACKAGE



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated