CDCE6214Q1TM SNAS852 - JUNE 2023 # CDCE6214Q1TM Ultra-Low Power Clock Generator With One PLL, Four Differential **Outputs, Two Inputs, and Internal EEPROM** #### 1 Features - AEC-Q100 qualified for automotive applications - Temperature grade 2: –40°C to +105°C - · Functional Safety-Capable - Documentation available to aid functional safety system design - Configurable high performance, low-power, frac-N PLL with RMS jitter with spurs (12 kHz - 20 MHz, $F_{out} > 100 \text{ MHz}) \text{ as:}$ - Integer mode: - Differential output: 350 fs typical, 600 fs maximum - LVCMOS output: 1.05 ps typical, 1.5 ps maximum - Fractional mode: - Differential output: 1.7 ps typical, 2.1 ps maximum - LVCMOS output: 2.0 ps typical, 4.0 ps maximum - Supports PCIe Gen1/2/3/4 with SSC and Gen 1/2/3/4/5 without SSC - Internal VCO: 2.335 GHz to 2.625 GHz - Typical power consumption: 65 mA for 4-output channel, 23 mA for 1-output channel. - Universal clock input, two reference inputs for redundancy - Differential AC-coupled or LVCMOS: 10 MHz to 200 MHz - Crystal: 10 MHz to 50 MHz - Flexible output clock distribution - Four channel dividers: Up to five unique output frequencies from 24 kHz to 328.125 MHz - Combination of LVDS-like, LP-HCSL or LVCMOS outputs on OUT0 - OUT4 pins - Glitchless output divider switching and output channel synchronization - Individual output enable through active-low GPIO and register - · Frequency margining options - DCO mode: frequency increment/decrement with 10ppb or less step-size - Fully-integrated, configurable loop bandwidth: 100 kHz to 1.6 MHz - Single or mixed supply for level translation: 1.8 V, - Configurable GPIOs and flexible configuration options - I<sup>2</sup>C-compatible interface: up to 400 kHz - Integrated EEPROM with two pages and external select pin. In-situ programming allowed. - Supports 100-Ω systems - Low electromagnetic emissions - Small footprint: 24-pin VQFN (4 mm × 4 mm) ## 2 Applications - PCIe Gen 1 Gen 5 clocking - Advanced driver assistance systems (ADAS) sensor fusion - Infotainment & cluster automotive head unit - - Data center & enterprise computing - PC & notebooks - Enterprise machine multifunction printer - Test & measurement handheld equipment ### 3 Description The CDCE6214Q1TM is a 4-channel, ultra-low power, medium grade jitter, clock generator for automotive application that can generate five independent clock outputs selectable between various modes of drivers. The input source can be a single-ended or differential input clock source, or a crystal. The CDCE6214Q1TM features a frac-N PLL to synthesize unrelated base frequency from any input frequency. #### **Package Information** | PART NUMBER | OUTPUT<br>ENABLE<br>POLARITY | PACKAGE <sup>(1)</sup> | PACKAGE SIZE<br>(NOM) <sup>(2)</sup> | |--------------|------------------------------|------------------------|--------------------------------------| | CDCE6214Q1TM | Active-low | RGE (VQFN, 24) | 4.00 mm × 4.00<br>mm | - For all available packages, see the orderable addendum at (1) the end of the data sheet. - The package size (length × width) is a nominal value and includes pins, where applicable. Application Example CDCE6214Q1TM ## **Table of Contents** | I Features1 | 8.23 Timing Requirements, I <sup>2</sup> C-Compatible Serial | |----------------------------------------------------------------------|--------------------------------------------------------------| | 2 Applications 1 | Interface12 | | B Description1 | 8.24 Power Supply Characteristics13 | | Revision History2 | 8.25 Typical Characteristics14 | | 5 Description (cont.)3 | 9 Parameter Measurement Information16 | | S Device Comparison3 | 9.1 Reference Inputs16 | | 7 Pin Configuration and Functions4 | 9.2 Outputs | | Specifications6 | 9.3 Serial Interface17 | | 8.1 Absolute Maximum Ratings6 | 9.4 PSNR Test17 | | 8.2 ESD Ratings | 9.5 Clock Interfacing and Termination17 | | 8.3 Recommended Operating Conditions6 | 10 Detailed Description19 | | 8.4 Thermal Information6 | 10.1 Overview19 | | 8.5 EEPROM Characteristics7 | 10.2 Functional Block Diagram19 | | 8.6 Reference Input, Single-Ended Characteristics7 | 10.3 Feature Description19 | | 8.7 Reference Input, Differential Characteristics | 10.4 Device Functional Modes30 | | 8.8 Reference Input, Crystal Mode Characteristics7 | 10.5 Programming3 | | 8.9 General-Purpose Input Characteristics8 | 11 Application and Implementation | | 8.10 Triple Level Input Characteristics8 | 11.1 Application Information38 | | 8.11 Logic Output Characteristics8 | 11.2 Typical Application39 | | 8.12 Phase Locked Loop Characteristics8 | 11.3 Power Supply Recommendations40 | | 8.13 Closed-Loop Output Jitter Characteristics9 | 11.4 Layout40 | | 8.14 Input and Output Isolation9 | 12 Device and Documentation Support43 | | 8.15 Buffer Mode Characteristics9 | 12.1 Device Support43 | | 8.16 PCIe Spread Spectrum Generator10 | 12.2 Receiving Notification of Documentation Updates43 | | 8.17 LVCMOS Output Characteristics10 | 12.3 Support Resources43 | | 8.18 LP-HCSL Output Characteristics10 | 12.4 Trademarks43 | | 8.19 LVDS Output Characteristics11 | 12.5 Electrostatic Discharge Caution43 | | 8.20 Output Synchronization Characteristics11 | 12.6 Glossary43 | | 8.21 Power-On Reset Characteristics12 | 13 Mechanical, Packaging, and Orderable | | 8.22 I <sup>2</sup> C-Compatible Serial Interface Characteristics 12 | Information43 | | | | ## **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |-----------|----------|-----------------| | June 2023 | * | Initial release | ## 5 Description (cont.) The CDCE6214Q1TM can be configured through the $I^2C$ interface in fall-back mode only. In the absence of the serial interface, the GPIO pins can be used in pin mode to configure the product into distinctive configurations. On-chip EEPROM can be used to change the configuration, which is pre-selectable through the pins. The device provides frequency margining options with glitch-free operation to support system design verification tests (DVT) and Ethernet Audio-Video Bridging (eAVB). Fine frequency margining is available on any output channel by steering the fractional feedback divider in DCO mode. Internal power conditioning provides excellent power supply ripple rejection (PSRR), reducing the cost and complexity of the power delivery network. The analog and digital core blocks operate from either a 1.8-V, 2.5-V, or $3.3-V \pm 5\%$ supply, and output blocks operate from a 1.8-V, 2.5-V, or $3.3-V \pm 5\%$ supply. The CDCE6214Q1TM enables high-performance clock trees from a single reference at ultra-low power with a small footprint. The factory- and user-programmable EEPROM features make the CDCE6214Q1TM an easy-to-use, instant-on clocking device with a low power consumption. ## **6 Device Comparison** Table 6-1. Device Comparison | | Table 6-1. Bevice Companison | | | | | | | | | |-----------------------------|----------------------------------|---------------------------------------------|---------------------------------------------|--------------------------------------------------------------------------|--------------------------------------------------------------------------|--|--|--|--| | DEVICE | OUTPUT<br>ENABLE PIN<br>POLARITY | EEPROM<br>PAGE 0 I <sup>2</sup> C<br>Access | EEPROM<br>PAGE 1 I <sup>2</sup> C<br>Access | EEPROM PAGE 0 CLOCK<br>CONFIGURATION | EEPROM PAGE 1 CLOCK<br>CONFIGURATION | | | | | | CDCE6214<br>CDCE6214-<br>Q1 | Active-High | l <sup>2</sup> C<br>Unavailable | I <sup>2</sup> C Available | Input: 25-MHz XTAL<br>OUT0: 25-MHz LVCMOS<br>OUT1/2/3/4: 100-MHz LP-HCSL | Input: 25-MHz XTAL<br>OUT0: 25-MHz LVCMOS<br>OUT1/2/3/4: 100-MHz LP-HCSL | | | | | | CDCE6214<br>Q1TM | Active-Low | I <sup>2</sup> C<br>Unavailable | l <sup>2</sup> C<br>Unavailable | Input: 25-MHz XTAL<br>OUT0: Off<br>OUT1/2/3/4: 100-MHz LP-HCSL | Input: 25-MHz XTAL<br>OUT0: Off<br>OUT1/2/3/4: 100-MHz LP-HCSL | | | | | ## 7 Pin Configuration and Functions Figure 7-1. RGE Package 24-Pin VQFN Top View **Table 7-1. Pin Functions** | PIN NAME NO. | | - I/O <sup>(1)</sup> | DESCRIPTION | | |----------------|----|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | 1/0(-/ | DESCRIPTION | | | POWER | | | | | | DAP | _ | G | Die Attach Pad. The DAP is an electrical connection and provides a thermal dissipation path. For proper electrical and thermal performance of the device, the DAP must be connected to PCB ground plane. | | | VDD_REF | 3 | Р | 1.8-V, 2.5-V, or 3.3-V Power Supply for Reference Input and Digital. | | | VDD_VCO | 24 | Р | 1.8-V, 2.5-V, or 3.3-V Power Supply for PLL/VCO. | | | VDDO_12 | 16 | Р | 1.8-V, 2.5-V, or 3.3-V Power Supply for OUT1 and OUT2 channels | | | VDDO_34 | 15 | Р | 1.8-V, 2.5-V, or 3.3-V Power Supply for OUT0, OUT3, and OUT4 channels | | | INPUT BLOCK | ( | • | | | | HW_SW_CT<br>RL | 23 | I, R <sub>PUPD</sub> | Manual selection pin for EEPROM pages (tri-state). Weak Pullup/Pulldown. $R_{PU}$ = 50 kΩ $R_{PD}$ = 50 kΩ. | | | PRIREF_P | 5 | 1 | Primary reference clock. Accepts a differential or single-ended input. Input pins need AC- | | | PRIREF_N | 6 | I | coupling capacitors and internally biased in differential mode. For LVCMOS, input should be provided on PRIREF_P and the non-driven input pin should be pulled down to ground. Internal biasing for differential mode is disabled in single-ended mode. | | | REFSEL | 4 | I, R <sub>PUPD</sub> | Manual selection pin of reference input (tri-state). Weak Pullup/Pulldown. $R_{PU}$ = 50 kΩ. $R_{PD}$ = 50 kΩ. | | | SECREF_P | 1 | I | Secondary reference clock. Accepts a differential or single-ended input or XTAL. Input | | | SECREF_N | 2 | I | pins need AC-coupling capacitors and internally biased in differential mode. For XTAL input, connect crystal between SECREF_P and SECREF_N pin. SECREF_P is XOUT, SECREF_N is XIN. This device do not need any power limiting resistor on XOUT. For LVCMOS input, input should be provided on SECREF_P, and the non-driven input pin should be pulled down to ground. Internal biasing for differential mode is disabled in single-ended and XTAL mode. | | #### www.ti.com ### **Table 7-1. Pin Functions (continued)** | NAME NO. | | I/O <sup>(1)</sup> | DESCRIPTION | | |-------------|---------------|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | 1/0(-/ | DESCRIPTION | | | OUTPUT BLO | СК | | | | | OUT0 | 7 | 0 | LVCMOS Output 0. Reference Input can be bypassed into this output. Output slew-rate configurable on all LVCMOS outputs. | | | OUT1_P | 22 | 0 | LVDS-like/LP-HCSL/LVCMOS Output Pair 1. Programmable driver with LVDS-like/LP-HCSL | | | OUT1_N | 21 | 0 | or 2x LVCMOS outputs. | | | OUT2_P | 18 | 0 | LVDS-like/LP-HCSL Output Pair 2. Programmable driver with LVDS-like/LP-HCSL outputs. | | | OUT2_N | 17 | 0 | 12003-like/LF-HOSE Output Fall 2. Flogrammable driver with EVD3-like/LF-HOSE outputs. | | | OUT3_P | 14 | 0 | LVDS-like/LP-HCSL Output Pair 3. Programmable driver with LVDS-like/LP-HCSL outputs. | | | OUT3_N | 13 | 0 | EVDS-like/EF-HCSE Output Fall 3. Flogrammable univer with EVDS-like/EF-HCSE output | | | OUT4_P | 10 | 0 | LVDS-like/LP-HCSL/LVCMOS Output Pair 4. Programmable driver with LVDS-like/LP-HCSL | | | OUT4_N | 9 | 0 | or 2x LVCMOS outputs. | | | DIGITAL CON | TROL / INTERF | ACES | | | | GPIO1 | 20 | I/O | STATUS output or GPIO1 input. | | | GPIO4 | 11 | I/O | STATUS output or GPIO4 input. | | | PDN | 8 | I, R <sub>PU</sub> | Device Power-down/RESET (active low) or SYNCN. Weak pullup resistor. $R_{PU}$ = 50 k $\Omega$ . Pullup resistor disabled in output mode. | | | SDA/GPIO2 | 19 | I/O | I <sup>2</sup> C Serial Data (bidirectional, open-drain) or GPIO2 input. Requires an external pullup resistor to VDD_REF in I <sup>2</sup> C mode. I <sup>2</sup> C address is initialized from on-chip EEPROM. Fail-safe Input. | | | SCL/GPIO3 | 12 | I | I <sup>2</sup> C Serial Clock or GPIO3 input. Requires an external pullup resistor to VDD_REF in I <sup>2</sup> C mode. Fail-safe Input. | | ### (1) Type: - G = Ground - P = Power - I = Input - I/O = Input/Output - O = Output - I, RPUPD = Input with Resistive Pullup and Pulldown - I, RPU = Input with Resistive Pullup - I/O, RPU = Input/Output with Resistive Pullup ## 8 Specifications ## 8.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------------------------------------------------------------------------------|----------------------|------|-----------------------------|------| | VDD_REF, VDD_VCO, VDDO_12, VDDO_34 | Supply Voltage | -0.3 | 3.63 | V | | PRIREF_P, PRIREF_N, SECREF_P, SECREF_N | Input Voltage | -0.3 | VDD_REF + 0.3 | V | | GPIO1, SDA/GPIO2, SCL/GPIO3, GPIO4, REFSEL, HW_SW_CTRL, PDN | Input Voltage | -0.3 | VDD_REF + 0.3 | V | | OUT0, OUT1_P, OUT1_N, OUT2_P, OUT2_N, OUT3_P, OUT3_N, OUT4_P, OUT4_N <sup>(2)</sup> | Output Voltage | -0.3 | VDDO_X <sup>(2)</sup> + 0.3 | V | | TJ | Junction Temperature | | 125 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. ### 8.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|----------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002, HBM ESD Classification Level $2^{(1)}$ | 2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC Q100-011 CDM ESD Classification Level C5 | 750 | V | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. #### 8.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |---------------------|------------------------------------------------------------|------|---------------|-------|------| | VDD_VCO | Core supply voltage | 1.71 | 1.8, 2.5, 3.3 | 3.465 | V | | VDDO_12,<br>VDDO_34 | Output supply voltage | 1.71 | 1.8, 2.5, 3.3 | 3.465 | V | | VDD_REF | Reference supply voltage | 1.71 | 1.8, 2.5, 3.3 | 3.465 | V | | T <sub>A</sub> | Ambient temperature | -40 | | 105 | °C | | TJ | Junction temperature | -40 | | 125 | °C | | T <sub>LOCK</sub> | Continuous lock over temperature (without VCO calibration) | | | 145 | °C | | t <sub>RAMP</sub> | Maximum supply voltage ramp time <sup>(1)</sup> | 0.1 | | 30 | ms | <sup>(1)</sup> VDD pin should monotonically reach 95% of its final value within supply ramp time. All VDD pins were tied together for this evaluation. For non-monotonic or slower power supply ramp, it is recommended to pull-down PDN pin until VDD pins have reached 95% of its final value. PDN pin has a 50 kΩ pullup resistor. When PDN pin cannot be actively controlled, TI recommends to add a capacitor to GND on PDN pin to delay the release of reset. #### 8.4 Thermal Information | | TUEDAM METDIO(1) | CDCE6214Q1<br>TM | | |-----------------------|----------------------------------------------|------------------|------| | | THERMAL METRIC <sup>(1)</sup> | RGE (VQFN) | UNIT | | | | 24 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 32.5 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 32.5 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 12.2 | °C/W | | R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 2.0 | °C/W | | ΨЈΤ | Junction-to-top characterization parameter | 0.4 | °C/W | <sup>(2)</sup> VDDO X refers to the output supply for a specific output channel, where X denotes the channel index. | | THERMAL METRIC(1) | | UNIT | |-----|----------------------------------------------|---------|------| | | | | UNII | | | | 24 PINS | | | ΨЈВ | Junction-to-board characterization parameter | | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. #### **8.5 EEPROM Characteristics** VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | PARAMETER | | TEST CONDITIONS | MIN | TYP MAX | UNIT | |--------------------|---------------------------|-----------------|-----|---------|--------| | n <sub>EEcyc</sub> | EEPROM programming cycles | each word | 10 | | cycles | | t <sub>EEret</sub> | EEPROM data retention | | 10 | | years | ### 8.6 Reference Input, Single-Ended Characteristics VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | | PARAMETER | ER TEST CONDITIONS | | TYP MAX | UNIT | |-------------------------|-----------------------|---------------------|------------------|------------------|------| | f <sub>IN_Ref</sub> | Reference frequency | | 10 | 200 | MHz | | V <sub>IH</sub> | Input high voltage | LVCMOS Input Buffer | 0.8 ×<br>VDD_REF | | V | | V <sub>IL</sub> | Input low voltage | LVCMOS Input Buffer | | 0.2 ×<br>VDD_REF | V | | dV <sub>IN</sub> /dT | Input slew rate | 20% - 80% | 1 | | V/ns | | IDC | Input duty cycle | | 40 | 60 | % | | I <sub>IN_LEAKAGE</sub> | Input leakage current | | -100 | 100 | μA | | C <sub>IN_REF</sub> | Input capacitance | at 25°C | | 5 | pF | ### 8.7 Reference Input, Differential Characteristics VDD VCO, VDDO 12, VDDO 34, VDD REF = $1.8 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $3.3 \text{ V} \pm 5\%$ and $T_{\Delta} = -40^{\circ}\text{C}$ to $105^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|------------------------------------------------|-----------------------|------|-----|-----|------| | • | T | 1201 001121110110 | | ••• | | - | | f <sub>IN_Ref</sub> | Reference frequency | | 10 | | 200 | MHz | | $V_{IN\_DIFF}$ | Differential input voltage swing, peak-to-peak | VDD_REF = 2.5 V/3.3 V | 0.4 | | 1.6 | ٧ | | V <sub>IN_DIFF</sub> | Differential input voltage swing, peak-to-peak | VDD_REF = 1.8 V | 0.4 | | 1.0 | V | | dV <sub>IN</sub> /dT | Input slew rate | 20% - 80% | 1 | | | V/ns | | IDC | Input duty cycle | | 40 | | 60 | % | | I <sub>IN_LEAKAGE</sub> | Input leakage current | | -100 | | 100 | μΑ | | C <sub>IN_REF</sub> | Input capacitance | at 25°C | | 5 | | pF | ## 8.8 Reference Input, Crystal Mode Characteristics VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C<sup>(1)</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------|---------------------------------------------------------------|-----|-----|------|------| | f <sub>IN_Xtal</sub> | Crystal frequency | Fundamental mode | 10 | | 50 | MHz | | Z <sub>ESR</sub> | Crystal equivalent series resistance | f <sub>XTAL</sub> = 10 MHz to 16 MHz | | | 60 | Ω | | Z <sub>ESR</sub> | Crystal equivalent series resistance | f <sub>XTAL</sub> = 16 MHz to 30 MHz | | | 50 | Ω | | Z <sub>ESR</sub> | Crystal equivalent series resistance | f <sub>XTAL</sub> = 30 MHz to 50 MHz | | | 30 | Ω | | C <sub>L</sub> | Crystal load capacitance | Using on-chip load capacitance. A supported Crystal is within | 5 | | 12.8 | pF | | P <sub>XTAL</sub> | Crystal tolerated drive power | A supported crystal tolerates up to | | | 200 | μW | Copyright © 2023 Texas Instruments Incorporated VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C<sup>(1)</sup> | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|--------------------------|-----------------------------------|-----|-----|-----|------| | C <sub>XIN_LOAD</sub> | On-Chip load capacitance | Programmable in typ. 200 fF steps | 3 | | 9.1 | pF | (1) For detailed application report on configuring the XTAL Input, please refer to SNAA331: CDCI6214 and CDCE6214-Q1 design with crystal input. ### 8.9 General-Purpose Input Characteristics VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|-----------------------------------|----------------------------------------------|------------------|-----|------------------|------| | V <sub>IH</sub> | Input high voltage | | 0.8 ×<br>VDD_REF | | | V | | V <sub>IL</sub> | Input low voltage | | | , | 0.2 ×<br>VDD_REF | V | | I <sub>IH</sub> | Input high level current | V <sub>IH</sub> = VDD_REF, GPIO[1:4], PDN | -5 | | 5 | μA | | I <sub>IL</sub> | Input low level current | V <sub>IL</sub> = GND, GPIO[2:3] | -5 | | 5 | μA | | I <sub>IL</sub> | Input low level current | V <sub>IL</sub> = GND, GPIO[1], GPIO[4], PDN | -100 | | 100 | μA | | dV <sub>IN</sub> /dT | Input slew rate | 20% - 80% | 0.5 | | | V/ns | | T <sub>PULSE_WIDT</sub> | Pulse width for correct operation | | 10 | | | ns | | R <sub>PU</sub> | Pullup Resistance | Pins PDN, GPIO[1], GPIO[4] | 30 | 55 | 80 | kΩ | | C <sub>IN</sub> | Pin Capacitance | | | | 10 | pF | ### 8.10 Triple Level Input Characteristics VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|--------------------------|---------------------------|-------------------|------------------|-------------------|------| | V <sub>IH</sub> | Input high voltage | | 0.8 ×<br>VDD_REF | | | V | | V <sub>IM</sub> | Input mid voltage | Float pin | 0.41 ×<br>VDD_REF | 0.5 ×<br>VDD_REF | 0.58 ×<br>VDD_REF | V | | V <sub>IL</sub> | Input low voltage | | | | 0.2 ×<br>VDD_REF | V | | I <sub>IH</sub> | Input high level current | V <sub>IH</sub> = VDD_REF | 20 | 50 | 100 | μA | | I <sub>IL</sub> | Input low level current | V <sub>IL</sub> = GND | -100 | -50 | -20 | μA | ### 8.11 Logic Output Characteristics VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |-----|---------------------|-----------------|------------------|------------------|------| | VOH | Output high voltage | | 0.8 ×<br>VDD_REF | | V | | VOL | Output low voltage | | | 0.2 ×<br>VDD_REF | V | ### 8.12 Phase Locked Loop Characteristics $VDD_VCO, VDDO_12, VDDO_34, VDD_REF = 1.8 \ V \pm 5\%, 2.5 \ V \pm 5\%, 3.3 \ V \pm 5\% \ and \ T_A = -40 ^{\circ}C \ to \ 105 ^{\circ}C$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|----------------------------------------------------------------|---------------------------------|------|-----|------|-------| | f <sub>PFD</sub> | Phase Detector Frequency | Integer and Fractional PLL mode | 1 | | 100 | MHz | | f <sub>VCO</sub> | Voltage Controlled Oscillator Frequency | | 2335 | | 2625 | MHz | | f <sub>BW</sub> | Configurable closed-loop PLL Bandwidth | REF = 25 MHz | 100 | | 1600 | kHz | | K <sub>VCO</sub> | Voltage-Controlled Oscillator Gain | f <sub>VCO</sub> = 2.4 GHz | | 140 | | MHz/V | | K <sub>VCO</sub> | Voltage-Controlled Oscillator Gain | f <sub>VCO</sub> = 2.5 GHz | | 175 | | MHz/V | | ΔT <sub>CL</sub> | Allowable Temperature Drift for Continuous Lock <sup>(1)</sup> | dT/dt ≤ 20 K / min | | | 145 | °C | VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = $1.8 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $3.3 \text{ V} \pm 5\%$ and $T_A = -40^{\circ}\text{C}$ to $105^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|-----------------------------------------|-----------------|-----|-----|-----|------| | f <sub>MAX-ERROR</sub> | Maximum frequency error with frac-N PLL | | | | 0.1 | ppm | (1) The maximum allowable temperature drift for continuous lock: how far the temperature can drift in either direction from the value it was at the time, when the On-Chip VCO was calibrated while the PLL stays in lock throughout the temperature drift. The internal VCO calibration takes place: at device start-up, when the device is reset using the RESET pin and when REGISTER bit is changed. This implies the device will work over the entire frequency range, but if the temperature drifts more than the 'maximum allowable temperature drift for continuous lock', then it is necessary to re-calibrate the VCO, using the appropriate REGISTER bit, to ensure the PLL stays in lock. Regardless of what temperature the part was initially calibrated at, the temperature can never drift outside the ambient temperature range of -40° C to 105° C. #### 8.13 Closed-Loop Output Jitter Characteristics VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = $1.8 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $3.3 \text{ V} \pm 5\%$ and $T_A = -40^{\circ}\text{C}$ to $105^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------------|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----|------|------|------| | t <sub>RJ_CL</sub> | RMS Phase Jitter | RMS jitter with spurs from 12 kHz to 20 MHz , Input Crystal = 25 MHz, Differential OUTx > 100 MHz, int-PLL | | 350 | 600 | fs | | t <sub>RJ_CL</sub> | RMS Phase Jitter <sup>(1)</sup> | RMS jitter with spurs from 12 kHz to 20 MHz, Input Crystal = 25 MHz, Differential OUTx > 100 MHz, frac-PLL | | 1600 | 2100 | fs | | t <sub>RJ_CL, PCIE</sub> | RMS Phase Jitter | PCIe Gen 3 Filter applied, XIN = Crystal<br>25 MHz, OUTx = 100 MHz, frac-N PLL<br>with and without SSC, LP-HCSL or LVDS<br>output | | 475 | 1000 | fs | #### 8.14 Input and Output Isolation VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|---------------------------|-----------------------------------------------------------------------------------------------------|-----|-----|-----|------| | P <sub>ISOLATION</sub> | Reference input isolation | Crosstalk between reference inputs,<br>PRIREF = 27MHz LVCMOS, SECREF =<br>25MHz XTAL | | -64 | | dB | | P <sub>ISOLATION</sub> | Reference input isolation | Crosstalk between reference inputs,<br>PRIREF = 100MHz LVDS, SECREF =<br>25MHz LVCMOS | | -72 | | dB | | PISOLATION | Clock output isolation | Crosstalk between clock outputs, OUT1 = 100MHz LP-HCSL, OUT2 = 156.25MHz LVDS, PFD = 25MHz, int-PLL | | -65 | | dB | | P <sub>ISOLATION</sub> | Clock output isolation | Crosstalk between clock outputs, OUT1 = 156.25MHz LVDS, OUT0 = 25MHz LVCMOS | | -42 | | dB | #### 8.15 Buffer Mode Characteristics VDD VCO, VDDO 12, VDDO 34, VDD REF = $1.8 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $3.3 \text{ V} \pm 5\%$ and $T_A = -40^{\circ}\text{C}$ to $105^{\circ}\text{C}$ | 122_100, 1220_1, 1220_01, 122_112. | | | | | | | | | |------------------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--| | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | t <sub>RJ_ADD</sub> | Additive RMS Phase Jitter, System Level | int. Range from 10 kHz to 20 MHz , REF = HCSL 100 MHz with 0.5 V/ns, OUTx = 100 MHz LP-HCSL | | | 350 | fs | | | | t <sub>PROP, LVCMOS</sub> | Input-to-output propagation delay | REF = LVCMOS 25 MHz, OUTx = 25 MHz<br>LVCMOS | | 1 | | ns | | | | t <sub>PROP,</sub> | Input-to-output propagation delay <sup>(1)</sup> | REF = AC-LVDS 100 MHz, OUTx = 100 MHz. Measured on OUT0 | | 2.3 | | ns | | | VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------------------|----------------------------------------|-------------------------------------------------------------------------------------------------|------|-----|-----|------| | t <sub>PROP</sub> -<br>VARIATION | Input-to-output delay variation in ZDB | ZDB mode, LVCMOS input = LVCMOS output = 25 MHz, PLL BW = 300 kHz to 900 kHz across temperature | -400 | | 400 | ps | (1) OUT1/OUT4 and OUT2/OUT3 are matched pair-wise. OUT1/OUT4 has LVCMOS buffer while OUT2/OUT3 do not have LVCMOS buffer. There is an additional skew 150 ps- 250 ps between OUT1/OUT4 and OUT2/OUT3. ## 8.16 PCle Spread Spectrum Generator VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | ···-······························· | | | | | | | |-------------------------------------|-----------------------------------------|---------------------------------------------------------------|------|------|-----|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | f <sub>SSC-RATE</sub> | SSC modulation rate | OUTx = 100 MHz | 30 | 31.5 | 33 | kHz | | P <sub>AMPL-RED</sub> | SSC amplitude reduction | OUTx = 100 MHz, -0.25% Down spread | | 6.8 | | dB | | P <sub>AMPL-RED</sub> | SSC amplitude reduction | OUTx = 100 MHz, -0.50% Down spread | | 9.9 | | dB | | f <sub>SSC-STEP</sub> | Down and Center spread SSC step size | OUTx = 100 MHz | | 0.25 | | % | | t <sub>SSC_FREQ_DE</sub> | Down spread minimum/maximum deviation | OUTx = 100 MHz. F <sub>PFD</sub> = 25 MHz, 50<br>MHz, 100 MHz | -0.5 | | 0 | % | | tssc_freq_de | Center spread minimum/maximum deviation | OUTx = 100 MHz. F <sub>PFD</sub> = 25 MHz, 50<br>MHz, 100 MHz | -0.5 | | 0.5 | % | ## 8.17 LVCMOS Output Characteristics VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|--------------------------------------|-----------------------------------------------------------------|-----------------|-------|-----------------|------| | f <sub>O_LVCMOS</sub> | Output frequency | 2 pF to GND, normal mode | 0.024 | | 200 | MHz | | V <sub>OH_LVCMOS</sub> | Output high voltage | I <sub>OH</sub> = 1 mA, VDDO_x is corresponding supply voltage. | 0.8 ×<br>VDDO_x | | | V | | V <sub>OL_LVCMOS</sub> | Output low voltage | I <sub>OL</sub> = 1 mA, VDDO_x is corresponding supply voltage. | | | 0.2 ×<br>VDDO_x | V | | I <sub>OH</sub> | Output high current | Vout = 0.8 × VDDO_x, VDDO_x = 1.8 V | | -6 | | mA | | I <sub>ОН</sub> | Output high current | Vout = 0.8 × VDDO_x, VDDO_x = 2.5 V | | -8.5 | | mA | | I <sub>он</sub> | Output high current | Vout = 0.8 × VDDO_x, VDDO_x = 3.3 V | | -11.2 | | mA | | I <sub>OL</sub> | Output low current | Vout = 0.2 × VDDO_x, VDDO_x = 1.8 V | | 6 | | mA | | I <sub>OL</sub> | Output low current | Vout = 0.2 × VDDO_x, VDDO_x = 2.5 V | | 8.5 | | mA | | I <sub>OL</sub> | Output low current | Vout = 0.2 × VDDO_x, VDDO_x = 3.3 V | | 11.2 | | mA | | T <sub>RISE-FALL</sub> | Output rise/fall time | 20/80%, C <sub>L</sub> = 5 pF, normal mode | 300 | 500 | 700 | ps | | T <sub>RISE-FALL</sub> | Output rise/fall time | 20/80%, C <sub>L</sub> = 5 pF, slow mode, measured on OUT0 | | 1000 | | ps | | T <sub>SKEW</sub> | Output-to-output skew <sup>(1)</sup> | LVCMOS-to-LVCMOS outputs, same divide value | | 100 | | ps | | T <sub>SKEW</sub> | Output-to-output skew <sup>(1)</sup> | LVCMOS-to-Differential outputs, same divide value | | 400 | | ps | | ODC | Output duty cycle | Not in PLL bypass mode | 45 | | 55 | % | | R <sub>ON_LVCMOS</sub> | Output impedance | Normal mode | 45 | 60 | 75 | Ω | | R <sub>ON_LVCMOS</sub> | Output impedance | Slow mode | 50 | 65 | 85 | Ω | <sup>(1)</sup> OUT1/OUT4 and OUT2/OUT3 are matched pair-wise. OUT1/OUT4 has LVCMOS buffer while OUT2/OUT3 do not have LVCMOS buffer. OUT1/OUT4 is matched within T<sub>OUT-SKEW</sub>. OUT2/OUT3 is matched within T<sub>OUT-SKEW</sub>. ### 8.18 LP-HCSL Output Characteristics VDD VCO, VDDO 12, VDDO 34, VDD REF = $1.8 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $3.3 \text{ V} \pm 5\%$ and $T_A = -40^{\circ}\text{C}$ to $105^{\circ}\text{C}$ | | , , , , , , , , , , , , , , , , , , , | | - 0 / 0 C A | | | | |---------------------|---------------------------------------|-----------------|-------------|-----|---------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | f <sub>O_HCSL</sub> | Output frequency | | 0.024 | | 328.125 | MHz | | V <sub>OH</sub> | Output high voltage <sup>(3)</sup> | | 660 | | 850 | mV | | V <sub>OL</sub> | Output low voltage | | -150 | | 150 | mV | | Z <sub>DIFF</sub> | Differential Output Impedance(3) | | 90 | 100 | 110 | Ω | ### VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | | PARAMETER | TEST CONDITIONS | MIN | TYP M | λX | UNIT | |-----------------------|---------------------------------------|---------------------------------------------------------------------------------------------|------|-------|----|------| | V <sub>CROSS</sub> | Absolute crossing point | 12-in, 100 $\Omega$ ±10% diff. trace with 2 pF±5%/pin in FR4. | 250 | 5 | 50 | mV | | $\Delta V_{CROSS}$ | Relative crossing point variation | with respect to average crossing point | | 1 | 40 | mV | | dV/dt | Slew rate for rising and falling edge | differential, at V <sub>CROSS</sub> +/-150 mV, f <sub>O_HCSL</sub> =100 MHz <sup>(1)</sup> | 1 | | 4 | V/ns | | ΔdV/dt | Slew rate matching | single-ended, at $V_{CROSS}$ +/-75 mV, $f_{O\_HCSL}$ =100 MHz $^{(1)}$ | | | 20 | % | | Vrb | Output ringback voltage | Measured on differential output at 100 MHz and specifies minimum voltage from zero crossing | -100 | 1 | 00 | mV | | Tstable | Time elapsed until ringback | Minimum time until ringback is allowed | 500 | | | ps | | ODC | Output duty cycle | Not in PLL bypass mode | 45 | | 55 | % | | T <sub>OUT-SKEW</sub> | Output skew <sup>(2)</sup> | Same divide value, LP-HCSL to LP-HCSL | | 100 | | ps | - (1) PCIe test load slew rate - OUT1/OUT4 and OUT2/OUT3 are matched pair-wise. OUT1/OUT4 has LVCMOS buffer while OUT2/OUT3 do not have LVCMOS buffer. OUT1/OUT4 is matched within T<sub>OUT-SKEW</sub>. OUT2/OUT3 is matched within T<sub>OUT-SKEW</sub>. There is an additional skew 150 ps- 250 ps between OUT1/OUT4 and OUT2/OUT3. - Differential Output characteristic is trimmed in factory and trim settings are stored in EEPROM. Parameter not valid in Fall-back mode. ### 8.19 LVDS Output Characteristics VDD VCO, VDDO 12, VDDO 34, VDD REF = $1.8 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $3.3 \text{ V} \pm 5\%$ and $T_A = -40^{\circ}\text{C}$ to $105^{\circ}\text{C}$ | | ,, | _1 (2) | . O /o ama n | | · · | | |-----------------------|--------------------------------------------|------------------------------------------------------------|--------------|------|---------|------| | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | f <sub>O_PRG_AC</sub> | Output frequency | | 0.024 | | 328.125 | MHz | | V <sub>CM</sub> | Output common mode <sup>(2)</sup> | VDDO_X = 2.5 V, 3.3 V | 1.025 | 1.2 | 1.375 | V | | V <sub>CM</sub> | Output common mode <sup>(2)</sup> | VDDO_X = 1.8 V | 0.85 | 0.95 | 1.05 | V | | V <sub>OD</sub> | Differential output voltage <sup>(2)</sup> | VDDO_X = 1.8 V (F <sub>out</sub> < 200 MHz), 2.5 V, 3.3 V. | 0.25 | 0.30 | 0.45 | V | | V <sub>OD</sub> | Differential output voltage <sup>(2)</sup> | VDDO_X = 1.8 V & F <sub>out</sub> > 200 MHz | 0.22 | 0.30 | 0.45 | V | | t <sub>RF</sub> | Output rise/fall times | LVDS (20% to 80%) | 450 | 650 | 900 | ps | | ODC | Output duty cycle | Not in PLL bypass mode | 45 | | 55 | % | | T <sub>OUT-SKEW</sub> | Output skew <sup>(1)</sup> | Same divide value, LVDS to LVDS output | | 100 | | ps | | | | | | | | | - (1) OUT1/OUT4 and OUT2/OUT3 are matched pair-wise. OUT1/OUT4 has LVCMOS buffer while OUT2/OUT3 do not have LVCMOS buffer. OUT1/OUT4 is matched within T<sub>OUT-SKEW</sub>. OUT2/OUT3 is matched within T<sub>OUT-SKEW</sub>. There is an additional skew 150 ps- 250 ps between OUT1/OUT4 and OUT2/OUT3. - Output Common Mode voltage and Differential output swing is dependent upon register settings DIFFBUF IBIAS TRIM, LVDS\_CMTRIM\_DEC and LVDS\_CMTRIM\_INC. Parameters defined for DIFFBUF\_IBIAS\_TRIM=6h, LVDS\_CMTRIM\_DEC=0h and LVDS\_CMTRIM\_INC=0h. Output Common Mode tested at DC. #### 8.20 Output Synchronization Characteristics VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------|-----------------------------------------------|---------------------------------------------------------------------|-----|-----|-----|------| | t <sub>SU_SYNC</sub> | Setup time SYNC pulse | with respect to PLL reference rising edge at 100 MHz with R=1 | 3 | | | ns | | t <sub>H_SYNC</sub> | Hold time SYNC pulse | with respect to PLL reference rising edge at 100 MHz with R=1 | | | 3 | ns | | t <sub>PWH_SYNC</sub> | High pulse width for SYNC | With R = 1, at least 2 PFD periods + 24 feedback pre-scaler periods | 60 | | | ns | | t <sub>PWL_SYNC</sub> | Low pulse width for SYNC | With R = 1, at least 1 PFD period | 6 | | | ns | | t <sub>EN</sub> | Individual output enable time <sup>(1)</sup> | tri-state to first valid rising edge | | | 4 | nCK | | t <sub>DIS</sub> | Individual output disable time <sup>(1)</sup> | last valid falling edge to tri-state | | | 4 | nCK | (1) Output clock cycles of respective output channel. Global output enable handled by digital logic, additional propagation will be added. #### 8.21 Power-On Reset Characteristics VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------| | V <sub>THRESHOLD</sub> | POR threshold voltage <sup>(1)</sup> | | 0.875 | | 1.275 | V | | t <sub>STARTUP</sub> | Start-up time | Start-up time after VDD reaches 95% to the time outputs are toggling with correct frequency (input = crystal or external clock) | | 9 | | ms | | t <sub>VDD</sub> | Power supply ramp time <sup>(2)</sup> | timing requirement for any VDD pin while PDN=LOW | 0.1 | | 30 | ms | - (1) POR threshold voltage is the power supply voltage at which the internal reset is deasserted. It is qualified internally with PDN. - (2) VDD pin should monotonically reach 95% of its final value within supply ramp time. Parameters specified by characterization. All VDD pins were tied together for this evaluation. For non-monotonic or slower power supply ramp, it is recommended to pull-down PDN pin until VDD pins have reached 95% of its final value. PDN pin has a 50 kΩ pullup resistor. When PDN pin cannot be actively controlled, TI recommends to add a capacitor to GND on PDN pin to delay the release of reset. ## 8.22 I<sup>2</sup>C-Compatible Serial Interface Characteristics VDD VCO, VDDO 12, VDDO 34, VDD REF = $1.8 \text{ V} \pm 5\%$ , $2.5 \text{ V} \pm 5\%$ , $3.3 \text{ V} \pm 5\%$ and $T_A = -40^{\circ}\text{C}$ to $105^{\circ}\text{C}$ | | PARAMETER | TEST CONDITIONS | MIN | TYP MAX | UNIT | |------------------|---------------------------|-----------------------------|------------------|------------------|------| | V <sub>IH</sub> | Input Voltage, Logic High | | 0.7 ×<br>VDD_REF | | V | | V <sub>IL</sub> | Input Voltage, Logic Low | | | 0.3 ×<br>VDD_REF | V | | I <sub>IH</sub> | Input Leakage Current | VDD_REF ± 10% | -5 | 5 | μA | | V <sub>OL</sub> | Low Level Output Voltage | at 3 mA sink current | | 0.4 | V | | C <sub>IN</sub> | Input Capacitance | | | 10 | pF | | C <sub>OUT</sub> | Output Capacitance | max bus capacitance per pin | | 400 | pF | ## 8.23 Timing Requirements, I<sup>2</sup>C-Compatible Serial Interface VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|------------------------------------|---------------------------------------------------------------------------------------------------|------------------|-----|------|------| | t <sub>PW_G</sub> | Pulse Width of Suppressed Glitches | | | | 50 | ns | | f <sub>SCL</sub> | SCL Clock Frequency | Standard | | 100 | | kHz | | f <sub>SCL</sub> | SCL Clock Frequency | Fast-mode | | 400 | | kHz | | t <sub>SU_STA</sub> | Setup Time Start Condition | SCL=V <sub>IH</sub> before SDA=V <sub>IL</sub> | | 0.6 | | μs | | t <sub>H_STA</sub> | Hold Time Start Condition | SCL=V <sub>IL</sub> after SCL=V <sub>IL</sub> After this time, the first clock edge is generated. | | 0.6 | | μs | | t <sub>SU_SDA</sub> | Setup Time Data | SDA valid after SCL=V <sub>IL</sub> , f <sub>SCL</sub> =100 kHz | 250 | | | ns | | t <sub>SU_SDA</sub> | Setup Time Data | SDA valid after SCL=V <sub>IL</sub> , f <sub>SCL</sub> =400 kHz | 100 | | | ns | | t <sub>H_SDA</sub> | Hold Time Data <sup>(1)</sup> | SDA valid before SCL=V <sub>IH</sub> | 0 <sup>(2)</sup> | | (3) | μs | | t <sub>VD_SDA</sub> | Valid Data or Acknowledge Time | f <sub>SCL</sub> =100 kHz <sup>(3)</sup> | | | 3.45 | μs | | t <sub>VD_SDA</sub> | Valid Data or Acknowledge Time | f <sub>SCL</sub> =400 kHz <sup>(2)</sup> | | | 0.9 | μs | | t <sub>PWH_SCL</sub> | Pulse Width High, SCL | f <sub>SCL</sub> =100 kHz | 4.0 | | | μs | | t <sub>PWH_SCL</sub> | Pulse Width High, SCL | f <sub>SCL</sub> =400 kHz | 0.6 | | | μs | | t <sub>PWL_SCL</sub> | Pulse Width Low, SCL | f <sub>SCL</sub> =100 kHz | 4.7 | | | μs | | t <sub>PWL_SCL</sub> | Pulse Width Low, SCL | f <sub>SCL</sub> =400 kHz | 1.3 | | | μs | | t <sub>IR</sub> | Input Rise Time | | | | 300 | ns | | t <sub>IF</sub> | Input Fall Time | | | | 300 | ns | | t <sub>OF</sub> | Output Fall Time | 10 pF ≤ C <sub>OUT</sub> ≤ 400 pF | | | 250 | ns | | t <sub>SU_STOP</sub> | Setup Time Stop Condition | | | 0.6 | | μs | | t <sub>BUS</sub> | Bus-Free Time | Time between a Stop and a Start condition | | 1.3 | | μs | (1) $t_{H\_SDA}$ is the data hold time that is measured from the falling edge of SCL, applies to data in transmission and the acknowledge. - (2) A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH(min)</sub> of the SCL signal) to bridge the undefined region of the falling edge of SCL. - (3) The maximum t<sub>H\_SDA</sub> could be 3.45 μs and 0.9 μs for Standard-mode and Fast-mode, but must be less than the maximum of t<sub>VD\_SDA</sub> by a transition time. This maximum must only be met if the device does not stretch the LOW period (t<sub>PWL\_SCL</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the setup time before it releases the clock. ### 8.24 Power Supply Characteristics VDD\_VCO, VDDO\_12, VDDO\_34, VDD\_REF = 1.8 V $\pm$ 5%, 2.5 V $\pm$ 5%, 3.3 V $\pm$ 5% and T<sub>A</sub> = -40°C to 105°C | PARAMETER | | TEST CONDITIONS | MIN TYP | MAX | UNIT | |---------------------|------------------------------|----------------------------------------------------------------------------------------------|---------|-----|------| | I <sub>DD_REF</sub> | VDD_REF supply current | 25 MHz XTAL, DBL ON | 8 | | mA | | I <sub>DD_VCO</sub> | VCO and PLL current | f <sub>VCO</sub> =2400 MHz, PSA = PSB = 4 and N-divider = 48 | 14 | | mA | | I <sub>DD_OUT</sub> | Output Channel Current | IOD=6, LP-HCSL, 100MHz on OUT3 and OUT4, 25MHz on OUT0 | 22 | | mA | | I <sub>DD_OUT</sub> | Output Channel Current | IOD = 6, LP-HCSL, 100 MHz on OUT1 and OUT2 | 17.5 | | mA | | I <sub>DD_PDN</sub> | Power down current | using reset pin / bits | 2.8 | 5 | mA | | I <sub>DD_TYP</sub> | Typical current | 4 x 100 MHz LVDS case using crystal input and doubler, SSC off | 50 | 70 | mA | | I <sub>DD_TYP</sub> | Typical current | 4 x 100 MHz LP-HCSL case using crystal input and doubler, SSC off | 65 | 90 | mA | | L <sub>PSNR</sub> | Power supply noise rejection | OUTx = 100 MHz differential, on one of VDDx injected sine wave at f <sub>INJ</sub> = 100 kHz | -61 | | dB | | L <sub>PSNR</sub> | Power supply noise rejection | OUTx = 100 MHz differential, on one of VDDx injected sine wave at f <sub>INJ</sub> = 1 MHz | -57 | | dB | ### 8.25 Typical Characteristics #### Measured at room temperature Reference: Crystal Closed-Loop Phase 156.25-MHz LVDS Input 25 MHz Noise from 2.5-GHz VCO Figure 8-1. 156.25-MHz LVDS Output Reference: Crystal Closed-Loop Phase 100-MHz LP-HCSL Input 25 MHz Noise from 2.4-GHz VCO Figure 8-2. 100-MHz LP-HCSL Output Reference: Crystal Closed-Loop Phase 148.5-MHz LVDS Input 25 MHz Noise from 2.376-GHz VCO Figure 8-3. 148.5-MHz LVDS Output Reference: Crystal Closed-Loop Phase Input 25 MHz Noise from 2.4576-GHz VCO 2.4576- LVCMOS Hz VCO Figure 8-4. 24.576-MHz LVCMOS Output Figure 8-5. All Power Supply = 1.8 V, VDD Ramp Time = 1 ms Figure 8-6. All Power Supply = 3.3 V, VDD Ramp Time = 1 ms Figure 8-7. All Power Supply = 1.8 V, VDD Ramp Time = 10 ms Figure 8-8. All Power Supply = 3.3 V, VDD Ramp Time = 10 ms ### **9 Parameter Measurement Information** ## 9.1 Reference Inputs Figure 9-1. Differential AC-Coupled Input ### 9.2 Outputs Figure 9-2. LVCMOS Output Test Configuration Figure 9-3. LVDS Output Test Configuration, AC-Coupled Figure 9-4. LP-HCSL Test Configuration, DC-Coupled Figure 9-5. LVDS Common Mode Voltage, DC-Coupled Figure 9-6. Differential Output Voltage and Rise/Fall Time ### 9.3 Serial Interface Figure 9-7. I<sup>2</sup>C Timing #### 9.4 PSNR Test Figure 9-8. PSNR Test Configuration ## 9.5 Clock Interfacing and Termination ### 9.5.1 Reference Input Figure 9-9. Single-Ended LVCMOS to Reference Figure 9-10. Differential Input to Reference ### 9.5.2 Outputs Figure 9-11. LVCMOS Output A. Place 100-Ω Resistor Close to the DUT Figure 9-12. LVDS Output - DC-Coupled Figure 9-13. LVDS Output - AC-Coupled Figure 9-14. LP-HCSL Output ### 10 Detailed Description #### 10.1 Overview The CDCE6214Q1TM automotive clock generator is a Phase-Locked Loop (PLL) with integrated voltage-controlled oscillator (VCO) and integrated loop filter with selectable input reference. The input reference supports XTAL, differential and single-ended LVCMOS inputs. The PLL has a Frac-N PLL with integrated VCO range of 2335 MHz to 2625 MHz. The output of the VCO is connected to the clock distribution network, which includes multiple frequency dividers and multiplexers. The output of these network is connected to four output channels with configurable differential and single-ended buffers. There are four power supply pins which can be independently configured to a 1.8-V, 2.5-V, or 3.3-V power supply. By default, the CDCE6214Q1TM can be configured using the I<sup>2</sup>C serial interface in fall-back mode only at power up, with I<sup>2</sup>C mode disabled in both EEPROM pages. This device supports various modes such as a digitally-controlled oscillator (DCO) through the GPIO, I2C, internal or external Zero Delay mode. ### 10.2 Functional Block Diagram Figure 10-1. CDCE6214Q1TM Clock Generator With Two Inputs, One Fractional-N PLL, and Four Outputs #### 10.3 Feature Description The following sections describe the individual blocks of the CDCE6214Q1TM ultra-low-power clock generator. #### 10.3.1 Reference Block A reference clock to the PLL is fed to pins 1 (SECREF\_P) and 2 (SECREF\_N) or to pins 5 (PRIREF\_P) and 6 (PRIREF\_N). There are multiple input stages to accommodate various clock references. Pins 1 and 2 can be used to connect a XTAL across the clock, or provide an external single-ended LVCMOS clock or differential clock. These modes are selectable through register programming. When differential mode is selected, appropriated biasing is applied to the pin. In case of differential mode, an external AC-coupling capacitor is required. When XTAL or LVCMOS mode is selected, biasing circuitry is disengaged. Pins 5 and 6 can be used to provide an external single-ended LVCMOS clock or a differential clock. The reference MUX selects the reference clock for the PLL. Setting REFSEL pin = L selects SECREF input, while setting REFSEL pin = H selects PRIREF Input. Alternatively, this can be configured through the register settings. Table 10-1. Reference Input Selection | REGISTER BIT ADDRESS | REGISTER BIT FIELD NAME | VALUE | DESCRIPTION | |----------------------|-------------------------|----------|-------------------------------------------------------------------------| | R2[1:0] | REFSEL_SW | 0h or 1h | Input Reference Mux controlled through Pin 4 (REFSEL) | | | (Default: 0h) | 2h | Pin1/Pin 2 SECREF Input selected. This is independent of Pin 4 status. | | | | 3h | Pin 5/Pin 6 PRIREF Input selected. This is independent of Pin 4 status. | | R24[1:0] | IP_SECREF_BUF_SEL | Oh | XO enabled. Valid for SECREF pins. | | | (Default: 0h) | 1h | LVCMOS Buffer enabled. Valid for SECREF pins. | | | | 2h or 3h | Differential Buffer enabled. Valid for SECREF pins. | | R24[15] | IP_PRIREF_BUF_SEL | 0h | LVCMOS Buffer enabled. Valid for PRIREF pins. | | | (Default: 0h) | 1h | Differential Buffer enabled. Valid for PRIREF pins. | A reference divider or a clock-doubler can be engaged to further multiply (2x) or divide the reference clock to the PLL. IP\_RDIV[7:0] can be used to set the value of the divider. Setting this to 00h would enable the doubler. The output clock from the reference block can be bypassed to the OUT0 and other output channels. The bypassed clock is selectable between the Input clock or PFD clock. See Table 10-9. The SECREF\_P and SECREF\_N pins provide a crystal oscillator stage to drive a fundamental mode crystal in the range of 10 MHz to 50 MHz. The crystal input stage integrates a tunable load capacitor array up to 9 pF and programmable through R24[12:8]. The drive capability of the oscillator is programmable through R24[5:2]. The LVCMOS input buffer threshold voltage follows VDD\_REF. This device can be used as a level shifter because the outputs have separate supplies. #### 10.3.1.1 Zero Delay Mode, Internal and External Path The CDCE6214Q1TM can operate in Zero Delay Mode with internal as well as external feedback. In Zero Delay Mode, PRIREF clock is used as the reference clock to the PFD. SECREF input clock can be used to feed an external source as feedback clock to the PFD. External feedback path is recommended for Zero Delay operation. Moreover there is an additional internal feedback path which is sourced from output channel 2. It is expected that the Input-output propagation delay would be higher in internal Zero Delay Mode than in external Zero Delay Mode. Table 10-2. Zero Delay Operation | OPERATION <sup>(1)</sup> | REFSEL | R2[1:0] -<br>REFSEL_SW | R24[1:0] -<br>IP_SECREF_B<br>UF_SEL <sup>(3)</sup> | R24[15] -<br>IP_PRIREF_BU<br>F_SEL <sup>(3)</sup> | R0[8] -<br>ZDM_EN | R0[10] -<br>ZDM_CLOCKS<br>EL | DESCRIPTION | |------------------------------------|--------|------------------------|----------------------------------------------------|---------------------------------------------------|-------------------|------------------------------|------------------------------------| | Normal<br>Operation,<br>XTAL Input | L | 0h or 1h or 2h | 0h | x | 0h | 0h | Normal<br>Operation,<br>XTAL Input | Submit Document Feedback Table 10-2. Zero Delay Operation (continued) | | rabio to 2. 2010 2010, operation (continuou) | | | | | | | |-------------------------------------------------------|----------------------------------------------|------------------------|----------------------------------------------------|---------------------------------------------------|-------------------|------------------------------|----------------------------------------------------------| | OPERATION <sup>(1)</sup> | REFSEL | R2[1:0] -<br>REFSEL_SW | R24[1:0] -<br>IP_SECREF_B<br>UF_SEL <sup>(3)</sup> | R24[15] -<br>IP_PRIREF_BU<br>F_SEL <sup>(3)</sup> | R0[8] -<br>ZDM_EN | R0[10] -<br>ZDM_CLOCKS<br>EL | DESCRIPTION | | Normal<br>Operation,<br>Differential<br>Input | L | 0h or 1h or 2h | 2h or 3h | X | 0h | 0h | SECREF/<br>Differential<br>Input | | Normal<br>Operation,<br>Differential<br>Input | Н | 0h or 1h or 3h | х | 1h | 0h | 0h | PRIREF/<br>Differential<br>Input | | Normal<br>Operation,<br>LVCMOS Input | L | 0h or 1h or 2h | 1h | х | 0h | 0h | SECREF/<br>LVCMOS Input | | Normal<br>Operation,<br>LVCMOS Input | Н | 0h or 1h or 3h | x | 0h | 0h | 0h | PRIREF/<br>LVCMOS Input | | External Zero<br>Delay Mode,<br>Differential<br>Input | Н | 0h or 1h or 3h | 2h or 3h | 1h | 1h | 1h | Input Clock on<br>PRIREF,<br>Feedback clock<br>on SECREF | | External Zero<br>Delay Mode,<br>LVCMOS Input | Н | 0h or 1h or 3h | 1h | 0h | 1h | 1h | Input Clock on<br>PRIREF,<br>Feedback clock<br>on SECREF | | Internal Zero<br>Delay Mode,<br>Differential<br>Input | Н | 0h or 1h or 3h | X | 1h | 1h | 0h | Input clock on<br>PRIREF | | Internal Zero<br>Delay Mode,<br>Differential<br>Input | Н | 0h or 1h or 3h | × | 0h | 1h | 0h | Input clock in<br>PRIREF | <sup>(1)</sup> In Zero Delay Mode, all dividers should be programmed such that PLL can lock. On power-up in Zero Delay Mode, PLL would lock automatically <sup>(3) &</sup>quot;X" allows any possible bit field value. It has no impact on the functionality Figure 10-2. Input/Output Alignment in External Zero Delay Mode for LVCMOS Output <sup>(2)</sup> For internal Zero Delay Mode, channel 2 is required. Channel 2 should not be powered down #### 10.3.2 Phase-Locked Loop (PLL) The CDCE6214Q1TM has a fully-integrated Phase-Locked Loop (PLL) circuit. The error between a reference phase and an internal feedback phase is compared at the phase-frequency detector. The comparison result is fed to a charge pump that is connected to an integrated loop filter. The control voltage resulting from the loop filter tunes an internal voltage-controlled oscillator (VCO). The frequency of the VCO is fed through a feedback divider (N-counter) back to the PFD. - Integer and Fractional-N PLL mode of operation. - First-, Second-, or Third-Order MASH operation in Fractional mode. - 24-bit Numerator and Denominator can be used to generate fractional frequencies with 0 ppb frequency accuracy. - PFD operates between 1 MHz and 100 MHz. - Live Lock Detector (R7[0] or PLL\_LOCK in GPIO) provides PLL Lock status (in fractional mode and SSC enabled, lock detect window must be widened. R50[10:8] = 7h). Additionally, sticky bit lock detect (R7[1]) detects if there was any temporary loss of lock. - Integrated selectable loop filter components. - For a 25-MHz PFD frequency, PFD bandwidth between 100 kHz and 1.6 MHz can be achieved to optimize PLL to input reference. - Voltage-controlled oscillator (VCO) ranges from 2335 MHz to 2615 MHz. - Supports 0.25% and 0.5% center and down spread Spread Spectrum Clocking (SSC) generation. Further, VCO also supports up to 0.5% SSC references at 100 MHz for PCIe clocking. | | Table 10-3. Common Clock Generator Loop Filter Settings | | | | | | | | |-------------------------|---------------------------------------------------------|-----------|----------------------|-------------------|-----------------------|-------------------------|------------------------|-------------------------| | f <sub>VCO</sub> IN MHz | f <sub>PFD</sub> IN MHz | BW IN MHz | PHASE<br>MARGIN IN ° | DAMPING<br>FACTOR | I <sub>CP</sub> IN mA | C <sub>Pcap</sub> IN pF | R <sub>Res</sub> IN kΩ | C <sub>Zcap</sub> IN pF | | 2400 | 25 | 0.469 | 70 | 0.5 | 0.60 | 16.1 | 2.5 | 580 | | 2400 | 50 | 0.938 | 70 | 2 | 0.60 | 8.2 | 2.5 | 276 | | 2400 | 100 | 1.60 | 70 | 0.5 | 0.80 | 8.2 | 2.5 | 303 | | 2457.6 | 61.44 | 1.04 | 70 | 1.15 | 0.60 | 9.2 | 2.0 | 331 | | 2500 | 25 | 0.49 | 70 | 0.4 | 0.60 | 13.5 | 2.5 | 497 | | 2500 | 50 | 0.93 | 70 | 1.0 | 0.60 | 11.7 | 2.5 | 386 | | 2400 | 50 | 400 | 65 | 0.1 | 0.40 | 11.7 | 1.5 | 636 | Table 10-3. Common Clock Generator Loop Filter Settings | Table 10-4 | Common | DI I | Dividor | Sattings | ı | |------------|--------|------|---------|----------|---| | | Table 10-4. Common LE Divider Cettings | | | | | | | | | |------------------------------|----------------------------------------|-------------------------------|------------------|----------------------------|-----------|-------------|-----|-------------------|--| | INPUT<br>FREQUENCY<br>IN MHz | f <sub>PFD</sub> IN MHz | OUTPUT<br>FREQUENCY<br>IN MHz | f <sub>vco</sub> | N-COUNTER<br>DIVIDER VALUE | NUMERATOR | DENOMINATOR | PSA | OUTPUT<br>DIVIDER | | | 25 | 50 | 100 | 2400 | 48 | NA | NA | 4 | 6 | | | 25 | 25 | 100 | 2400 | 96 | NA | NA | 4 | 6 | | | 25 | 50 | 156.25 | 2500 | 50 | NA | NA | 4 | 4 | | | 25 | 25 | 25 | 2400 | 96 | NA | NA | 4 | 24 | | | 25 | 25 | 24.576 | 2457.6 | 98 | 5071614 | 16682942 | 4 | 25 | | | 25 | 25 | 148.5 | 2376 | 95 | 664983 | 16624579 | 4 | 4 | | #### 10.3.2.1 PLL Configuration and Divider Settings $$f_{PFD} = F_{in}/F_{factor}$$ (1) F<sub>factor</sub> is determined by R25[7:0] - ip\_ref\_div. F<sub>factor</sub> = 0.5 when ip\_ref\_div = 0, F<sub>factor</sub> = ip\_ref\_div, otherwise. $$f_{VCO} = f_{PFD} \times (N + Num/Den). \tag{2}$$ N is set by R30[14:0] - PLL\_NDIV. Num is the numerator of the fraction, set by $\{R32[7:0],R31[15:0]\}$ . Den is the denominator of the fraction, set by R34[7:0],R33[15:0]. When $\{R34[7:0],R33[15:0]\}$ = 0, Den= $2^{24}$ . <sup>1</sup> Fractional Mode settings are based on DCO mode step size of 0.1 ppm The sigma delta modulator supports different order of MASH to shape the quantization noise. For integer mode, R27[1:0] is set as 0h. For fractional mode, R27[1:0] can be set to 1h, 2h or 3h for first, second and third order, respectively. In integer mode, PLL is configured in single-ended PFD configuration by setting R51[6]=1h. In fractional mode, PLL should be configured in differential PFD configuration by setting R51[6]=0h. Further, R51[10] is set as 1h in fractional mode and 0h in integer mode. #### 10.3.2.2 Spread Spectrum Clocking The energy of the harmonics from the rectangular clock signal can be spread over a certain frequency range. This frequency deviation leads to lowered average amplitude of the harmonics. This can help to mitigate electromagnetic interference (EMI) challenges in a system when the receiver supports this mode of operation. The modulation shape is triangular. The SSC clock is generated through the fractional-N PLL. When SSC is enabled, SSC clock is available on all clock sourced from the PLL. Reference clock or PFD clock is available on the OUT1–OUT4 pins. Down spread and center spread are supported. The following modes are supported. - PFD frequencies: Either 25 MHz or 50 MHz. - Down spread: -0.25% and ±0.5% - Center spread: ±0.25% and ±0.5% Pre-configured settings are available to select any of these combinations. Using these pre-configured settings, fmod of 31.5 kHz is synthesized for 100-MHz output clock. Figure 10-3. Spread Spectrum Clock Table 10-5. Spread Spectrum Settings(2) | | • | | | |------------------|----------------------------------|-----------------------------------|-----------------------------------------------------------------| | R41[15] - SSC_EN | R42[5] - SSC_TYPE <sup>(1)</sup> | R42[3:1] - SSC_SEL <sup>(1)</sup> | DESCRIPTION | | 0h | X | X | No SSC modulation at output | | 1h | 0h | X | Down spread SSC modulation. SSC spread is determined by ssc_sel | Table 10-5. Spread Spectrum Settings<sup>(2)</sup> (continued) | | Tubic To C. Oprodu Opodram Octango (Continuou) | | | | | | | | |------------------|------------------------------------------------|-----------------------------------|-------------------------------------------------------------------------|--|--|--|--|--| | R41[15] - SSC_EN | R42[5] - SSC_TYPE <sup>(1)</sup> | R42[3:1] - SSC_SEL <sup>(1)</sup> | DESCRIPTION | | | | | | | 1h | 1h | Х | Center spread SSC modulation.<br>SSC spread is determined by<br>ssc_sel | | | | | | | 1h | X | 0h | 25-MHz PFD, +/- 0.25% for Center spread, -0.25% for Down spread. | | | | | | | 1h | X | 1h | 25-MHz PFD, +/- 0.50% for Center spread, -0.50% for Down spread. | | | | | | | 1h | X | 2h | 50-MHz PFD, +/- 0.25% for Center spread, -0.25% for Down spread. | | | | | | | 1h | Х | 3h | 50-MHz PFD, +/- 0.50% for<br>Center spread, -0.50% for Down<br>spread. | | | | | | | 1h | X | 4h-7h | Do not use | | | | | | - (1) "X" signifies that this bit field can take any value - (2) For any other SSC spread and modulation rate, please contact a TI representative. Figure 10-4. 100 MHz With –0.25% Down Spread With and Without Trace Figure 10-5. 100 MHz With ±0.25% Center Spread With and Without Trace Figure 10-6. 100 MHz With –0.5% Down Spread With and Without Trace Figure 10-7. 100 MHz With ±0.5% Center Spread With and Without Trace #### Table 10-6. PCI Express Compliance Measurement | | rable to 6.1 of Express compliance incasarement | | | | | | | | |-----|-------------------------------------------------|-----------|--------------|------------------------|--------------------------|------------|--------|--| | NO. | CLASS | DATA RATE | ARCHITECTURE | MEASURED PNA<br>METHOD | MEASURED<br>SCOPE METHOD | SPEC LIMIT | RESULT | | | 1 | Gen4 | 16 Gb/s | CC | 195 fs | 260 fs | 500 fs | PASS | | | 2 | Gen4 | 16 Gb/s | SRIS | - | 490 fs | 500 fs | PASS | | | Table 10-6. PCI Ex | press Compliance | Measurement | (continued) | |--------------------|------------------|-------------|-------------| | | | | | | NO. | CLASS | DATA RATE | ARCHITECTURE | MEASURED PNA<br>METHOD | MEASURED<br>SCOPE METHOD | SPEC LIMIT | RESULT | |-----|-------|-----------|--------------|------------------------|--------------------------|------------|--------| | 3 | Gen5 | 32 Gb/s | CC | 87 fs | 111 fs | 150 fs | PASS | | 4 | Gen5 | 32 Gb/s | SRIS | - | 157 fs | * | * | #### 10.3.2.3 Digitally-Controlled Oscillator and Frequency Increment or Decrement - Serial Interface Mode and GPIO Mode In this mode, the output clock frequency can be incremented or decremented by a fixed frequency step. The frequency step size is determined by the register R43[15:0]. This value is added or subtracted to the numerator of the sigma-delta modulator. Every rising edge of FREQ INC signal increases the output frequency, while every rising edge of FREQ\_DEC signal decreases the output frequency. There are two ways to trigger the increment or decrement: - 1. Appropriate configuration of the GPIOs and sending a FREQ INC or FREQ DEC signal through an external microcontroller or ASIC. - 2. Using register bit fields controlled through serial interface. Table 10-7. Register Settings for Frequency Increment or Decrement Functionality | indicate in the ground governing of the first participation of the ground groun | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------------------------------------------|--|--|--|--| | REGISTER BIT ADDRESS | REGISTER BIT FIELD NAME | DESCRIPTION | | | | | | R3[3] | FREQ_INC_DEC_EN | Enables/Disables DCO mode | | | | | | R3[4] | FREQ_INC_DEC_REG_MODE | Selects DCO trigger through GPIOs or Serial Interface. | | | | | | R3[6:5] | FREQ_DEC_REG, FREQ_INC_REG | Generates FREQ_INC or FREQ_DEC signal through serial Interface | | | | | | R43[15:0] | FREQ_INC_DEC_DELTA | Frequency Increment or Decrement step size | | | | | #### Table 10-8, Computing Divider Settings in DCO Mode | PARAMETERS | VALUE (EXAMPLE) | DESCRIPTION | |-------------------------------------------------------------------------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | FARAMETERS | · , | DESCRIPTION | | Input PFD Frequency (F <sub>PFD</sub> ) | 25 MHz | Set according to F <sub>PFD</sub> . | | Expected VCO Frequency (F <sub>VCO</sub> ) | 2457.6 MHz | F <sub>VCO</sub> is set within the operating VCO range of 2335 MHz to 2625 MHz. F <sub>VCO</sub> is selected such that PSA/PSB/Output Divider is Integer. | | Expected Output Frequency (F <sub>OUT</sub> ) | 24.576 MHz | $PSA = 4, IOD = 25. F_{VCO} = PSA \times IOD \times F_{OUT}.$ | | Expected step size (in ppm) (F <sub>step</sub> ) | 0.1 | Every rising edge of FREQ_INC or FREQ_DEC would change the output by this step size. | | N-divider Value (N) | 98 | INT(F <sub>VCO</sub> /F <sub>PFD</sub> ) | | Minimum Numerator value to meet 0ppb accuracy (Num) | 76 | These values are computed to meet accuracy requirement at output. Should be less than | | Minimum Denominator to meet 0ppb accuracy (Den) | 250 | 2 <sup>24</sup> . | | Minimum Denominator value to meet ppm step size (F <sub>DEN,min</sub> ) | 101725.26 | 1/(F <sub>step</sub> × 1e6) / (F <sub>VCO</sub> /F <sub>PFD</sub> ) | | Final Denominator value (F <sub>DEN,final</sub> ) | 500000 | F <sub>DEN,final</sub> should be greater than F <sub>DEN,min</sub> | | Final Numerator value (F <sub>NUM,final</sub> ) | 152000 | and less than 2 <sup>24</sup> . F <sub>DEN,final</sub> and F <sub>NUM,final</sub> should be integer multiple of Den and Num respectively. F <sub>DEN,final</sub> /Den = F <sub>NUM,final</sub> /Num | | Increment or Decrement step size | 5 | This value should be less than 2 <sup>16</sup> -1. F <sub>DEN,final</sub> should be closest integer multiple of F <sub>DEN,min</sub> . | #### 10.3.3 Clock Distribution The VCO output connects to two individually configurable pre-scalar dividers sourcing the on-chip clock distribution – PSA and PSB. PSA and PSB can be configured as division value of /4, /5 or /6 independently. The clock distribution consists of four output channels. Each output channel contains an integer divider (IOD) with glitchless switching and synchronization capabilities. IOD can be sourced from either the PSA, the PSB, or the Reference Clock. IOD can be bypassed to provide a Reference clock at the output. There are five output channels – OUT0, OUT1, OUT2, OUT3, and OUT4. The OUT0 is a slew-rate controllable LVCMOS output. Either the reference clock or PFD clock can be routed to this output through the clock distribution network. The OUT1 and OUT4 are identical output channels. The output buffers in this channel are compatible with various signaling standards – LVCMOS, LP-HCSL, and LVDS-like. The OUT2 and OUT3 are identical output channels. The output buffers in this channel are compatible with various signaling standards – LP-HCSL and LVDS-like. - The LP-HCSL output buffer can be directly connected to the receiver without any termination resistor to GND. The output impedance of LP-HCSL is trimmed to 50 Ω ± 10%. A series resistor can be used to adapt to the trace impedance. - The LVDS-like requires a differential termination connected between the positive and negative polarity output pins. The termination can be connected directly or through an AC-coupling capacitor. For a 50-Ω system, a 100-Ω differential termination is appropriate. - LVCMOS outputs are designed for capacitive loads only. The polarity of the positive and negative output pins can be configured individually. The differential buffers support wide range of output frequencies up to 328.125 MHz. LVCMOS supports up to 200 MHz. Table 10-9. Configuring Input Reference, PFD, or PLL Clock to Output<sup>(1)</sup> | REGISTER BIT ADDRESS | REGISTER BIT FIELD NAME | DESCRIPTION | |----------------------|----------------------------------------------------------------------------|-------------------------------------------------------| | R25[10] | IP_BYP_OUT0_EN | Enables Reference Clock or PFD Clock to OUT0. | | R25[9] | REF_CH_MUX | Selects between PFD Clock or Input<br>Reference Clock | | R25[14:11] | IP_REF_TO_OUT4_EN, IP_REF_TO_OUT3_EN, IP_REF_TO_OUT2_EN, IP_REF_TO_OUT1_EN | Selects reference clock to OUT1-OUT4 | | R56[15:14] | CH1_MUX | Clock selection MUX control for OUT1 | | R62[15:14] | CH2_MUX | Clock selection MUX control for OUT2 | | R67[15:14] | CH3_MUX | Clock selection MUX control for OUT3 | | R72[15:14] | CH4_MUX | Clock selection MUX control for OUT4 | <sup>(1)</sup> TI recommends to disable any clock when not in use to reduce crosstalk **Table 10-10. Configuring Clock Distribution Network** | Table 10 101 Comigaring Glock Bloth Battern Hotwork | | | | | | | | |-----------------------------------------------------|-------------------------|-------------------------------------|--|--|--|--|--| | REGISTER BIT ADDRESS | REGISTER BIT FIELD NAME | DESCRIPTION | | | | | | | R47[6:5] | PLL_PSB | Programmable Pre-scalar divider PSB | | | | | | | R47[4:3] | PLL_PSA | Programmable Pre-scalar divider PSA | | | | | | | R56[13:0] | CH1_DIV | OUT1 Integer Divider value | | | | | | | R62[13:0] | CH2_DIV | OUT2 Integer Divider value | | | | | | | R67[13:0] | CH3_DIV | OUT3 Integer Divider value | | | | | | | R72[13:0] | CH4_DIV | OUT4 Integer Divider value | | | | | | Table 10-11. Configuring LVCMOS Output Buffer<sup>(1)(2)</sup> | REGISTER BIT ADDRESS | REGISTER BIT FIELD NAME | DESCRIPTION | |----------------------|-------------------------|----------------------------| | R78[12] | CH0_EN | Enables OUT0 LVCMOS Buffer | Table 10-11, Configuring LVCMOS Output Buffer<sup>(1)(2)</sup> (continued) | Table 10 11: Comigating Evelines Catput Baner (Continued) | | | | | | | |-----------------------------------------------------------|-----------------------------------------------------|---------------------------------------------------------|--|--|--|--| | REGISTER BIT ADDRESS | REGISTER BIT FIELD NAME | DESCRIPTION | | | | | | R79[3:0] | CH0_CMOS_SLEW_RATE_CTRL | Controls output slew rate of OUT0 LVCMOS Buffer | | | | | | R59[14], R75[14] | CH1_CMOSN_EN, CH4_CMOSP_EN | Enables OUT1N/OUT4P LVCMOS Buffer | | | | | | R59[13], R75[13] | CH1_CMOSP_EN, CH4_CMOSN_EN | Enables OUT1P/OUT4N LVCMOS Buffer | | | | | | R59[12], R75[12] | CH1_CMOSN_POL, CH4_CMOSP_POL | Sets output polarity of OUT1N/OUT4P<br>LVCMOS Buffer | | | | | | R59[11], R75[11] | CH1_CMOSP_POL, CH4_CMOSN_POL | Sets output polarity of OUT1P/OUT4N LVCMOS Buffer | | | | | | R60[3:0], R76[3:0] | CH1_CMOS_SLEW_RATE_CTRL,<br>CH4_CMOS_SLEW_RATE_CTRL | Controls output slew rate of OUT1/OUT4<br>LVCMOS Buffer | | | | | - Multiple output buffers should not be enabled at the same time - Based on the VDDO levels, ch1\_1p8vdet, ch2\_1p8vdet, ch3\_1p8vdet, ch4\_1p8vdet should be set accordingly. When setting for 1.8 V, (2)safety\_1p8v\_mode should be set. ## Table 10-12. Configuring LP-HCSL Output Buffer<sup>(1)(2)(3)</sup> | REGISTER BIT ADDRESS | REGISTER BIT FIELD NAME | DESCRIPTION | |-------------------------------------|-------------------------------------------------------|---------------------------------------------------| | R57[14] , R63[13], R68[13], R73[13] | CH1_HCSL_EN, CH2_HCSL_EN,<br>CH3_HCSL_EN, CH4_HCSL_EN | Enables LP-HCSL buffer on OUT1/OUT2/<br>OUT3/OUT4 | - Multiple output buffers should not be enabled at the same time - External termination not needed. Voltage mode driver. - Based on the VDDO levels, ch1\_1p8vdet, ch2\_1p8vdet, ch3\_1p8vdet, ch4\_1p8vdet should be set accordingly. When setting for 1.8 V, safety 1p8v mode should be set. #### Table 10-13. Configuring LVDS-Like Output Buffer<sup>(1)(2)(3)</sup> | REGISTER BIT ADDRESS | REGISTER BIT FIELD NAME | DESCRIPTION | | | |-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|--|--| | R59[15], R65[11], R70[11], R75[15] | CH1_LVDS_EN, CH2_LVDS_EN,<br>CH3_LVDS_EN, CH4_LVDS_EN | Enables LVDS-like buffer on OUT1/OUT2/<br>OUT3/OUT4 | | | | R60[15:12], R66[3:0], R71[3:0], R76[9:6] | CH1_DIFFBUF_IBIAS_TRIM, CH2_DIFFBUF_IBIAS_TRIM, CH3_DIFFBUF_IBIAS_TRIM, CH4_DIFFBUF_IBIAS_TRIM CH4_DIFFBUF_IBIAS_TRIM | | | | | R60[11:10], R66[5:4], R71[5:4], R76[5:4] | CH1_LVDS_CMTRIM_INC, CH2_LVDS_CMTRIM_INC, CH3_LVDS_CMTRIM_INC, CH4_LVDS_CMTRIM_INC | Increases the output common mode of OUT1/OUT2/OUT3/OUT4. 2.5 V/3.3 V mode only. | | | | R60[5:4], R65[14:13], R71[10:9], R77[1:0] | CH1_LVDS_CMTRIM_DEC, CH2_LVDS_CMTRIM_DEC, CH3_LVDS_CMTRIM_DEC, CH4_LVDS_CMTRIM_DEC | Decreases the output common mode of OUT1/OUT2/OUT3/OUT4. For 2.5-V or 3.3-V mode only. | | | - Multiple output buffers should not be enabled at the same time. - 100 $\Omega$ differential termination needed in DC-coupled mode. A 50- $\Omega$ , single-ended or 100- $\Omega$ differential termination is needed in AC-coupled mode - (3) Based on the VDDO levels, ch1 1p8vdet, ch2 1p8vdet, ch3 1p8vdet, ch4 1p8vdet should be set accordingly. When setting for 1.8 V, safety 1p8v mode should be set. ### 10.3.3.1 Glitchless Operation The bit fields ch{x}\_glitchless\_en can be used to enable glitchless output divider update. This feature ensures that the high pulse of a clock period is not cut off by the output divider update process. It also ensures that setup and hold time of a receiver is not violated. The low pulse in the transition from earlier period to the new period is extended accordingly. Figure 10-8. Glitchless Divider Update #### 10.3.3.2 Divider Synchronization The output dividers can be reset in a deterministic way. This can be achieved using the sync bit or PDN pin. The level of the pin is qualified internally using the reference frequency at the PFD input. A low level on the SYNCN pin or sync bit will mute the outputs. A high level will synchronously release all output dividers to operation so that all outputs share a common rising edge. The first rising edge can be individually delayed in steps of the respective pre-scalar period, up to 32 cycles using ch{x}\_sync\_delay. This allows the user to compensate external delays like routing mismatch, cables, or inherent delays introduced by logic gates in an FPGA design. Each channel can be included or excluded from the SYNC process. Divider synchronization can be enabled individually by ch{x}\_sync\_en. For a deterministic behavior over power-cycles seen from input to output, the reference divider must be set to 1. The reference divider should not divide the reference clock nor should the reference doubler be used. Figure 10-9. Output Divider Synchronization #### 10.3.3.3 Global and Individual Output Enable The output enable functionality allows the user to enable or disable all or a specific output buffer. The bypass copy on OUT0 is excluded from the global output enable signal. When an output is disabled, the signal drives a configurable mute-state. When the serial interface is deactivated, one can use all individual output enable signals at the same time. The individual output enable signal controls the respective output channel integer divider to gate the clock, therefore each integer divider must be active. The individual output enable signal enables and disables the respective output in a deterministic way. Therefore the high and low level of the signal is qualified by counting four cycles of the respective output clock. | rable to 14. Ontoiness operation and bivider cynomemization | | | | | | | |-------------------------------------------------------------|----------------------------------------------------------------------------|----------------------------------------------------------|--|--|--|--| | REGISTER BIT ADDRESS | REGISTER BIT FIELD NAME | DESCRIPTION | | | | | | R0[14] | PDN_INPUT_SEL | Configures PDN pin as PDN or SYNCN | | | | | | R0[5] | SYNC | Generates SYNC signal through serial interface | | | | | | R57[9], R63[9], R68[9], R73[9] | CH1_GLITCHLESS_EN, CH2_GLITCHLESS_EN, CH3_GLITCHLESS_EN, CH4_GLITCHLESS_EN | Enables Glitchless switching for OUT1/OUT2/<br>OUT3/OUT4 | | | | | | R57[3], R63[3], R68[3], R73[3] | CH1_SYNC_EN, CH2_SYNC_EN,<br>CH3_SYNC_EN, CH4_SYNC_EN | Enables SYNC for OUT1/OUT2/OUT3/OUT4 | | | | | | R57[1], R63[1], R68[1], R73[1] | CH1_MUTESEL, CH2_MUTESEL,<br>CH3_MUTESEL, CH4_MUTESEL | Sets Output level when mute on OUT1/<br>OUT2/OUT3/OUT4 | | | | | | R57[0], R63[0], R68[0], R73[0] | CH1_MUTE, CH2_MUTE, CH3_MUTE,<br>CH4_MUTE | Mutes output on OUT1/OUT2/OUT3/OUT4 | | | | | Table 10-14. Glitchless Operation and Divider Synchronization ### 10.3.4 Power Supplies and Power Management The CDCE6214Q1TM provides multiple power supply pins. Each of the power supplies supports 1.8 V, 2.5 V, or 3.3 V individually. Internal low-dropout regulators (LDO) source the internal blocks and allow each pin to be supplied with an individual supply voltage. The VDDREF pin supplies the control pins and the serial interface, therefore any pullup resistors shall be connected to the same domain as VDDREF. The device is very flexible with respect to internal power management. Each block offers a power-down bit and can be disabled to save power when the block is not required. Table 10-15 shows the available bits. The bypass output Y0 is connected to the pdn\_ch4 bit. Each output channel has a bit which should be adapted to the applied supply voltage, ch[4:1] 1p8vdet. | VDDREF | VDDVCO | VDDO_12 | VDDO_34 | |-------------------|----------------------------|-------------------|-------------------| | R0[1] - POWERDOWN | R0[1] - POWERDOWN | R0[1] - POWERDOWN | R0[1] - POWERDOWN | | | R5[8] - PLL_VCOBUFF_LDO_PD | R4[4] - CH1_PD | R4[6] - CH3_PD | | | R5[7] - PLL_VCO_LDO_PD | R4[5] - CH2_PD | R4[7] - CH4_PD | | | R5[6] - PLL_VCO_BUFF_PD | | | | | R5[5] - PLL_CP_LDO_PD | | | | | R5[4] - PLL_LOCKDET_PD | | | | | R5[3] - PLL_PSB_PD | | | | | R5[2] - PLL_PSA_PD | | | | | R5[1] - PLL_PFD_PD | | | | | R53[6] - PLL_NCTR_EN | | | | | R53[3] - PLL_CP_EN | | | **Table 10-15. Power Management** #### 10.3.5 Control Pins The ultra-low power clock generator is controlled by multiple LVCMOS input pins. The HW\_SW\_CTRL pin acts as an EEPROM page select. The CDCE6214Q1TM clock generator contains two pages of configuration settings. The level of this pin is sampled after device power up. A low level selects page zero. A high level selects page one. The HW\_SW\_CTRL pin is a tri-level input pin. This third voltage level is automatically applied by an internal voltage divider. The mid-level is used to select an internal default where the serial interface is enabled. The PDN/SYNCN (pin 8), SCL (pin 12), and SDA (pin 19) have a secondary functionality and can act as general-purpose inputs and outputs (GPIO). This means that either the serial interface or the GPIO functionality can be active. The PDN/SYNCN resets the internal circuitry and is used in the initial power-up sequence. The pin can be reconfigured to act as synchronization input. The differential outputs are kept in mute while SYNCN is low. When SYNCN is high, outputs are active. Table 10-16. Control and GPIO Pins | PIN NO. | NAME | TYPE | 2-LEVEL INPUT | 3-LEVEL INPUT | OUTPUT | TERMINATION | |---------|------------|--------------|---------------|---------------|--------|-------------------------------------------------------| | 23 | HW_SW_CTRL | Input | - | Yes | - | PUPD | | 20 | GPIO1 | Input/Output | Yes | - | Yes | - | | 19 | GPIO2 | Input/Output | Yes | - | Yes | Open-Drain I/O in I <sup>2</sup> C mode, CMOS (Input) | | 12 | GPIO3 | Input | Yes | - | - | - | | 11 | GPIO4 | Input/Output | Yes | - | Yes | - | | 8 | PDN | Input | Yes | - | - | PU (when Input) | | 4 | REFSEL | Input | - | Yes | - | PUPD | Table 10-17. GPIO Input and Output Signal List | ABBREVIATION | TYPE | DESCRIPTION | | |--------------|--------|----------------------------------------------------------------------------------------|--| | FREQ_INC | Input | Frequency Increment; Increments the MASH numerator | | | FREQ_DEC | Input | Frequency Decrement; Decrements the MASH numerator | | | OE (global) | Input | Enables or disables all differential outputs Y[4:1] (bypass not affected), active low. | | | SSC_EN | Input | Enables or disables SSC. | | | OE1 | Input | Enables or disables OUT1, active low. | | | OE2 | Input | Enables or disables OUT2, active low. | | | OE3 | Input | Enables or disables OUT3, active low. | | | OE4 | Input | Enables or disables OUT4, active low. | | | PLL_LOCK | Output | PLL Lock Status. 0 = PLL out of lock; 1 = indicates PLL in lock | | #### **10.4 Device Functional Modes** ## 10.4.1 Operation Modes The operating modes listed in Table 10-18 can be set, and the GPIOs configured. An operating mode change only becomes effective when it is loaded from the EEPROM after a power cycle. Table 10-18. Modes of Operations | DESCRIPTION | MODE | REFSEL | HW_SW_CTRL | GPIO1 | GPIO2 | GPIO3 | GPIO4 | |-------------------------|--------------------------|--------|------------|-------|-------|-------|-------| | I <sup>2</sup> C + GPIO | Fall-back | M | М | I/O | SDA | SCL | I/O | | OE | Pin Mode | L/H | L/H | OE1 | OE2 | OE3 | OE4 | | I <sup>2</sup> C + GPIO | Serial Interface<br>Mode | L/H | L/H | I/O | SDA | SCL | I/O | #### 10.4.1.1 Fall-Back Mode As the programming interface can be intentionally deactivated using the EEPROM, an accidental disabling of the I<sup>2</sup>C blocks further access to the device. The serial interface can be forced using the fall-back mode. To enter this mode, the user leaves pin 4 and pin 23 floating while the supply voltage is applied to VDDREF. In this mode, EEPROM Read at power up is bypassed and device boots in default mode. In this mode, pin 11 is pre-configured as an input and pin 20 is configured as an output. After powering up in fall-back mode, the device can be re-programmed through serial interface and be re-configured for normal operation. EEPROM can also be re-programmed. The PLL would not be auto-calibrated, however, and the I<sup>2</sup>C interface would be active. This mode would allow the user to fully configure the device before re-locking the PLL. #### 10.4.1.2 Pin Mode In pin mode, the pins 12 and 19 are input pins which act as individual output enable pins. Together with pins 11 and 20, this allows for one output enable pin per output channel. #### 10.4.1.3 Serial Interface Mode In serial interface mode, pins 12 and 19 are configured as an I<sup>2</sup>C interface. #### 10.5 Programming #### 10.5.1 I<sup>2</sup>C Serial Interface The CDCE6214Q1TM ultra-low power clock generator provides an $I^2$ C-compatible serial interface for register and EEPROM access. The device is compatible to standard-mode $I^2$ C at 100 kHz and the fast-mode $I^2$ C at 400-kHz clock frequency. - 1. In fall-back mode, I<sup>2</sup>C target address = 67h. - 2. In other modes, I<sup>2</sup>C target address = 68h when the interface is available. By default, the interface is not available. - 3. The LSB bit of the device can be programmed in the EEPROM. For example, if I2C\_A0 is programmed H in Page 0 of EEPROM, setting HW SW CTRL=0 would set I<sup>2</sup>C address as 69h. - 4. Two devices with EEPROM + 1 device in fall-back mode can be used on the same I<sup>2</sup>C bus with addresses 67h, 68h and 69h. Table 10-19. I<sup>2</sup>C-Compatible Serial Interface, Target Address Byte<sup>(1)(2)</sup> | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----------------------|---|---|---|---|----------|---| | | Target Address [6:0] | | | | | R/W# Bit | | - (1) The target address consists of two sections. The hardwired MSBs A[6:1] and the software-selectable LSBs A[0]. - (2) The R/W# bit indicates a read (1) or a write (0) transfer. Table 10-20. I<sup>2</sup>C-Compatible Serial Interface, Programmable Target Address<sup>(1)(2)</sup> | A6 | A5 | A4 | А3 | A2 | A1 | Α0 | HW_SW_SEL | DESCRIPTION | |----|----|----|----|----|----|--------|-----------|------------------| | 1 | 1 | 0 | 0 | 1 | 1 | 1 | MID | Fall-back Mode | | 1 | 1 | 0 | 1 | 0 | 0 | I2C_A0 | LOW | EEPROM Page<br>0 | | 1 | 1 | 0 | 1 | 0 | 0 | I2C_A0 | HIGH | EEPROM Page<br>1 | - (1) In EEPROM Page 0, Serial Interface is not available. Device is configured in Pin Mode. - (2) In EEPROM Page 1, Serial Interface is not available. Device is configured in Pin Mode. The serial interface uses the following protocol as shown in Figure 10-10. The target address is followed by a word-wide register offset and a word-wide register value. Figure 10-10. I<sup>2</sup>C-Compatible Serial Interface, Supported Protocol #### 10.5.2 **EEPROM** ### 10.5.2.1 EEPROM - Cyclic Redundancy Check The device contains a cyclic redundancy check (CRC) function for reads from the EEPROM to the device registers. At start-up, the EEPROM will be read internally and a CRC value calculated. One of the EEPROM words contains an earlier stored CRC value. The stored and the actual CRC value are compared and the result transferred to register. The CRC calculation can be triggered again by writing a 1 to the update\_crc bit. A mismatch between stored and calculated CRC value is informational only and non-blocking to the device operation. Just reading back the CRC status bit and the live CRC value can speed up in-system EEPROM programming and avoid reading back each word of the EEPROM for known configurations. The polynomial used is CCITT-CRC16: $x^{16} + x^{12} + x^5 + 1$ . #### 10.5.2.2 Recommended Programming Procedure TI recommends programming the registers of the device in the following way: - 1. Read-back factory default EEPROM page configuration. Each device will have different EEPROM base page configuration. - 2. Modify register bits. - 3. Ensure that ee lock is set to 5h (unlock) when overwriting the EEPROM. - 4. Program register addresses in descending order from 0x53 to 0x00 including all register addresses with reserved values. #### 10.5.2.3 EEPROM Access #### Note The EEPROM word write access time is typically 8 ms. There are two methods to write into the internal EEPROM - 1. Register Commit method. - 2. EEPROM Direct Access Method Use the following steps to bring the device into a good known configuration. - 1. Power down all the supplies. - 2. Apply PDN = LOW. - 3. REFSEL and HW\_SW\_CTRL pins can be High, Low or High-Z. For factory programmed device, I<sup>2</sup>C interface is not available for any HW\_SW\_CTRL pin state. EEPROM can only be programmed in fall-back mode. - 4. Apply power supplies to all VDD pins. When device operation is not required, apply power supply to VDDREF. - 5. Apply PDN = HIGH. - 6. Use the I<sup>2</sup>C interface to configure the device. #### 10.5.2.3.1 Register Commit Flow In the Register Commit flow, all bits from the device registers are copied into the EEPROM. The recommended flow is: - 1. Pre-configure the device as desired, except the serial interface using mode. - 2. Write 1 to RECAL to calibrate the VCO in this operation mode. - 3. Select the EEPROM page, to copy the register settings into, using REGCOMMIT PAGE. - 4. Unlock the EEPROM for write access with EE LOCK = x5. - 5. Start the register commit operation by writing 1 to REGCOMMIT. - 6. Force a CRC update by writing a 1 to UPDATE CRC. - 7. Read back the calculated CRC in NVMLCRC. - 8. Store the read CRC value in the EEPROM by writing 0x3F to NVM\_WR\_ADDR and then the CRC value to NVM\_WR\_DATA. #### 10.5.2.3.2 Direct Access Flow In the EEPROM direct access flow, the EEPROM words are directly accessed using the address and the data bit-fields. The recommended flow is: - 1. Prepare an EEPROM image consisting of 64 words of 16 bits each. - 2. Unlock the EEPROM for write access with EE LOCK = 0x5. - 3. Write the initial address offset to the address bit-field. Write a 0x00 to NVM WR ADDR. Loop through the EEPROM image from address 0 to 63 by writing each word from the image to NVM\_WR\_DATA. The EEPROM word address is automatically incremented by every write access to NVM\_WR\_DATA. Figure 10-11. EEPROM Direct Access Using I<sup>2</sup>C ### 10.5.2.4 Register Bits to EEPROM Mapping Register bits settings are mapped into EEPROM. EEPROM is divided into three segments: - EEPROM Base Page: Selectable by connecting HW SW CTRL pin either to Logic 0 to Logic 1. - EEPROM Page 0: Selectable by connecting HW\_SW\_CTRL pin to Logic 0. - EEPROM Page 1: Selectable by connecting HW\_SW\_CTRL pin to Logic 1. #### Table 10-21. EEPROM Mapping $^{(1)(2)(3)(4)}$ | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|--------|--------|--------|-------------|--------|-------------|-------------|-------------|-------------|-------------|-------------|--------|--------|--------|--------|--------| | 0 | 0 | 1 | 1 | 1 | R5[8] | R5[7] | R5[6] | R5[5] | R5[4] | R5[1] | R4[3] | R4[2] | R4[1] | R4[0] | R3[9] | R0[3] | | 1 | 0 | 1 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | R15[5] | 1 | | 2 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | | 3 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 4 | R48[4] | R48[3] | R48[2] | R48[1] | R48[0] | R47[1<br>2] | R47[1<br>1] | R47[1<br>0] | R47[9] | R47[8] | R47[7] | 0 | 0 | 0 | 0 | 0 | | 5 | 0 | R49[4] | R49[3] | R49[2] | R49[1] | R49[0] | R48[1<br>4] | R48[1<br>3] | R48[1<br>2] | R48[1<br>1] | R48[1<br>0] | R48[9] | R48[8] | R48[7] | R48[6] | R48[5] | | 6 | 0 | 0 | 0 | R50[1<br>0] | R50[9] | R50[8] | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | Submit Document Feedback ## Table 10-21, EEPROM Mapping(1)(2)(3)(4) (continued) | Table 10-21. EEPROM Mapping <sup>(1)(2)(3)(4)</sup> (continued) | | | | | | | | | | | | | | | | | |-----------------------------------------------------------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 7 | R55[6] | R53[6] | 1 | R53[2] | R53[1] | R53[0] | 1 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 8 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | R58[4] | R58[3] | R58[2] | R58[1] | R58[0] | 0 | R55[9] | R55[8] | R55[7] | | 9 | 0 | 1 | R60[1<br>5] | R60[1<br>4] | R60[1<br>3] | R60[1<br>2] | R60[3] | R60[2] | R60[1] | R60[0] | R59[9] | R59[8] | R59[7] | R59[6] | R59[5] | R59[4] | | 10 | R65[8] | R65[7] | R65[6] | R65[5] | R65[4] | 1 | 0 | 0 | 0 | 0 | R64[9] | R64[8] | R64[7] | R64[6] | R64[5] | 0 | | 11 | 0 | 0 | 0 | R69[9] | R69[8] | R69[7] | R69[6] | R69[5] | 0 | 0 | 1 | R66[3] | R66[2] | R66[1] | R66[0] | R65[9] | | 12 | R74[5] | 0 | 0 | 1 | R71[3] | R71[2] | R71[1] | R71[0] | R70[9] | R70[8] | R70[7] | R70[6] | R70[5] | R70[4] | 1 | 0 | | 13 | R76[0] | R75[9] | R75[8] | R75[7] | R75[6] | R75[5] | R75[4] | 1 | 0 | 0 | 0 | 0 | R74[9] | R74[8] | R74[7] | R74[6] | | 14 | 0 | 0 | 0 | 0 | 0 | R79[3] | R79[2] | R79[1] | R79[0] | R76[9] | R76[8] | R76[7] | R76[6] | R76[3] | R76[2] | R76[1] | | 15 | 0 | 0 | 0 | 0 | 0 | 0 | R81[3] | 1 | 0 | 0 | 0 | 0 | 0 | 0 | R80[3] | 0 | | 16 | R1[6] | R1[5] | R1[4] | R1[3] | R1[2] | R1[1] | R1[0] | R0[15] | R0[14] | R0[13] | R0[12] | 0 | R0[10] | 0 | R0[8] | R0[0] | | 17 | R2[6] | R2[5] | R2[4] | R2[3] | R2[2] | R2[1] | R2[0] | R1[15] | R1[14] | | R1[12] | R1[11] | R1[10] | R1[9] | R1[8] | R1[7] | | 18 | 0 | R5[3] | R5[2] | R4[7] | R4[6] | R4[5] | R4[4] | R3[4] | R3[3] | R2[13] | | R2[11] | | | R2[8] | R2[7] | | | R24[1 | R24[1 | R24[1 | R24[1 | | | | | | | | | | | | | | 19 | 5] | 2] | 1] | 0] | R24[9] | R24[8] | 0 | 0 | R24[5] | R24[4] | R24[3] | R24[2] | R24[1] | R24[0] | 0 | 0 | | 20 | R27[0] | 0 | R25[1<br>4] | R25[1<br>3] | R25[1<br>2] | R25[1<br>1] | R25[1<br>0] | R25[9] | R25[7] | R25[6] | R25[5] | R25[4] | R25[3] | R25[2] | R25[1] | R25[0] | | 21 | R30[1<br>4] | R30[1<br>3] | R30[1<br>2] | R30[1<br>1] | R30[1<br>0] | R30[9] | R30[8] | R30[7] | R30[6] | R30[5] | R30[4] | R30[3] | R30[2] | R30[1] | R30[0] | R27[1] | | 22 | R31[1<br>5] | R31[1<br>4] | R31[1<br>3] | R31[1<br>2] | R31[1<br>1] | R31[1<br>0] | R31[9] | R31[8] | R31[7] | R31[6] | R31[5] | R31[4] | R31[3] | R31[2] | R31[1] | R31[0] | | 23 | R33[7] | R33[6] | R33[5] | R33[4] | R33[3] | R33[2] | R33[1] | R33[0] | R32[7] | R32[6] | R32[5] | R32[4] | R32[3] | R32[2] | R32[1] | R32[0] | | 24 | R34[7] | R34[6] | R34[5] | R34[4] | R34[3] | R34[2] | R34[1] | R34[0] | R33[1<br>5] | R33[1<br>4] | R33[1<br>3] | R33[1<br>2] | R33[1<br>1] | R33[1<br>0] | R33[9] | R33[8] | | 25 | R43[1<br>0] | R43[9] | R43[8] | R43[7] | R43[6] | R43[5] | R43[4] | R43[3] | R43[2] | R43[1] | R43[0] | R42[5] | R42[3] | R42[2] | R42[1] | R41[1<br>5] | | 26 | R51[1<br>0] | 0 | 0 | 1 | R51[6] | 0 | 0 | R47[6] | R47[5] | R47[4] | R47[3] | R43[1<br>5] | R43[1<br>4] | R43[1<br>3] | R43[1<br>2] | R43[1<br>1] | | 27 | R56[1<br>0] | R56[9] | R56[8] | R56[7] | R56[6] | R56[5] | R56[4] | R56[3] | R56[2] | R56[1] | R56[0] | R53[3] | 1 | 0 | 0 | 0 | | 28 | R57[1<br>4] | R57[1<br>2] | R57[9] | R57[8] | R57[7] | R57[6] | R57[5] | R57[4] | R57[3] | R57[1] | R57[0] | R56[1<br>5] | R56[1<br>4] | R56[1<br>3] | R56[1<br>2] | R56[1<br>1] | | 29 | R62[6] | R62[5] | R62[4] | R62[3] | R62[2] | R62[1] | R62[0] | R60[1<br>1] | R60[1<br>0] | R60[5] | R60[4] | R59[1<br>5] | R59[1<br>4] | R59[1<br>3] | R59[1<br>2] | R59[1<br>1] | | 30 | R63[7] | R63[6] | R63[5] | R63[4] | R63[3] | R63[1] | R63[0] | R62[1<br>5] | R62[1<br>4] | R62[1<br>3] | R62[1<br>2] | R62[1<br>1] | R62[1<br>0] | R62[9] | R62[8] | R62[7] | | 31 | R67[6] | R67[5] | R67[4] | R67[3] | R67[2] | R67[1] | R67[0] | R66[5] | R66[4] | R65[1<br>4] | R65[1<br>3] | R65[1 | R63[1<br>3] | R63[1<br>2] | R63[9] | R63[8] | | 32 | R68[7] | R68[6] | R68[5] | R68[4] | R68[3] | R68[1] | R68[0] | R67[1<br>5] | R67[1<br>4] | R67[1<br>3] | R67[1<br>2] | R67[1<br>1] | R67[1<br>0] | R67[9] | R67[8] | R67[7] | | 33 | R72[6] | R72[5] | R72[4] | R72[3] | R72[2] | R72[1] | R72[0] | R71[1<br>0] | R71[9] | _ | - | R70[1<br>1] | R68[1<br>3] | R68[1<br>2] | R68[9] | R68[8] | | 34 | R73[7] | R73[6] | R73[5] | R73[4] | R73[3] | R73[1] | R73[0] | R72[1<br>5] | R72[1<br>4] | R72[1<br>3] | R72[1<br>2] | R72[1<br>1] | R72[1<br>0] | | R72[8] | R72[7] | | 35 | 0 | 0 | 0 | R77[1] | R77[0] | R76[5] | R76[4] | R75[1<br>5] | R75[1<br>4] | R75[1<br>3] | R75[1<br>2] | R75[1<br>1] | R73[1<br>3] | R73[1<br>2] | R73[9] | R73[8] | | 36 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | R79[9] | R78[1<br>2] | 0 | 0 | 0 | 0 | 0 | | 37 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 38 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 39 | 0 | 0 | | 1 | | 0 | 0 | 0 | | | 0 | 0 | 0 | 0 | 0 | 0 | | 39 | U | U | 0 | ' | 0 | U | l O | U | 0 | 0 | U | l U | l O | l O | U | 0 | ## Table 10-21. EEPROM Mapping<sup>(1)(2)(3)(4)</sup> (continued) | | Table 10-21. EEPROM Mapping(1/(2/(3/(4)) (continued) | | | | | | | | | | | | | | | | | |---|------------------------------------------------------|--------------|--------------|--------------|--------------|--------------|--------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------|-------------| | | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 4 | 0 | R1[6] | R1[5] | R1[4] | R1[3] | R1[2] | R1[1] | R1[0] | R0[15] | R0[14] | R0[13] | R0[12] | 0 | R0[10] | 0 | R0[8] | R0[0] | | 4 | 1 | R2[6] | R2[5] | R2[4] | R2[3] | R2[2] | R2[1] | R2[0] | R1[15] | R1[14] | R1[13] | R1[12] | R1[11] | R1[10] | R1[9] | R1[8] | R1[7] | | 4 | 2 | 0 | R5[3] | R5[2] | R4[7] | R4[6] | R4[5] | R4[4] | R3[4] | R3[3] | R2[13] | R2[12] | R2[11] | R2[10] | R2[9] | R2[8] | R2[7] | | 4 | 3 | R24[1<br>5] | R24[1<br>2] | R24[1<br>1] | R24[1<br>0] | R24[9] | R24[8] | 0 | 0 | R24[5] | R24[4] | R24[3] | R24[2] | R24[1] | R24[0] | 0 | 0 | | 4 | 4 | R27[0] | 0 | R25[1<br>4] | R25[1<br>3] | R25[1<br>2] | R25[1<br>1] | R25[1<br>0] | R25[9] | R25[7] | R25[6] | R25[5] | R25[4] | R25[3] | R25[2] | R25[1] | R25[0] | | 4 | 5 | R30[1<br>4] | R30[1<br>3] | R30[1<br>2] | R30[1<br>1] | R30[1<br>0] | R30[9] | R30[8] | R30[7] | R30[6] | R30[5] | R30[4] | R30[3] | R30[2] | R30[1] | R30[0] | R27[1] | | 4 | 6 | R31[1<br>5] | R31[1<br>4] | R31[1<br>3] | R31[1<br>2] | R31[1<br>1] | R31[1<br>0] | R31[9] | R31[8] | R31[7] | R31[6] | R31[5] | R31[4] | R31[3] | R31[2] | R31[1] | R31[0] | | 4 | 7 | R33[7] | R33[6] | R33[5] | R33[4] | R33[3] | R33[2] | R33[1] | R33[0] | R32[7] | R32[6] | R32[5] | R32[4] | R32[3] | R32[2] | R32[1] | R32[0] | | 4 | 8 | R34[7] | R34[6] | R34[5] | R34[4] | R34[3] | R34[2] | R34[1] | R34[0] | R33[1<br>5] | R33[1<br>4] | R33[1<br>3] | R33[1<br>2] | R33[1<br>1] | R33[1<br>0] | R33[9] | R33[8] | | 4 | 9 | R43[1<br>0] | R43[9] | R43[8] | R43[7] | R43[6] | R43[5] | R43[4] | R43[3] | R43[2] | R43[1] | R43[0] | R42[5] | R42[3] | R42[2] | R42[1] | R41[1<br>5] | | 5 | 60 | R51[1<br>0] | 0 | 0 | 1 | R51[6] | 0 | 0 | R47[6] | R47[5] | R47[4] | R47[3] | R43[1<br>5] | R43[1<br>4] | R43[1<br>3] | R43[1<br>2] | R43[1<br>1] | | 5 | 51 | R56[1<br>0] | R56[9] | R56[8] | R56[7] | R56[6] | R56[5] | R56[4] | R56[3] | R56[2] | R56[1] | R56[0] | R53[3] | 1 | 0 | 0 | 0 | | 5 | 52 | R57[1<br>4] | R57[1<br>2] | R57[9] | R57[8] | R57[7] | R57[6] | R57[5] | R57[4] | R57[3] | R57[1] | R57[0] | R56[1<br>5] | R56[1<br>4] | R56[1<br>3] | R56[1<br>2] | R56[1<br>1] | | 5 | 3 | R62[6] | R62[5] | R62[4] | R62[3] | R62[2] | R62[1] | R62[0] | R60[1<br>1] | R60[1<br>0] | R60[5] | R60[4] | R59[1<br>5] | R59[1<br>4] | R59[1<br>3] | R59[1<br>2] | R59[1<br>1] | | 5 | 54 | R63[7] | R63[6] | R63[5] | R63[4] | R63[3] | R63[1] | R63[0] | R62[1<br>5] | R62[1<br>4] | R62[1<br>3] | R62[1<br>2] | R62[1<br>1] | R62[1<br>0] | R62[9] | R62[8] | R62[7] | | 5 | 55 | R67[6] | R67[5] | R67[4] | R67[3] | R67[2] | R67[1] | R67[0] | R66[5] | R66[4] | R65[1<br>4] | R65[1<br>3] | R65[1<br>1] | R63[1<br>3] | R63[1<br>2] | R63[9] | R63[8] | | 5 | 6 | R68[7] | R68[6] | R68[5] | R68[4] | R68[3] | R68[1] | R68[0] | R67[1<br>5] | R67[1<br>4] | R67[1<br>3] | R67[1<br>2] | R67[1<br>1] | R67[1<br>0] | R67[9] | R67[8] | R67[7] | | 5 | 57 | R72[6] | R72[5] | R72[4] | R72[3] | R72[2] | R72[1] | R72[0] | R71[1<br>0] | R71[9] | R71[5] | R71[4] | R70[1<br>1] | R68[1<br>3] | R68[1<br>2] | R68[9] | R68[8] | | 5 | 8 | R73[7] | R73[6] | R73[5] | R73[4] | R73[3] | R73[1] | R73[0] | R72[1<br>5] | R72[1<br>4] | R72[1<br>3] | R72[1<br>2] | R72[1<br>1] | R72[1<br>0] | R72[9] | R72[8] | R72[7] | | 5 | i9 | 0 | 0 | 0 | R77[1] | R77[0] | R76[5] | R76[4] | R75[1<br>5] | R75[1<br>4] | R75[1<br>3] | R75[1<br>2] | R75[1<br>1] | R73[1<br>3] | R73[1<br>2] | R73[9] | R73[8] | | 6 | 60 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | R79[9] | R78[1<br>2] | 0 | 0 | 0 | 0 | 0 | | 6 | 51 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 6 | 2 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 6 | 3 | SCRC[<br>15] | SCRC[<br>14] | SCRC[<br>13] | SCRC[<br>12] | SCRC[<br>11] | SCRC[<br>10] | SCRC[<br>9] | SCRC[<br>8] | SCRC[7] | SCRC[<br>6] | SCRC[<br>5] | SCRC[<br>4] | SCRC[ | SCRC[<br>2] | SCRC[<br>1] | SCRC[<br>0] | - (1) Address Locations 0-15: EEPROM Base Page - (2) Address Locations 16-39: EEPROM Page 0 - (3) Address Locations 40-63: EEPROM Page 1 - (4) Bit locations marked in Red may vary from device to device #### Table 10-22. Register Defaults in Fall-Back Mode and EEPROM Mode | REGISTER<br>ADDRESSES | FALL-BACK<br>MODE | HW_SW_CTRL = 0 | HW_SW_CTRL = | REGISTER<br>ADDRESSES | FALL-BACK<br>MODE | HW_SW_CTRL = 0 | HW_SW_CTRL = 1 | | |-----------------------|-------------------|----------------|--------------|-----------------------|-------------------|----------------|----------------|--| | R85 | x0000 | x0000 | x0000 | R42 | x0002 | x0002 | x0002 | | | R84 | x0000 | x0000 | x0000 | R41 | x0000 | x0000 | x0000 | | | R83 | x0FFC | xFD00 | xFF00 | R40 | x0000 | x0000 | x0000 | | ## Table 10-22. Register Defaults in Fall-Back Mode and EEPROM Mode (continued) | | | | illo ili i ali-bai | | | | i e | | |-----------------------|-------------------|--------------|--------------------|-----------------------|-------------------|----------------|--------------|--| | REGISTER<br>ADDRESSES | FALL-BACK<br>MODE | HW_SW_CTRL = | HW_SW_CTRL = | REGISTER<br>ADDRESSES | FALL-BACK<br>MODE | HW_SW_CTRL = 0 | HW_SW_CTRL = | | | R82 | x0600 | x05C0 | x05C0 | R39 | x0000 | x0000 | x0000 | | | R81 | x0004 | x0004 | x0004 | R38 | x0000 | x0000 | x0000 | | | R80 | x0000 | x0000 | x0000 | R37 | x0000 | x0000 | x0000 | | | R79 | x0008 | x0208 | x0208 | R36 | x0000 | x0000 | x0000 | | | R78 | x1000 | x0000 | x0000 | R35 | x0028 | x0058 | x0028 | | | R77 | x0000 | x0000 | x0000 | R34 | x0000 | x0000 | x0000 | | | R76 | x0008 | x0008 | x0008 | R33 | x0000 | x0000 | x0000 | | | R75 | x0008 | x0008 | x8008 | R32 | x0000 | x0000 | x0000 | | | R74 | xA181 | xA181 | xA181 | R31 | x0000 | x0000 | x0000 | | | R73 | x2000 | x3000 | x3000 | R30 | x0030 | x0060 | x0060 | | | R72 | x0006 | x0006 | x0006 | R29 | x0000 | x0000 | x0000 | | | R71 | x0000 | x0000 | x0000 | R28 | x0000 | x0000 | x0000 | | | R70 | x0008 | x0008 | x0008 | R27 | x0005 | x0004 | x0004 | | | R69 | xA181 | xA181 | xA181 | R26 | x0000 | x0000 | x0000 | | | R68 | x2000 | x3000 | x3000 | R25 | x0400 | x0401 | x0401 | | | R67 | x0006 | x0006 | x0006 | R24 | x0718 | x0024 | x0024 | | | R66 | x0000 | x0000 | x0000 | R23 | x0406 | x2406 | x2406 | | | R65 | x0008 | x0008 | x0008 | R22 | x00A0 | x00A0 | x00A0 | | | R64 | xA181 | xA181 | xA181 | R21 | x0585 | x0590 | x0593 | | | R63 | x2000 | x3000 | x3000 | R20 | x0000 | x0000 | x0000 | | | R62 | x0006 | x0006 | x0006 | R19 | x0000 | x0000 | x0000 | | | R61 | x0000 | x0000 | x0000 | R18 | x0000 | x0000 | x0000 | | | R60 | x0008 | x0008 | x0008 | R17 | x26C4 | x26C4 | x26C4 | | | R59 | x0008 | x0008 | x0008 | R16 | x921F | x921F | x921F | | | R58 | x502C | x502C | x502C | R15 | xA037 | xA037 | xA037 | | | R57 | x4000 | x5000 | x5000 | R14 | x0000 | x0000 | x0000 | | | R56 | x0006 | x0006 | x0006 | R13 | x0000 | x0000 | x0000 | | | R55 | x001E | x001E | x001E | R12 | x0000 | x0000 | x0000 | | | R54 | x3400 | x3400 | x3400 | R11 | x0000 | x0000 | x0000 | | | R53 | x0069 | x0069 | x0069 | R10 | x0000 | x0000 | x0000 | | | R52 | x5000 | x5000 | x5000 | R9 | x0000 | x03D4 | x03D4 | | | R51 | x40C0 | x40C0 | x40C0 | R8 | x0001 | x0001 | x0001 | | | R50 | x01C0 | x07C0 | x07C0 | R7 | x0C0C | x0C2D | x0C2D | | | R49 | x0013 | x0013 | x0013 | R6 | x19CA | x182C | x182C | | | R48 | x1A14 | x23C7 | x23C7 | R5 | x0008 | x0008 | x0008 | | | R47 | x0A00 | x0380 | x0380 | R4 | x0000 | x0000 | x0000 | | | R46 | x0000 | x0000 | x0000 | R3 | x0000 | x0200 | x0200 | | | R45 | x4F80 | x4F80 | x4F80 | R2 | x0000 | x0002 | x0002 | | | R44 | x0318 | x0318 | x0318 | R1 | x2310 | x7654 | x7654 | | | R43 | x0051 | x0051 | x0051 | R0 | x1000 | x0001 | x0001 | | ## 11 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 11.1 Application Information A typical application using the I<sup>2</sup>C interface and a 25-MHz crystal input is shown in Figure 11-1. The two ends of 25-MHz XTAL are connected to pin 1 and 2. The REFSEL pin is pulled down to select a secondary input. The HW\_SW\_CTRL can be pulled either low or high if EEPROM is used, or kept floating if EEPROM is unused. 1.8 V, 2.5 V, or 3.3 V can be supplied to the VDD\_REF and VDD\_VCO pins, as well as VDDO\_12 and VDDO\_34 pins with filtering. Data and clock lines of I2C must be pulled to VDD\_REF using pullup resistors. The PDN can be connected to the MCU if a hardware reset is required, otherwise it can be left floating. The GPIO1 and 4 pins can be connected to the MCU if needed, otherwise they can be left floating. Unused outputs can be left floating. Figure 11-1. Typical Application Schematic With I<sup>2</sup>C Interface ## 11.2 Typical Application Figure 11-2 shows typical block diagram for eAVB system using the CDCE6214Q1TM. Figure 11-2. eAVB System Block Diagram Using CDCE6214Q1TM ### 11.2.1 Design Requirements For designs with the CDCE6214Q1TM, the designer must select: - · a primary or secondary input - an input type - an input frequency - a device communication mode (I<sup>2</sup>C and/or EEPROM) - the required device operation modes to configure the connections of GPIO pins - a supply voltage (1.8 V, 2.5 V, or 3.3 V) - a digital reference (1.8 V, 2.5 V, or 3.3 V) - an output reference (1.8 V, 2.5 V, or 3.3 V) - · an output format ## 11.2.2 Detailed Design Procedure The CDCE6214Q1TM is designed for ease-of-use. To power up the device: - Either tie the power supply pin (VDD\_REF, VDD\_VCO, VDDO\_12 and VDDO\_34) together or independently connect the pins to the 1.8-V, 2.5-V, or 3.3-V power supply. - 2. Solder the GND Pin (DAP) to the PCB Plane. - Ensure that the REFSEL, HW SW CTRL, and PDN configuration pins are appropriately connected: - a. Internally connect the PDN pin to VDD\_REF through a pullup resistor. When floating, the PDN pin will automatically release the device from PDN. - b. If the PDN pin is low, the device will not respond to I<sup>2</sup>C commands. - c. REFSEL and HW SW CTRL are tri-level pins. If left floating, the device will start in fall-back mode. The device is factory-configured to provide: - 100-MHz LVDS with 25-MHz XTAL when HW SW CTRL = L. The 25-MHz output on OUT0 is enabled. - 100-MHz LP-HCSL with 25-MHz XTAL and HW SW CTRL = H. The 25-MHz output on OUT0 is enabled. ### 11.2.3 Application Curves VCO Figure 11-3. 100-MHz LP-HCSL Output for PCle Application Figure 11-4. 24.576MHz LVCMOS Output for Audio Clocking ## 11.3 Power Supply Recommendations The CDCE6214Q1TM provides multiple power supply pins. Each power supply supports 1.8 V, 2.5 V, or 3.3 V. Internal low-dropout regulators (LDO) source the internal blocks and allow each pin to be supplied with an individual supply voltage. The VDD\_REF pin supplies the control pins and the serial interface. Therefore, any pullup resistors shall be connected to the same domain as VDD\_REF. VDD\_VCO powers all PLL blocks, VDDO 12 powers outputs OUT1 and OUT2, and VDDO 34 powers OUT0, OUT3, and OUT4. VDD\_REF and VDDO\_34 can be used for level translation operation on OUT0. ## 11.3.1 Power-Up Sequence There are no restrictions from the device for applying power to the supply pins. From an application perspective, TI recommends to either apply all the VDDs at the same time or apply the VDDREF first. The digital core is connected to VDDREF and thus the settings of the EEPROM are applied automatically. #### 11.3.2 Decoupling TI recommends isolating all power supplies using a ferrite bead and provide decoupling for each of the supplies. TI also recommends optimizing the decoupling for the respective layout, and consider the power supply impedance to optimize for the individual frequency plan. An example for a decoupling per supply pin: 1x 4.7 µF, 1x 470 nF, and 1x 100 nF. ## 11.4 Layout ## 11.4.1 Layout Guidelines For this example, follow these guidelines: - Isolate inputs and outputs using a GND shield. BROKEN\_LINK routes all inputs and outputs as differential pairs. - Isolate outputs to adjacent outputs when generating multiple frequencies. - Isolate the crystal area, connect the GND pads of the crystal package and flood the adjacent area. Figure 11-6 shows a foot print which supports multiple crystal sizes. - Try to avoid impedance jumps in the fan-in and fan-out areas when possible. - Use five VIAs to connect the thermal pad to a solid GND plane. Full-through VIAs are preferred. - Place decoupling capacitors with small capacitance values very close to the supply pins. Try to place them very close on the same layer or directly on the backside layer. Larger values can be placed more far away. Figure 11-6 shows three decoupling capacitors close to the device. Ferrite beads are recommended to isolate the different frequency domains and the VDD VCO domain. - Preferably use multiple VIAs to connect wide supply traces to the respective power planes. ## 11.4.2 Layout Examples Figure 11-5. Layout Example, Top Layer Figure 11-6. Layout Example, Bottom Layer ## 12 Device and Documentation Support ## 12.1 Device Support ## 12.1.1 Development Support Contact your TI representative for more information. #### 12.1.2 Device Nomenclature CDCE6214Q1TM – 62 = clock generator 1 = 1x PLL 4 = 4x outputs ## 12.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 12.3 Support Resources TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 12.4 Trademarks TI E2E™ is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 12.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 12.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. # RGE0024P ## **PACKAGE OUTLINE** ## VQFN - 0.9 mm max height PLASTIC QUAD FLATPACK - NO LEAD ### NOTES: - All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. This drawing is subject to change without notice. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. ## **EXAMPLE BOARD LAYOUT** ## RGE0024P ## VQFN - 0.9 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) - This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. ## **EXAMPLE STENCIL DESIGN** ## RGE0024P ## VQFN - 0.9 mm max height PLASTIC QUAD FLATPACK - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. www.ti.com 23-May-2025 ### PACKAGING INFORMATION | Orderable part number | Status<br>(1) | Material type | Package Pins | Package qty Carrier | RoHS (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|---------------|---------------|-----------------|-----------------------|----------|-------------------------------|----------------------------|--------------|------------------| | CDCE6214LTWRGERQ1 | Active | Production | VQFN (RGE) 24 | 2500 LARGE T&R | Yes | Call TI Sn | Level-2-260C-1 YEAR | -40 to 105 | 6214LT<br>Q1 | | CDCE6214LTWRGERQ1.A | Active | Production | VQFN (RGE) 24 | 2500 LARGE T&R | Yes | Call TI | Level-2-260C-1 YEAR | -40 to 105 | 6214LT<br>Q1 | | CDCE6214LTWRGETQ1 | Active | Production | VQFN (RGE) 24 | 250 SMALL T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 105 | 6214LT<br>Q1 | | CDCE6214LTWRGETQ1.A | Active | Production | VQFN (RGE) 24 | 250 SMALL T&R | Yes | SN | Level-2-260C-1 YEAR | -40 to 105 | 6214LT<br>Q1 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. - (3) RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. - (4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. - (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. - (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 30-Jun-2023 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CDCE6214LTWRGERQ1 | VQFN | RGE | 24 | 2500 | 330.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | | CDCE6214LTWRGETQ1 | VQFN | RGE | 24 | 250 | 180.0 | 12.4 | 4.25 | 4.25 | 1.15 | 8.0 | 12.0 | Q2 | www.ti.com 30-Jun-2023 ## \*All dimensions are nominal | Device Package Type | | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---------------------|------|-----------------|------|------|-------------|------------|-------------|--| | CDCE6214LTWRGERQ1 | VQFN | RGE | 24 | 2500 | 346.0 | 346.0 | 33.0 | | | CDCE6214LTWRGETQ1 | VQFN | RGE | 24 | 250 | 210.0 | 185.0 | 35.0 | | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4204104/H ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated