# CDCDB2000 DB2000QL-Compliant 20-Output Clock Buffer for PCle Gen 1 to Gen 7 # 1 Features - 20 LP-HCSL outputs with integrated $85\Omega$ output terminations - 8 hardware output enable (OE#) controls - Additive phase jitter after DB2000QL filter: < 0.08ps rms - Supports PCIe Gen 6 and Gen 7 Common Clock (CC) and Individual Reference (IR) architectures - Spread spectrum-compatible - Cycle-to-cycle jitter: < 50ps - Output-to-output skew: < 50ps - Input-to-output delay: < 3ns - 3.3V core and IO supply voltages - Hardware-controlled low power mode (PD#) - Side-Band Interface (SBI) for output control in PD# mode - 9 selectable SMBus addresses - Power consumption: < 600mW - 6mm × 6mm, 80-pin TLGA/GQFN package # 2 Applications - Microserver and tower server - Storage area network and host bus adapter card - Network attached storage - Hardware accelerator # 3 Description CDCDB2000 is 20-output LP-HCSL, а DB2000QL compliant, clock buffer capable of distributing the reference clock for PCIe Gen 1-7, QuickPath Interconnect (QPI), UPI, SAS, and SATA interfaces. The SMBus, SBI, and 8 output enable pins allow the configuration and control of all 20 outputs individually. The CDCDB2000 is a DB2000QL derivative buffer and meets or exceeds the system parameters in the DB2000QL specification. The CDCDB2000 is packaged in a 6mm × 6mm TLGA/ GQFN package with 80 leads. # **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> | |-------------|------------------------|-----------------------------| | CDCDB2000 | TLGA (80) | 6.00mm × 6.00mm | - For all available packages, see the orderable addendum at the end of the data sheet. - The package size (length × width) is a nominal value and includes pins, where applicable. CDCDB2000 System Diagram # **Table of Contents** | 1 Features1 | 7 Register Maps | 16 | |---------------------------------------|------------------------------------------------------|----| | 2 Applications 1 | 7.1 CDCDB2000 Registers | | | 3 Description1 | 8 Application and Implementation | | | 4 Pin Configuration and Functions2 | 8.1 Application Information | 22 | | 5 Specifications6 | 8.2 Typical Application | | | 5.1 Absolute Maximum Ratings6 | 8.3 Power Supply Recommendations | | | 5.2 ESD Ratings6 | 8.4 Layout | | | 5.3 Recommended Operating Conditions6 | 9 Device and Documentation Support | 27 | | 5.4 Thermal Information6 | 9.1 Device Support | 27 | | 5.5 Electrical Characteristics6 | 9.2 Documentation Support | 27 | | 5.6 Timing Requirements8 | 9.3 Receiving Notification of Documentation Updates. | 27 | | 5.7 Typical Characteristics10 | 9.4 Support Resources | 27 | | 6 Detailed Description11 | 9.5 Trademarks | 27 | | 6.1 Overview11 | 9.6 Electrostatic Discharge Caution | 27 | | 6.2 Functional Block Diagram11 | 9.7 Glossary | 27 | | 6.3 Feature Description11 | 10 Revision History | 27 | | 6.4 Device Functional Modes12 | 11 Mechanical, Packaging, and Orderable | | | 6.5 Programming14 | Information | 28 | # **4 Pin Configuration and Functions** Figure 4-1. CDCDB2000 NPP Package 80-Pin TLGA Top View # **Table 4-1. Pin Functions** | P | PIN | | | | | | | | |---------------------|------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | NAME <sup>(1)</sup> | NO. | I/O TYPE <sup>(2)</sup> | DESCRIPTION | | | | | | | INPUT CLOCK | 110. | | | | | | | | | CLKIN_P | G1 | <u> </u> | I D LICCU differential alegaring to Turnically, source and directly to the differential | | | | | | | CLKIN_N | H1 | <u>'</u> | LP-HCSL differential clock input. Typically connected directly to the differential output of clock source. | | | | | | | OUTPUT CLOCKS | | ' | | | | | | | | CK0_P | J1 | 0 | LD LICCL differential aleak output of shannel 0. Twicelly connected directly to DCIa | | | | | | | CK0_N | K1 | 0 | LP-HCSL differential clock output of channel 0. Typically connected directly to PCIe differential clock input. If unused, the pins can be left no connect. | | | | | | | CK1_P | L1 | 0 | · · | | | | | | | CK1_N | M1 | 0 | LP-HCSL differential clock output of channel 1. Typically connected directly to PCIe differential clock input. If unused, the pins can be left no connect. | | | | | | | CK2_P | M2 | 0 | I D LICCL differential aleak output of shannel 2. Typically connected directly to DCIa | | | | | | | CK2_N | M3 | 0 | LP-HCSL differential clock output of channel 2. Typically connected directly to PCIe differential clock input. If unused, the pins can be left no connect. | | | | | | | CK3_P | M4 | 0 | I D LICCL differential aleak output of shannel 2. Typically connected directly to DCIa | | | | | | | CK3_N | M5 | 0 | LP-HCSL differential clock output of channel 3. Typically connected directly to PCIe differential clock input. If unused, the pins can be left no connect. | | | | | | | CK4_P | M7 | 0 | LP-HCSL differential clock output of channel 4. Typically connected directly to PCIe | | | | | | | CK4_N | M8 | 0 | differential clock input. If unused, the pins can be left no connect. | | | | | | | CK5_P | M9 | 0 | LP-HCSL differential clock output of channel 5. Typically connected directly to PCIe | | | | | | | CK5_N | M10 | 0 | differential clock input. If unused, the pins can be left no connect, and pin L8 (OE5# / DATA) is recommended to be either in DATA mode or pulled high. | | | | | | | CK6_P | M11 | 0 | LP-HCSL differential clock output of channel 6. Typically connected directly to PCIe | | | | | | | CK6_N | M12 | 0 | differential clock input. If unused, the pins can be left no connect, and pin L10 (OE6# / CLK) is recommended to be either in CLK mode or pulled high. | | | | | | | CK7_P | L12 | 0 | LP-HCSL differential clock output of channel 7. Typically connected directly to PCI differential clock input. If unused, the pins can be left no connect, and pin K11 (OE7#) is recommended to be pulled high to disable channel 7 output. | | | | | | | CK7_N | K12 | 0 | | | | | | | | CK8_P | J12 | 0 | LP-HCSL differential clock output of channel 8. Typically connected directly to PCIe | | | | | | | CK8_N | H12 | 0 | differential clock input. If unused, the pins can be left no connect, and pin H11 (OE8#) is recommended to be pulled high to disable channel 8 output. | | | | | | | CK9_P | G12 | 0 | LP-HCSL differential clock output of channel 9. Typically connected directly to PCIe | | | | | | | CK9_N | F12 | 0 | differential clock input. If unused, the pins can be left no connect, and pin E12 (OE9#) is recommended to be pulled high to disable channel 9 output. | | | | | | | CK10_P | D12 | 0 | LP-HCSL differential clock output of channel 10. Typically connected directly to | | | | | | | CK10_N | C12 | 0 | PCIe differential clock input. If unused, the pins can be left no connect, and pin E11 (OE10# / SHFT_LD#) is recommended to be either in SHFT_LD# mode or pulled high. | | | | | | | CK11_P | B12 | 0 | LP-HCSL differential clock output of channel 11. Typically connected directly to | | | | | | | CK11_N | A12 | 0 | PCIe differential clock input. If unused, the pins can be left no connect, and pin C11 (OE11#) is recommended to be pulled high to disable channel 11 output. | | | | | | | CK12_P | A11 | 0 | LP-HCSL differential clock output of channel 12. Typically connected directly to | | | | | | | CK12_N | A10 | 0 | PCIe differential clock input. If unused, the pins can be left no connect, and pin B10 (OE12#) is recommended to be pulled high to disable channel 12 output. | | | | | | | CK13_P | A9 | 0 | LP-HCSL differential clock output of channel 13. Typically connected directly to | | | | | | | CK13_N | A8 | 0 | PCIe differential clock input. If unused, the pins can be left no connect. | | | | | | | CK14_P | A7 | 0 | LP-HCSL differential clock output of channel 14. Typically connected directly to | | | | | | | CK14_N | A6 | 0 | PCIe differential clock input. If unused, the pins can be left no connect. | | | | | | | CK15_P | A5 | 0 | LP-HCSL differential clock output of channel 15. Typically connected directly to | | | | | | | CK15_N | A4 | 0 | PCIe differential clock input. If unused, the pins can be left no connect. | | | | | | | CK16_P | A3 | 0 | LP-HCSL differential clock output of channel 16. Typically connected directly to | | | | | | | CK16_N | A2 | 0 | PCIe differential clock input. If unused, the pins can be left no connect. | | | | | | | CK17_P | A1 | 0 | LP-HCSL differential clock output of channel 17. Typically connected directly to | | | | | | | CK17_N | B1 | 0 | PCIe differential clock input. If unused, the pins can be left no connect. | | | | | | # **Table 4-1. Pin Functions (continued)** | P | PIN | | -1. Fill Fullctions (continued) | |---------------------|-----------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME <sup>(1)</sup> | NO. | I/O TYPE <sup>(2)</sup> | DESCRIPTION | | CK18_P | C1 | 0 | LP-HCSL differential clock output of channel 18. Typically connected directly to | | CK18_N | D1 | 0 | PCIe differential clock input. If unused, the pins can be left no connect. | | CK19_P | E1 | 0 | LP-HCSL differential clock output of channel 19. Typically connected directly to | | CK19_N | F1 | 0 | PCIe differential clock input. If unused, the pins can be left no connect. | | MANAGEMENT AN | D CONTROL | | | | CKPWRGD_PD# | M6 | I, PD | Clock Power Good and Power Down multi-function input pin with internal 120kΩpulldown. Typically connected to GPIO of microcontroller. If unused, the pin can be left no connect. On first high transition, PWRGD samples the latched SADR[1:0] inputs and starts up device. After PWRGD has been asserted high for the first time, the pin becomes a PD# pin and the pin controls power-down mode: LOW: Power-down mode, all output channels tri-stated. HIGH: Normal operation mode. | | OE5#<br>DATA | L8 | I, PD | Output enable for channel 5 and Side-Band Interface data multi-function pin with internal 120kΩ pulldown. Typically connected to GPIO of microcontroller. If both modes are unused, the pin can be left no connect. When pin E2 = LOW, OE5# mode. Output enable for channel 5, active low. LOW: enable output channel 5. HIGH: disable output channel 5. When pin E2 = HIGH, DATA mode. Side-Band Interface data pin. | | OE6#<br>CLK | L10 | I, PD | Output enable for channel 6 and Side-Band Interface clock multi-function pin with internal 120kΩ pulldown. Typically connected to GPIO of microcontroller. If both modes are unused, the pin can be left no connect. When pin E2 = LOW, OE6# mode. Output Enable for channel 6, active low. LOW: enable output channel 6. HIGH: disable output channel 6. When pin E2 = HIGH, CLK mode. Side-Band interface clock pin. | | OE7# | K11 | I, PD | Output Enable for channel 7 with internal 120kΩpulldown, active low. Typically connected to GPIO of microcontroller. If unused, the pin can be left no connect. LOW: enable output channel 7. HIGH: disable output channel 7. | | OE8# | H11 | I, PD | Output Enable for channel 8, with internal 120kΩpulldown, active low. Typically connected to GPIO of microcontroller. If unused, the pin can be left no connect. LOW: enable output channel 8. HIGH: disable output channel 8. | | OE9# | E12 | I, PD | Output Enable for channel 9, with internal 120kΩpulldown, active low. Typically connected to GPIO of microcontroller. If unused, the pin can be left no connect. LOW: enable output channel 9. HIGH: disable output channel 9. | | OE10#<br>SHFT_LD# | E11 | I, PD | Output enable for channel 10 and Side-Band Interface load shift registers multi-function pin with internal 120kΩpulldown. Typically connected to GPIO of microcontroller. If both modes are unused, the pin can be left no connect. When pin E2 = LOW, OE10# mode. Output Enable for channel 10, active low. LOW: enable output channel 10. HIGH: disable output channel 10. When pin E2 = HIGH, SHFT_LD# mode. Side-Band Interface load shift registers pin. LOW: disable Side-Band Interface shift register. HIGH: enable Side-Band Interface shift register. A falling edge transfers the Side-Band shift register contents to the output register. | | OE11# | C11 | I, PD | Output Enable for channel 11 with internal 120kΩpulldown, active low. Typically connected to GPIO of microcontroller. If unused, the pin can be left no connect. LOW: enable output channel 11. HIGH: disable output channel 11. | | OE12# | B10 | I, PD | Output Enable for channel 12 with internal 120kΩpulldown, active low. Typically connected to GPIO of microcontroller. If unused, the pin can be left no connect. LOW: enable output channel 12. HIGH: disable output channel 12. | # **Table 4-1. Pin Functions (continued)** | | | I ADIC 4 | -1. Fili Fullctions (continued) | |---------------------|--------------------------------------------------------------------------------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | IN | I/O TYPE <sup>(2)</sup> | DESCRIPTION | | NAME <sup>(1)</sup> | NO. | "O 111 E | BESSIAN HOW | | SBEN | E2 | I, S, PD | Side-Band Interface enable input with internal 120kΩpulldown. Typically connected to GPIO of microcontroller. If unused, the pin can be left no connect. This pin disables the Output Enable (OE#) pins when asserted. LOW: OE# pins and SMBus enable bits control outputs, Side-Band interface disabled. HIGH: Side-Band Interface controls outputs, OE# pins and SMBus enable bits are disabled. | | SMBUS AND SMBU | JS ADDRESS | | | | SADR0 | В4 | I, S, PU / PD | SMBus address strap bit[0]. This is a 3-level input that is decoded in conjunction with pin B8 to set SMBus address. The pin has internal 120kΩ pullup or pulldown network biasing to VDD/2 when no connect. For a high-level input configuration, the pin must be pulled up to 3.3VVDD through an external pullup resistor from 1k to 5k with 5% tolerance. For a low-level input configuration input, the pin must be pulled down to ground through an external pulldown resistor from 1k to 5k with 5% tolerance. For a mid-level input configuration, the pin must be left floating and not connected to VDD or ground. | | SADR1 | В8 | I, S, PU / PD | SMBus address strap bit[1]. This is a 3-level input that is decoded in conjunction with pin B4 to set SMBus address. The pin has internal $120k\Omega$ pullup or pulldown network biasing to VDD/2 when no connect. For a high-level input configuration, the pin must be pulled up to $3.3V$ VDD through an external pullup resistor from 1k to 5k with 5% tolerance. For a low-level input configuration, the pin must be pulled down to ground through an external pulldown resistor from 1k to 5k with 5% tolerance. For a mid-level input configuration, the pin must be left floating and not connected to VDD or ground. | | SMBCLK | L5 | I | Clock pin of SMBus interface. Typically pulled up to 3.3V VDD using external pullup resistor. The recommended pullup resistor value is > 8.5k. | | SMBDAT | L4 | 1/0 | Data pin of SMBus interface. Typically pulled up to 3.3V VDD using external pullup resistor. The recommended pullup resistor value is > 8.5k. | | SUPPLY VOLTAGE | AND GROUND | | | | GND | DAP | G | Ground. Connect ground pad to system ground. | | VDD | B2, B6, B11, L2,<br>L11 | Р | Power supply input for LP-HCSL clock output channels. Connect to 3.3V power supply rail with decoupling capacitor to GND. Place a 0.1µF capacitor close to each supply pin between power supply and ground. | | VDD_A | H2 | Р | Power supply input for differential input clock. Connect to 3.3V power supply rail with decoupling capacitor to GND. Place a 0.1µF capacitor close to pin. | | NO CONNECT | | | | | NC | B3, B5, B7, B9, C2,<br>D2, D11, F2, F11,<br>G2, G11, J2, J11,<br>K2, L3, L6, L7, L9, | _ | Do not connect to GND or VDD. | <sup>(1)</sup> The "#" symbol at the end of a pin name indicates that the active state occurs when the signal is at a low voltage level. When "#" is not present, the signal is active high. - (2) The definitions below define the I/O type for each pin. - I = Input - O = Output - I / O = Input / Output - PU / PD = Internal $120k\Omega$ Pullup / Pulldown network biasing to VDD/2 - PD = Internal 120kΩ Pulldown - S = Hardware Configuration Pin - P = Power Supply - G = Ground Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback # **5 Specifications** # 5.1 Absolute Maximum Ratings Over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |---------------------|----------------------|------|-----------------------|------| | $V_{DD,} V_{DD\_A}$ | Power supply voltage | -0.3 | 3.6 | V | | V <sub>IN</sub> | IO input voltage | GND | V <sub>DD</sub> + 0.5 | V | | T <sub>J</sub> | Junction temperature | | 125 | °C | | T <sub>stg</sub> | Storage temperature | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------------------------------|------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------|-------|------| | V | | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins <sup>(1)</sup> | ±3000 | V | | V <sub>(ESD)</sub> Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1000 | V | | - (1) JEDEC document JEP155 states that 500VHBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250VCDM allows safe manufacturing with a standard ESD control process. # 5.3 Recommended Operating Conditions Over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | |----------------|----------------------|-------|-----|-------|------| | $V_{DD}$ | IO supply voltage | 3.135 | 3.3 | 3.465 | V | | $V_{DD\_A}$ | Core supply voltage | 3.135 | 3.3 | 3.465 | V | | T <sub>A</sub> | Ambient temperature | -40 | | 85 | °C | | TJ | Junction temperature | | | 125 | °C | ### 5.4 Thermal Information | | | CDCDB2000 | | |-----------------------|----------------------------------------------|------------|------| | | THERMAL METRIC <sup>(1)</sup> | NPP (GQFN) | UNIT | | | | 80 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 32.7 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 31.2 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 15.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.4 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 15.8 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 1.5 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application note. #### 5.5 Electrical Characteristics VDD, VDD\_A = 3.3V ±5 %, -40°C< TA < 85°C. Typical values are at VDD = VDD\_A = 3.3V, 25°C(unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |---------------------|-----------------|-----|-----|-----|------| | CURRENT CONSUMPTION | | | | | | Product Folder Links: CDCDB2000 # **5.5 Electrical Characteristics (continued)** VDD, VDD\_A = 3.3V ±5 %, -40°C< TA < 85°C. Typical values are at VDD = VDD\_A = 3.3V, 25°C(unless otherwise noted) | | PARAMETER | TEST CONDITION | 1S | MIN | TYP | MAX | UNIT | |-----------------------------|------------------------------------------------|---------------------------------------------------------------------------------------------------------|----------------------------------------------|------|-----|---------------------|-----------------------------| | | Core cumply current | Active mode. CKPWRGD_PD | # = 1 | | 12 | | mΛ | | I <sub>DD_</sub> A | Core supply current | Power down mode. CKPWRG | D_PD# = 0 | | 8 | | mA | | | | All-outputs disabled | | | 20 | | | | $I_{DD}$ | IO supply current per output | All-outputs active, 100MHz | | | 200 | | mA | | | | Power down mode. CKPWRG | D_PD# = 0 | | 8 | | | | CLOCK INF | PUT | | | | | | | | $f_{IN}$ | Input frequency | | | 50 | 100 | 250 | MHz | | V <sub>IN</sub> | Input voltage swing | Differential voltage between C CLKIN_N <sup>(1)</sup> | LKIN_P and | 200 | | 2300 | mV <sub>Diff-</sub><br>peak | | dV/dt | Input voltage edge rate | 20% - 80% of input swing | | 0.7 | | | V/ns | | DV <sub>CROSS</sub> | Total variation of V <sub>CROSS</sub> | Total variation across V <sub>CROSS</sub> | | | 140 | | mV | | DC <sub>IN</sub> | Input duty cycle | | | 40 | | 60 | % | | C <sub>IN</sub> | Input capacitance <sup>(2)</sup> | Differential capacitance between and CLKIN_N pins | en CLKIN_P | | 2.2 | | pF | | CLOCK OU | TPUT | | ' | | | | | | f <sub>OUT</sub> | Output frequency | | | 50 | 100 | 250 | MHz | | C <sub>OUT</sub> | Output capacitance <sup>(1)</sup> | Differential capacitance between and CKx_N pins | en CKx_P | | 2.2 | | pF | | V <sub>OH</sub> | Output high voltage | Cin also and ad(2) (3) | | 225 | | 270 | | | V <sub>OL</sub> | Output low voltage | Single-ended(2)(3) | Single-ended <sup>(2) (3)</sup> | | | 150 | 1 | | V <sub>CROSS</sub> | Crossing point voltage | Input V <sub>CROSS</sub> varied by 140m\ | /. <sup>(3)</sup> <sup>(4)</sup> | 130 | | 200 | | | DV <sub>CROSS</sub> | Total variation of V <sub>CROSS</sub> | Input V <sub>CROSS</sub> varied by 140mV. Variation of V <sub>CROSS</sub> <sup>(3)</sup> <sup>(4)</sup> | | | | 35 | mV | | V <sub>ovs</sub> | Overshoot voltage | (3) | | | | V <sub>OH</sub> +75 | | | V <sub>uds</sub> | Undershoot voltage | (3) | | | | V <sub>OL</sub> -75 | | | Z <sub>DIFF</sub> | Differential impedance | Measured at V <sub>OL</sub> /V <sub>OH</sub> | | 81 | 85 | 89 | | | Z <sub>DIFF_CROS</sub><br>s | Differential impedance | Measured at V <sub>CROSS</sub> | | 68 | 85 | 102 | Ω | | t <sub>EDGE</sub> | Edge rate | Measured at V <sub>CROSS</sub> | | 2 | | 20 | V/ns | | Dt <sub>EDGE</sub> | Edge rate matching | Measured at V <sub>CROSS</sub> | | | | 20 | % | | t <sub>STABLE</sub> | Power good assertion to stable clock output | CKPWRGD_PD# pin transitions from 0 to 1, f <sub>IN</sub> = 100MHz | Measured<br>when<br>PWRGD<br>reaches<br>0.2V | | | 1.8 | ms | | t <sub>DRIVE_PD#</sub> | Power good assertion to outputs driven high | CKPWRGD_PD# pin transitions from 0 to 1, f <sub>IN</sub> = 100MHz | Measured<br>when<br>PWRGD<br>reaches<br>0.2V | | | 300 | μs | | t <sub>OE</sub> | Output enable assertion to stable clock output | OEx# pin transitions from 1 to 0 | | | | 10 | | | t <sub>OD</sub> | Output enable de-assertion to no clock output | OEx# pin transitions from 0 to 1 | | | | 10 | CLKIN<br>Periods | | t <sub>PD</sub> | Power down assertion to no clock output | CKPWRGD_PD# pin transition | CKPWRGD_PD# pin transitions from 1 to 0 | | | 3 | | | t <sub>DCD</sub> | Duty cycle distortion | Differential; f <sub>IN</sub> = 100MHz, f <sub>in_E</sub> | oc = 50% | -1.0 | | 1.0 | % | | t <sub>DLY</sub> | Propagation delay | (5) | | 0.5 | | 3 | ns | | t <sub>SKEW</sub> | Skew between outputs | (6) | | | | 50 | ps | # 5.5 Electrical Characteristics (continued) VDD, VDD\_A = 3.3V ±5 %, -40°C< TA < 85°C. Typical values are at VDD = VDD\_A = 3.3V, 25°C(unless otherwise noted) | | PARAMETER | TEST CONDITION | TEST CONDITIONS | | TYP | MAX | UNIT | |-----------------------|--------------------------------|----------------------------------------------------------------------------|-----------------------------------------|-----|--------------------|------|---------| | | Additive jitter | DB2000QL filter | | | | 0.08 | ps, rms | | | Additive jitter for PCle7 | PCIe7.0 filter | | | | 11.3 | fs, rms | | | Additive jitter for PCle6 | PCle6.0 filter | | | | 16.1 | fs, rms | | | Additive jitter for PCle5 | PCle5.0 filter | | | | 26.4 | fs, rms | | JCKx_PCIE | Additive jitter for PCle4 | PLL BW = 2 to 5MHz; CDR = | Input clock<br>slew rate ≥<br>1.8V/ns | | | 0.08 | ps, rms | | | Additive jitter for PCle3 | 10MHz | Input clock<br>slew rate ≥<br>0.6V/ns | | | 0.15 | ps, rms | | J <sub>CKx_PCIE</sub> | Additive jitter for PCIe2 | PCle2 filter | | | | 0.2 | ps, rms | | J <sub>CKx_PCIE</sub> | Additive jitter for PCIe1 | PCIe1 filter | | | | 5 | ps, rms | | J <sub>CKx</sub> | Additive jitter | f <sub>IN</sub> = 100MHz; slew rate ≥ 3V/n<br>20MHz integration bandwidth. | s; 12kHz to | | 155 | | fs, rms | | SMBUS IN | TERFACE, SIDE-BAND INTERFAC | E, OEx#, CKPWRGD_PD#, SBEN | | | | | | | V <sub>IH</sub> | High-level input voltage | | | 2.0 | | | V | | V <sub>IL</sub> | Low-level input voltage | | | | | 0.8 | V | | | | With internal pull up/pull-down | GND < V <sub>IN</sub> | -30 | | 30 | | | I <sub>IL</sub> | Input leakage current | Without internal pull up/pull-<br>down | < V <sub>DD</sub> | -5 | | 5 | μΑ | | C <sub>IN</sub> | Input capacitance | | | | 4.5 | | pF | | C <sub>OUT</sub> | Output capacitance | | | | 4.5 | | pF | | 3-LEVEL D | DIGITAL INTERFACE (SA_0, SA_1) | | · | | | | | | V <sub>IHT</sub> | High-level input voltage | | | 2.4 | | | | | V <sub>IMT</sub> | Mid level input voltage | | | 1.3 | V <sub>DD</sub> /2 | 1.8 | V | | V <sub>ILT</sub> | Low-level input voltage | | | | | 0.9 | | | I <sub>INT</sub> | Input high current | VIN = V <sub>DD</sub> , VIN = GND | | -10 | | 10 | | | I <sub>Leak</sub> | Input leakage current | With internal pull up/pull-down | GND < V <sub>IN</sub> < V <sub>DD</sub> | -30 | | 30 | μΑ | - (1) Voltage swing includes overshoot. - (2) Not tested in production. Verified by design and characterization. - (3) Measured into DC test load. - (4) V<sub>CROSS</sub> is single-ended voltage when CKx\_P = CKx\_N with respect to system ground. Only valid on rising edge of CKx, when CKx\_P is rising - (5) Measured from rising edge of CLK\_IN to any CKx output. - (6) Measured from rising edge of any CKx output to any other CKx output. # 5.6 Timing Requirements VDD, VDD A = 3.3V± 5 %, -40°C< TA < 85 °C. Typical values are at VDD = VDD A = 3.3V, 25°C(unless otherwise noted) | | | | MIN | NOM | MAX | UNIT | | |---------------------|--------------------------------------|--|-----|-----|-----|------|--| | SMBUS- | SMBUS-COMPATIBLE INTERFACE TIMING | | | | | | | | f <sub>SMB</sub> | SMBus operating frequency | | 10 | | 100 | kHz | | | t <sub>BUF</sub> | Bus free time between STOP and START | | 4.7 | | | | | | t <sub>HD_STA</sub> | START condition hold time | | 4 | | | | | | t <sub>SU_STA</sub> | START condition setup time | | 4.7 | | | μs | | | t <sub>SU_STO</sub> | STOP condition setup time | | 4 | | | | | Product Folder Links: CDCDB2000 #### www.ti.com # VDD, VDD\_A = 3.3V± 5 %, -40°C< TA < 85 °C. Typical values are at VDD = VDD\_A = 3.3V, 25°C(unless otherwise noted) | | | | MIN | NOM MAX | UNIT | |----------------------|----------------------------------------|-----------|-----|---------|----------------| | t <sub>HD_DAT</sub> | SMBDAT hold time | | 300 | | no | | t <sub>SU_DAT</sub> | SMBDAT setup time | | 250 | | ns | | t <sub>TIMEOUT</sub> | Detect SMBCLK low timeout | | 25 | 35 | ms | | t <sub>LOW</sub> | SMBCLK low period | | 4.7 | | | | t <sub>HIGH</sub> | SMBCLK high period | | 4 | 50 | - µs | | t <sub>LOW_SL</sub> | Cumulative clock low extend time | | | 25 | ms | | t <sub>F</sub> | SMBCLK/SMBDAT fall time <sup>(1)</sup> | | | 300 | | | t <sub>R</sub> | SMBCLK/SMBDAT rise time <sup>(2)</sup> | | | 1000 | ns | | SIDE-BA | ND INTERFACE TIMING | | | | 1 | | t <sub>PERIOD</sub> | Clock period | | 40 | | | | t <sub>SETUP</sub> | Setup time to clock | | 25 | | | | t <sub>DSU</sub> | Data set up time | | 10 | | ns | | t <sub>DHOLD</sub> | Data hold time | | 5 | | | | t <sub>DELAY</sub> | Delay time | | 25 | | | | t <sub>PDLY</sub> | Propagation delay | | 4 | 10 | CLK<br>periods | | t <sub>SLEW</sub> | Clock slew rate | 20% - 80% | 0.2 | 3 | V/ns | <sup>(1)</sup> TF = (VIHMIN + 0.15) to (VILMAX - 0.15) (2) TR = (VILMAX - 0.15) to (VIHMIN + 0.15) ### 5.7 Typical Characteristics Figure 5-1. CDCDB2000 Clock Out (CK0:19) Phase Noise Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated # 6 Detailed Description ### 6.1 Overview The CDCDB2000 is a low additive-jitter, low propagation delay clock buffer designed to meet the strict performance requirements for PCIe Gen 1-7, QPI and UPI reference clocks. The CDCDB2000 allows buffering and replication of a single clock source to up to 20 individual outputs in the LP-HCSL format. The outputs of the CDCDB2000 can be configured before the outputs are enabled using the Side-Band control interface. The CDCDB2000 also includes status and control registers accessible by an SMBus version 2.0 compliant interface. The device integrates a large amount of external passive components to reduce overall system cost. # 6.2 Functional Block Diagram # **6.3 Feature Description** ### 6.3.1 Output Enable Control The CDCDB2000 allows two methods to control the state of the output channels: SMBus/OE#, and Side-Band Interface. Only one of the two methods can be active at any time, and the active interface is selected by the state of the SBEN pin. Both methods of output control can assign the state of each output individually. When in SMBus/OE# control is selected, the OE# pins become active. The OE# pins control the state of the output with the same number. For example, the OE5# pin controls the state of the CK5 output driver. The SMBus registers can enable or disable the output regardless of the OE# pin state if desired. #### 6.3.2 SMBus The CDCDB2000 has an SMBus interface that is active only when CKPWRGD\_PD# = 1.The SMBus allows individual enable/disable of each output when the SMBus mode is selected using the SBEN pin. When CKPWRGD\_PD# = 0, the SMBus pins are placed in a Hi-Z state, but all register settings are retained. The SMBus register values are only retained while VDD. A remains inside of the recommended operating voltage. #### 6.3.2.1 SMBus Address Assignment The SMBus address is assigned by configuration of two pins (SADR1 and SADR0) that each support three levels. This configuration allows the CDCDB2000 to assume 9 different SMBus addresses. Copyright © 2025 Texas Instruments Incorporated Submit Document Feedback The SMBus address pins are sampled PWRGD is set to 1. See Table 6-1 for address pin configuration. The address cannot be changed until the PWRGD state is cleared by powering down the device. Table 6-1. SMBus Address Assignment | SADR1 | SADR0 | SMBUS ADDRESS | |-------|-------|---------------| | L | L | 0xD8 | | L | M | 0xDA | | L | Н | 0xDE | | М | L | 0xC2 | | М | M | 0xC4 | | М | Н | 0xC6 | | Н | L | 0xCA | | Н | M | 0xCC | | Н | Н | 0xCE | #### 6.3.3 Side-Band Interface The Side-Band Interface(SBI) is a basic 3-wire interface that consists of the DATA, CLK and SHFT\_LD# pins. The SBI is used to shift data into a 20-bit long shift register. When the SHFT\_LD# pin is high, the rising edge of CLK can shift DATA into the shift register. After shifting data, the falling edge of SHFT\_LD# clocks the shift register contents to the SBI output register. While SBI is enabled by the SBEN pin, OE[7:9, 11, 12]# pins are disabled and DATA, CLK and SHFT\_LD# are enabled on the OE5#, OE6# and OE10# pins, respectively. When power has been applied, and SBEN = 1, the SBI is active regardless of the CKPWRGD\_PD# pin state. This characteristic allows loading the shift register and transferring the contents to the SBI output register before the first assertion of the CKPWRGD\_PD# pin. #### **6.4 Device Functional Modes** #### 6.4.1 CKPWRGD PD# Function The CKPWRGD\_PD# pin is used to set 2 state variables inside of the device: PWRGD, and PD#. The PWRGD and PD# variables control which functions of the device are active at any time, as well as the state of the input and output pins. The PWRGD and PD# states are multiplexed on the CKPWRGD\_PD# pin. CKPWRGD\_PD# must remain below VOL and not exceed VDD\_A + 0.3Vuntil VDD, VDD\_A, and CLKIN are present and within the recommended operating conditions. The first rising edge of the CKPWRGD\_PD# pin sets PWRGD = 1. After PWRGD is set to 1, the CKPWRGD\_PD# pin is used to assert PD# mode only. PWRGD variable is only cleared to 0 with the removal of VDD and VDD A. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated Figure 6-1. PWRGD and PD# State Changes # 6.4.2 OE[12:5]# and SMBus Output Enables Each output channel, 0 to 19, can be individually enabled or disabled by SMBus control register bits, called SMB enable bits. Additionally, each output channel from 12 to 5 has a dedicated, corresponding, OE[12:5]# hardware pin. The OE[12:5]# pins are asynchronously asserted-low signals that can enable or disable the output. Refer to Table 6-2 for enabling and disabling outputs through the hardware and software. Note that both the SMB enable bit must be a '1' and the OEx# pin must be an input low voltage '0' for the output channel to be active. Table 6-2 is only valid when the SBEN signal is low (SBEN = 0). Table 6-2. OE[12:5]# Functionality When SBEN = 0 | INPUTS | | | OE[12:5]# HARDWARE PINS AND SMBus CONTROL REGISTER BITS | | | | |--------|-----|---------|---------------------------------------------------------|-----------|----------|----------------| | PWRGD | PD# | | SMBus ENABLE BIT (byte[2:0]) | OE[12:5]# | CK[12:5] | CK[19:13, 4:0] | | 0 | X | X | Х | X | LOW | LOW | | 1 | 0 | X | Х | Х | Tristate | Tristate | | 1 | 1 | Running | 0 | Х | 0 | 0 | | 1 | 1 | Running | 1 | 0 | Running | Running | | 1 | 1 | Running | 1 | 1 | 0 | Running | ### 6.5 Programming The CDCDB2000 has two methods to program the states of the 20 output drivers: SMBus and SBI. To select between SMBus and SBI interfaces, the SBEN pin is used. Pulling the SBEN to a high level enables the SBI. Pulling the SBEN pin to ground enables the SMBus interface. When SBI is enabled, the SMBus Mask registers are active. The SMBus Mask registers allow the function of the SBI shift registers to be disabled and set the each individual channel as enabled. See Figure 6-2 for a diagram of how the SMBus Mask registers and SBI shift register interact to enable or disable each output. Figure 6-2. SMBus Mask Register and SBI Shift Register Logic ### 6.5.1 SMBus SMBus programming is described in Section 6.3.2, and the registers are described in Section 7. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated #### 6.5.2 SBI Side-Band Interface (SBI) is a simple 3-wire serial interface. This interface consists of DATA, CLK and SHFT\_LD# pins. When the SHFT\_LD# pin is high, the rising edge of CLK clocks DATA into a shift register. After shifting data, the falling edge of SHFT\_LD# loads the shift register contents into the Output Register. Both the SBI and the traditional SMBus interface feed common output enable or disable synchronization logic, which provides glitch-free enable and disable outputs regardless of the method used. SBI can be configured at a system level in three ways: star topology, daisy chain topology, and directly. The star topology is shown in Figure 6-3. The daisy chain topology is shown in Figure 6-4. Figure 6-3. SBI Star Topology Figure 6-4. SBI Daisy Chain Topology # 7 Register Maps # 7.1 CDCDB2000 Registers Table 7-1 lists the CDCDB2000 registers. All register locations not listed in Table 7-1 must be considered as reserved locations and the register contents must not be modified. Table 7-1. CDCDB2000 Registers | | | <b>U</b> | | |---------|----------|----------------------------------------|---------| | Address | Acronym | Register Name | Section | | 0h | OECR1 | Output Enable Control 1 | Go | | 1h | OECR2 | Output Enable Control 2 | Go | | 2h | OECR3 | Output Enable Control 3 | Go | | 3h | OERDBK | Output Enable Read Back | Go | | 4h | SBRDBK | SBEN Read Back | Go | | 5h | VDRREVID | Vendor/Revision Identification | Go | | 6h | DEVID | Device Identification | Go | | 7h | BTRDCNT | Byte Read Count Control | Go | | 8h | SBIMSK1 | Side-Band Interface Override Control 1 | Go | | 9h | SBIMSK2 | Side-Band Interface Override Control 2 | Go | | Ah | SBIMSK3 | Side-Band Interface Override Control 3 | Go | | | | | | Complex bit access types are encoded to fit into small table cells. Table 7-2 shows the codes that are used for access types in this section. Table 7-2. CDCDB2000 Access Type Codes | Access Type | Code | Description | | | | |------------------|------------------------|----------------------------------------|--|--|--| | Read Type | Read Type | | | | | | R | R | Read | | | | | Write Type | Write Type | | | | | | W | W | Write | | | | | Reset or Default | Reset or Default Value | | | | | | -n | | Value after reset or the default value | | | | # 7.1.1 OECR1 Register (Address = 0h) [reset = 78h] OECR1 is shown in Table 7-3. Return to the Summary Table. The OECR1 register contains bits that enable or disable individual output clock channels [19:16] Table 7-3. OECR1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------|------|-------|------------------------------------------------------------------------------------------------------------------------| | 7 | RESERVED | R | 0h | Reserved | | 6 | Output Enable, CK19 | R/W | 1h | This bit controls the output enable signal for output channel CK19_P/CK19_N. 0h = Output Disabled 1h = Output Enabled | | 5 | Output Enable, CK18 | R/W | 1h | This bit controls the output enable signal for output channel CK18_P/CK18_N. 0h = Output Disabled 1h = Output Enabled | Product Folder Links: CDCDB2000 Table 7-3. OECR1 Register Field Descriptions (continued) | | rabio i of old of the residual in the configuration (continuous) | | | | | | |-----|------------------------------------------------------------------|------|-------|------------------------------------------------------------------------------------------------------------------------|--|--| | Bit | Field | Туре | Reset | Description | | | | 4 | Output Enable, CK17 | R/W | 1h | This bit controls the output enable signal for output channel CK17_P/CK17_N. 0h = Output Disabled 1h = Output Enabled | | | | 3 | Output Enable, CK16 | R/W | 1h | This bit controls the output enable signal for output channel CK16_P/CK16_N. 0h = Output Disabled 1h = Output Enabled | | | | 2-0 | RESERVED | R | 0h | Reserved | | | # 7.1.2 OECR2 Register (Address = 1h) [reset = FFh] OECR2 is shown in Table 7-4. Return to the Summary Table. The OECR2 register contains bits that enable or disable individual output clock channels [7:0] Table 7-4. OECR2 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|-----------------------------------------------------------------------------------------------------------------------| | 7 | Output Enable, CK7 | R/W | 1h | This bit controls the output enable signal for output channel CK7_P/CK7_N. 0h = Output Disabled 1h = Output Enabled | | 6 | Output Enable, CK6 | R/W | 1h | This bit controls the output enable signal for output channel CK6_P/CK6_N. 0h = Output Disabled 1h = Output Enabled | | 5 | Output Enable, CK5 | R/W | 1h | This bit controls the output enable signal for output channel CK5_P/CK5_N. 0h = Output Disabled 1h = Output Enabled | | 4 | Output Enable, CK4 | R/W | 1h | This bit controls the output enable signal for output channel CK4_P/CK4_N. 0h = Output Disabled 1h = Output Enabled | | 3 | Output Enable, CK3 | R/W | 1h | This bit controls the output enable signal for output channel CK3_P/CK3_N. 0h = Output Disabled 1h = Output Enabled | | 2 | Output Enable, CK2 | R/W | 1h | This bit controls the output enable signal for output channel CK2_P/CK2_N. 0h = Output Disabled 1h = Output Enabled | | 1 | Output Enable, CK1 | R/W | 1h | This bit controls the output enable signal for output channel CK1_P/CK1_N. 0h = Output Disabled 1h = Output Enabled | | 0 | Output Enable, CK0 | R/W | 1h | This bit controls the output enable signal for output channel CK0_P/CK0_N. 0h = Output Disabled 1h = Output Enabled | # 7.1.3 OECR3 Register (Address = 2h) [reset = FFh] OECR3 is shown in Table 7-5. Return to the Summary Table. The OECR3 register contains bits that enable or disable individual output clock channels [15:8] # Table 7-5. OECR3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|---------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------| | 7 | Output Enable, CK15 | R/W | 1h | This bit controls the output enable signal for output channel CK15_P/CK15_N. 0h = Output Disabled 1h = Output Enabled | | 6 | Output Enable, CK14 | R/W | 1h | This bit controls the output enable signal for output channel CK14_P/CK14_N. 0h = Output Disabled 1h = Output Enabled | | 5 | Output Enable, CK13 | R/W | 1h | This bit controls the output enable signal for output channel CK13_P/CK13_N. 0h = Output Disabled 1h = Output Enabled | | 4 | Output Enable, CK12 | R/W | 1h | This bit controls the output enable signal for output channel CK12_P/CK12_N. 0h = Output Disabled 1h = Output Enabled | | 3 | Output Enable, CK11 | R/W | 1h | This bit controls the output enable signal for output channel CK11_P/CK11_N. 0h = Output Disabled 1h = Output Enabled | | 2 | Output Enable, CK10 | R/W | 1h | This bit controls the output enable signal for output channel CK10_P/CK10_N. 0h = Output Disabled 1h = Output Enabled | | 1 | Output Enable, CK9 | R/W | 1h | This bit controls the output enable signal for output channel CK9_P/CK9_N. 0h = Output Disabled 1h = Output Enabled | | 0 | Output Enable, CK8 | R/W | 1h | This bit controls the output enable signal for output channel CK8_P/CK8_N. 0h = Output Disabled 1h = Output Enabled | # 7.1.4 OERDBK Register (Address = 3h) [reset = 0h] OERDBK is shown in Table 7-6. Return to the Summary Table. The OERDBK register contains bits that report the current state of the OE[12:5]# input pins. ### Table 7-6. OERDBK Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|------------------------------------------------------------| | 7 | OE12# State | R | 0h | This bit reports the logic level present on the OE12# pin. | | 6 | OE11# State | R | 0h | This bit reports the logic level present on the OE11# pin. | | 5 | OE10# State | R | 0h | This bit reports the logic level present on the OE10# pin. | | 4 | OE9# State | R | 0h | This bit reports the logic level present on the OE9# pin. | Product Folder Links: CDCDB2000 Table 7-6. OERDBK Register Field Descriptions (continued) | | rabio i di della bit riogiotto i riola bocomptiono (dontinada) | | | | | | | |-----|----------------------------------------------------------------|------|-------|-----------------------------------------------------------|--|--|--| | Bit | Field | Туре | Reset | Description | | | | | 3 | OE8# State | R | 0h | This bit reports the logic level present on the OE8# pin. | | | | | 2 | OE7# State | R | 0h | This bit reports the logic level present on the OE7# pin. | | | | | 1 | OE6# State | R | 0h | This bit reports the logic level present on the OE6# pin. | | | | | 0 | OE5# State | R | 0h | This bit reports the logic level present on the OE5# pin. | | | | # 7.1.5 SBRDBK Register (Address = 4h) [reset = 1h] SBRDBK is shown in Table 7-7. Return to the Summary Table. The SBRDBK register contains a bit that report the current state of the SBEN input pin. Table 7-7. SBRDBK Register Field Descriptions | | Bit | Field | Туре | Reset | Description | |---|-----|------------|------|-------|-----------------------------------------------------------| | ſ | 7-1 | RESERVED | R | 0h | Reserved | | | 0 | SBEN State | R/W | 1h | This bit reports the logic level present on the SBEN pin. | ## 7.1.6 VDRREVID Register (Address = 5h) [reset = X] VDRREVID is shown in Table 7-8. Return to the Summary Table. The VDRREVID register contains a vendor identification code and silicon revision code. ### **Table 7-8. VDRREVID Register Field Descriptions** | Bit | Field | Туре | Reset | Description | |-----|--------------------|------|-------|----------------------------------------------------------------------------------------------| | 7-4 | Revision Code[3:0] | R | Х | Silicon revision code. Silicon revision code bits [3:0] map to register bits [7:4] directly. | | 3-0 | Vendor ID[3:0] | R | Х | Vendor identification code. Vendor ID bits [3:0] map to register bits [3:0] directly. | ### 7.1.7 DEVID Register (Address = 6h) [reset = X] DEVID is shown in Table 7-9. Return to the Summary Table. The DEVID register contains a device identification code. #### Table 7-9. DEVID Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------|------|-------|-------------------------------------------------------------------------| | 7-0 | Device ID[7:0] | R | X | Device ID code. Device ID bits[7:0] map to register bits[7:0] directly. | ### 7.1.8 BTRDCNT Register (Address = 7h) [reset = 8h] BTRDCNT is shown in Table 7-10. Return to the Summary Table. The BTRDCNT register allows configuration of the number of bytes that is read back from the SMBus interface on an issued read command. **Table 7-10. BTRDCNT Register Field Descriptions** | Bit | Field | Туре | Reset | Description | |-----|----------------------|------|-------|------------------------------------------------------------------| | 7-6 | RESERVED | R | 0h | Reserved | | 5-0 | Read Byte Count[5:0] | R/W | 8h | Writing to this register configures how many bytes is read back. | # 7.1.9 SBIMSK1 Register (Address = 8h) [reset = 0h] SBIMSK1 is shown in Table 7-11. Return to the Summary Table. The SBIMSK1 register allows the SMBus to force enable each output channel individually when the CDCDB2000 is in Side-Band interface mode. Table 7-11. SBIMSK1 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------------------|------|-------|--------------------------------------------------------------------------------------------------------| | 7 | SBI Output Mask, CK7 | R/W | Oh | This bit overrides the SBI output disable when set. 0h = SBI Controls Output 1h = Output CK7 Enabled | | 6 | SBI Output Mask, CK6 | R/W | Oh | This bit overrides the SBI output disable when set. 0h = SBI Controls Output 1h = Output CK6 Enabled | | 5 | SBI Output Mask, CK5 | R/W | Oh | This bit overrides the SBI output disable when set. 0h = SBI Controls Output 1h = Output CK5 Enabled | | 4 | SBI Output Mask, CK4 | R/W | 0h | This bit overrides the SBI output disable when set. 0h = SBI Controls Output 1h = Output CK4 Enabled | | 3 | SBI Output Mask, CK3 | R/W | 0h | This bit overrides the SBI output disable when set. 0h = SBI Controls Output 1h = Output CK3 Enabled | | 2 | SBI Output Mask, CK2 | R/W | Oh | This bit overrides the SBI output disable when set. 0h = SBI Controls Output 1h = Output CK2 Enabled | | 1 | SBI Output Mask, CK1 | R/W | Oh | This bit overrides the SBI output disable when set. 0h = SBI Controls Output 1h = Output CK1 Enabled | | 0 | SBI Output Mask, CK0 | R/W | Oh | This bit overrides the SBI output disable when set. 0h = SBI Controls Output 1h = Output CK0 Enabled | #### 7.1.10 SBIMSK2 Register (Address = 9h) [reset = 0h] SBIMSK2 is shown in Table 7-12. Return to the Summary Table. The SBIMSK2 register allows the SMBus to force enable each output channel individually when the CDCDB2000 is in Side-Band interface mode. Product Folder Links: CDCDB2000 Table 7-12. SBIMSK2 Register Field Descriptions | Bit | Field | Type | Reset | Description | |-----|-----------------------|------|-------|-----------------------------------------------------| | | 1.0.0 | | | • | | 7 | SBI Output Mask, CK15 | R/W | 0h | This bit overrides the SBI output disable when set. | | | | | | 0h = SBI Controls Output | | | | | | 1h = Output CK15 Enabled | | 6 | SBI Output Mask, CK14 | R/W | 0h | This bit overrides the SBI output disable when set. | | | | | | 0h = SBI Controls Output | | | | | | 1h = Output CK14 Enabled | | 5 | SBI Output Mask, CK13 | R/W | 0h | This bit overrides the SBI output disable when set. | | | | | | 0h = SBI Controls Output | | | | | | 1h = Output CK13 Enabled | | 4 | SBI Output Mask, CK12 | R/W | 0h | This bit overrides the SBI output disable when set. | | | | | | 0h = SBI Controls Output | | | | | | 1h = Output CK12 Enabled | | 3 | SBI Output Mask, CK11 | R/W | 0h | This bit overrides the SBI output disable when set. | | | | | | 0h = SBI Controls Output | | | | | | 1h = Output CK11 Enabled | | 2 | SBI Output Mask, CK10 | R/W | 0h | This bit overrides the SBI output disable when set. | | | | | | 0h = SBI Controls Output | | | | | | 1h = Output CK10 Enabled | | 1 | SBI Output Mask, CK9 | R/W | 0h | This bit overrides the SBI output disable when set. | | | | | | 0h = SBI Controls Output | | | | | | 1h = Output CK9 Enabled | | 0 | SBI Output Mask, CK8 | R/W | 0h | This bit overrides the SBI output disable when set. | | | | | | 0h = SBI Controls Output | | | | | | 1h = Output CK8 Enabled | | | | | | III - Output Cho Eriabled | # 7.1.11 SBIMSK3 Register (Address = Ah) [reset = 0h] SBIMSK3 is shown in Table 7-13. Return to the Summary Table. The SBIMSK3 register allows the SMBus to force enable each output channel individually when the CDCDB2000 is in Side-Band interface mode. Table 7-13. SBIMSK3 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-----------------------|------|-------|---------------------------------------------------------------------------------------------------------| | 7-4 | RESERVED | R | 0h | Reserved | | 3 | SBI Output Mask, CK19 | R/W | Oh | This bit overrides the SBI output disable when set. 0h = SBI Controls Output 1h = Output CK19 Enabled | | 2 | SBI Output Mask, CK18 | R/W | Oh | This bit overrides the SBI output disable when set. 0h = SBI Controls Output 1h = Output CK18 Enabled | | 1 | SBI Output Mask, CK17 | R/W | 0h | This bit overrides the SBI output disable when set. 0h = SBI Controls Output 1h = Output CK17 Enabled | | 0 | SBI Output Mask, CK16 | R/W | 0h | This bit overrides the SBI output disable when set. 0h = SBI Controls Output 1h = Output CK16 Enabled | # 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. # 8.1 Application Information The CDCDB2000 is a fanout buffer that supports PCIe generation 6 and PCIe generation 7 REFCLK distribution. It is used to create, and distribute, up to 20 copies of a typically 100MHzclock. # 8.2 Typical Application Figure 8-1 shows a CDCDB2000 typical application. In this application, a clock generator provides a 100MHzreference to the CDCDB2000 which then distributes that clock to PCIe endpoints. The clock generator can be a discrete clock generator like the LMK03328 or the clock generator can be integrated in a larger component such as a PCH or application processor. Figure 8-1. Typical Application ### 8.2.1 Design Requirements Consider a typical server motherboard application which needs to distribute a 100MHzPCle reference clock from the PCH of a processor chipset to multiple endpoints. An example of clock input and output requirements is: - **Clock Input:** - 100MHzLP-HCSL - Clock Output: - 2x 100MHzto processors, LP-HCSL - 2x 100MHzto riser/retimer, LP-HCSL - 2x 100MHzto DDR memory controller, LP-HCSL The section below describes the design procedure to configure the CDCDB2000 to output the frequencies for the above scenario. Product Folder Links: CDCDB2000 Submit Document Feedback #### 8.2.2 Detailed Design Procedure The following items must be determined before starting design of a CDCDB2000 socket: · Output Enable Control Method #### 8.2.2.1 Output Enable Control Method The device provides an option to either use SMBus programmed registers (software) to control the outputs or by using the hardware OE# pins. In case of using software to control the outputs, the hardware OE# pins can be left floating as each of these pins have a pulldown to ground. Refer to the Section 7 section for more information on programming the register. When the user wants to control the outputs with the hardware OE# pins, the user can do so for example by connecting these pins to a GPIO controller and follow the *Section 4* section to set the outputs to HIGH/LOW. The bits OUT\_EN\_CLK7 to OUT\_EN\_CLK0 used to control the outputs are shown in registers OECR1 field descriptions. These register bits are set to 1 by default to verify that the outputs are "software enabled" and the state is therefore set by hardware OE# pins. #### 8.2.2.2 SMBus Address An SMBus address must be selected from the listed potential addresses in Table 8-1. The appropriate pullup or pulldown resistor must be placed on the SADRx pins as indicated in the table. Verify that the SMBus address is not already in use to avoid conflict. SADR1 SMBus ADDRESS SADR0 L L 0xD8 L Μ 0xDA 0xDE 1 L 0xC2 Μ Μ Μ 0xC4 0xC6 M Н L 0xCA Н Μ 0xCC Н Н 0xCE Table 8-1. SMBus Address Assignment ### 8.2.3 Application Curve The graph listed in Table 8-2 is used as both an application curve and a typical characteristics plot (see the Section 5.7 section). **Table 8-2. Table of Graphs** | TITLE | FIGURE | |------------------------------------------|------------| | CDCDB2000 Clock Out (CK0:19) Phase Noise | Figure 5-1 | # 8.3 Power Supply Recommendations High-performance clock buffers are sensitive to noise on the power supply, which can dramatically increase the additive jitter of the buffer. Thus, reducing noise is essential from the system power supply, especially when the jitter and phase noise is critical to applications. Filter capacitors are used to eliminate the low-frequency noise from the power supply, where the bypass capacitors provide the very low impedance path for high-frequency noise and guards the power supply system against induced fluctuations. The bypass capacitors also provide instantaneous current surges as required by the device and must have low equivalent series resistance (ESR). To properly use the bypass capacitors, place the capacitors very close to the power-supply terminals and laid out with short loops to minimize inductance. TI recommends to insert a ferrite bead between the board power supply and the chip power supply that isolates the high-frequency switching noises generated by the clock buffer. These beads prevent the switching noise from leaking into the board supply. Choose an appropriate ferrite bead with very low DC resistance to provide adequate isolation between the board supply and the chip supply, as well as to maintain a voltage at the supply terminals that is greater than the minimum voltage required for proper operation. Figure 8-2 shows the recommended power supply filtering and decoupling method. Figure 8-2. Power Supply Decoupling #### 8.4 Layout ### 8.4.1 Layout Guidelines The following section provides the layout guidelines to provide good thermal performance and power supply connections for the CDCDB2000. #### 8.4.2 Layout Examples Figure 8-3 and Figure 8-4 are PCB layout examples that show the application of thermal design practices and a low-inductance ground connection between the device DAP and the PCB. The CDCDB2000 has $85\Omega$ differential output impedance LP-HCSL format drivers. All transmission lines connected to CKx pins must be $85\Omega$ differential impedance, $42.5\Omega$ single-ended impedance to avoid reflections and increased radiated emissions. Take care to eliminate or reduce stubs on the transmission lines. Submit Document Feedback Copyright © 2025 Texas Instruments Incorporated Figure 8-3. PCB Layout Example for CDCDB2000, Top Layer Figure 8-4. PCB Layout Example for CDCDB2000, GND Layer Figure 8-5. PCB Layout Example for CDCDB2000, Bottom Layer # 9 Device and Documentation Support # 9.1 Device Support #### 9.1.1 TICS Pro TICS Pro is an offline software tool for EVM programming and also for register map generation to program a device configuration for a specific application. For TICS Pro, go to <a href="http://www.ti.com/tool/TICSPRO-SW">http://www.ti.com/tool/TICSPRO-SW</a>. # 9.2 Documentation Support #### 9.2.1 Related Documentation Texas Instruments, CDCDB2000 User's Guide # 9.3 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. # 9.4 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.5 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. # 9.6 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 9.7 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. # 10 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision B (October 2024) to Revision C (August 2025) | Page | |-------------------------------------------------------------------------------------------------|------| | Added PCIe Gen 7 specifications in the Features, Applications, and Description sections | | | Added PCIe Gen 7 specifications in the Overview section | 11 | | | | | Changes from Revision A (February 2020) to Revision B (October 2024) | Page | | • Updated the numbering format for tables, figures, and cross-references throughout the documer | nt 1 | Copyright © 2025 Texas Instruments Incorporated | Cł | hanges from Revision * (November 2019) to Revision A (February 2020) | Page | |----|----------------------------------------------------------------------|------| | • | Changed maximum input voltage from:VDD+ 0.3Vto: VDD+ 0.5 V | 6 | # 11 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Product Folder Links: CDCDB2000 www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------| | CDCDB2000ENPPR | Active | Production | TLGA (NPP) 80 | 4000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | CDCDB<br>2000 | | CDCDB2000ENPPR.A | Active | Production | TLGA (NPP) 80 | 4000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | CDCDB<br>2000 | | CDCDB2000ENPPR.B | Active | Production | TLGA (NPP) 80 | 4000 LARGE T&R | - | NIPDAU | Level-3-260C-168 HR | -40 to 85 | CDCDB<br>2000 | | CDCDB2000ENPPT | Active | Production | TLGA (NPP) 80 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | CDCDB<br>2000 | | CDCDB2000ENPPT.A | Active | Production | TLGA (NPP) 80 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | CDCDB<br>2000 | | CDCDB2000NPPR | Active | Production | TLGA (NPP) 80 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | CDCDB<br>2000 | | CDCDB2000NPPR.A | Active | Production | TLGA (NPP) 80 | 3000 LARGE T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | CDCDB<br>2000 | | CDCDB2000NPPR.B | Active | Production | TLGA (NPP) 80 | 3000 LARGE T&R | - | NIPDAU | Level-3-260C-168 HR | -40 to 85 | CDCDB<br>2000 | | CDCDB2000NPPT | Active | Production | TLGA (NPP) 80 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | CDCDB<br>2000 | | CDCDB2000NPPT.A | Active | Production | TLGA (NPP) 80 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -40 to 85 | CDCDB<br>2000 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. <sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. # **PACKAGE OPTION ADDENDUM** www.ti.com 24-Jul-2025 (5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. (6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. # **PACKAGE MATERIALS INFORMATION** www.ti.com 17-Jul-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | CDCDB2000ENPPR | TLGA | NPP | 80 | 4000 | 330.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q1 | | CDCDB2000ENPPT | TLGA | NPP | 80 | 250 | 180.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q1 | | CDCDB2000NPPR | TLGA | NPP | 80 | 3000 | 330.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | | CDCDB2000NPPT | TLGA | NPP | 80 | 250 | 180.0 | 16.4 | 6.3 | 6.3 | 1.1 | 12.0 | 16.0 | Q2 | www.ti.com 17-Jul-2025 #### \*All dimensions are nominal | 7 till dillitoriolorio di o riorriiridi | | | | | | | | |-----------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | CDCDB2000ENPPR | TLGA | NPP | 80 | 4000 | 367.0 | 367.0 | 38.0 | | CDCDB2000ENPPT | TLGA | NPP | 80 | 250 | 210.0 | 185.0 | 35.0 | | CDCDB2000NPPR | TLGA | NPP | 80 | 3000 | 367.0 | 367.0 | 38.0 | | CDCDB2000NPPT | TLGA | NPP | 80 | 250 | 210.0 | 185.0 | 35.0 | THIN LAND GRID ARRAY #### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance. THIN LAND GRID ARRAY # NOTES: (continued) - Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. See Texas Instruments Literature No. SNVA009 (www.ti.com/lit/snva009). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. THIN LAND GRID ARRAY NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated