# CD74HCx4067-Q1 Automotive High-Speed CMOS Logic 16-Channel Analog **Mulitplexer and Demultiplexer**

#### 1 Features

- Qualified for automotive applications
- AEC-Q100 test guidance with the following results:
  - Device temperature grade 1: –40°C to 125°C ambient operating temperature range
  - Device HBM ESD Classification Level H1A
  - Device CDM ESD Classification Level C2
- Wide analog input voltage range
- Low ON resistance
  - 70 $\Omega$  typical (V<sub>CC</sub> = 4.5V)
- Fast switching and propagation speeds
- Break-before-make switching
  - 6ns typical ( $V_{CC} = 4.5V$ )
- Fanout (over temperature range)
  - Standard outputs: 10 LSTTL loads
  - Bus driver outputs: 15 LSTTL loads
- Balanced propagation delay and transition times
- Significant power reduction compared to LSTTL logic ICs
- 4.5V to 5.5V operation
- Direct LSTTL input logic compatibility: V<sub>IL</sub> = 0.8V maximum, V<sub>IH</sub> = 2V minimum
- CMOS input compatibility: I₁ ≤ 1µA at V<sub>OI</sub> , V<sub>OH</sub>

### 2 Applications

- **Automotive**
- Analog switch
- Analog multiplexer and demultiplexer

#### 3 Description

The CD74HCx4067-Q1 device is a digitally controlled analog switch that utilizes silicon-gate CMOS technology to achieve operating speeds similar to LSTTL, with the low power consumption of standard CMOS integrated circuits.

This analog multiplexer and demultiplexer controls analog voltages that may vary across the voltage supply range. It is a bidirectional switch, thus allowing any analog input to be used as an output and viceversa. The switch has low (on) resistance and low (off) leakages. In addition, the device has an enable control that, when high, disables all switches to their off state.

#### **Package Information**

| PART NUMBER            | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|------------------------|------------------------|-----------------------------|
| CD74HCx4067QM96Q1      | DW (SOIC, 24)          | 15.5mm × 10.3mm             |
| CD74HCx4067QRGYRQ<br>1 | RGY (QFN, 24)          | 5.5mm × 3.5mm               |
| CD74HCx4067QDGSRQ<br>1 | DGS (VSSOP,<br>24)     | 6.1mm × 3mm                 |
| CD74HCx4067QPWRQ1      | PW (TSSOP, 24)         | 4.4mm × 7.8mm               |

- (1) For more information, see Section 18.
- The package size (length × width) is a nominal value and includes pins, where applicable.



Logic Diagram (Positive Logic)



## **Table of Contents**

| 1 Features1                                 | 14 Parameter Measurement Information1                 | 2 |
|---------------------------------------------|-------------------------------------------------------|---|
| 2 Applications 1                            | 15 Detailed Description1                              | 2 |
| 3 Description1                              | 15.1 Functional Block Diagram1                        | 2 |
| 4 Pin Configuration and Functions3          | 15.2 Device Functional Modes1                         |   |
| 5 Absolute Maximum Ratings5                 | 16 Device and Documentation Support1                  | Ę |
| 6 ESD Ratings5                              | 16.1 Receiving Notification of Documentation Updates1 |   |
| 7 Thermal Information6                      | 16.2 Support Resources1                               | Ę |
| 8 Recommended Operating Conditions6         | 16.3 Trademarks1                                      | Ę |
| 9 Electrical Characteristics: HC Devices7   | 16.4 Electrostatic Discharge Caution1                 |   |
| 10 Electrical Characteristics: HCT Devices8 | 16.5 Glossary1                                        |   |
| 11 Switching Characteristics HC9            | 17 Revision History1                                  |   |
| 12 Switching Characteristics HCT11          | 18 Mechanical, Packaging, and Orderable               |   |
| 13 Analog Channel Specifications11          | Information1                                          | 6 |



### 4 Pin Configuration and Functions



Figure 4-1. DW Package, 24-Pin SOIC (Top View)



Figure 4-2. RGY Package, 24-Pin QFN (Top View) (Pad on Bottom)



Figure 4-3. PW Package, 24-Pin TSSOP (Top View)



Figure 4-4. DGS Package, 24-Pin VSSOP (Top View)



| PI                         | N   | TYPE <sup>(1)</sup> | DECORPORTION                                                                                          |
|----------------------------|-----|---------------------|-------------------------------------------------------------------------------------------------------|
| NAME                       | NO. | ITPE                | DESCRIPTION                                                                                           |
| COMMON<br>INPUT/<br>OUTPUT | 1   | Ю                   | Common input or output.                                                                               |
| I <sub>7</sub>             | 2   | 10                  | Switch input/output                                                                                   |
| I <sub>6</sub>             | 3   | IO                  | Switch input/output                                                                                   |
| I <sub>5</sub>             | 4   | Ю                   | Switch input/output                                                                                   |
| I <sub>4</sub>             | 5   | Ю                   | Switch input/output                                                                                   |
| I <sub>3</sub>             | 6   | 10                  | Switch input/output                                                                                   |
| I <sub>2</sub>             | 7   | 10                  | Switch input/output                                                                                   |
| I <sub>1</sub>             | 8   | 10                  | Switch input/output                                                                                   |
| I <sub>0</sub>             | 9   | 10                  | Switch input/output                                                                                   |
| S <sub>0</sub>             | 10  | I                   | Select/Address pin                                                                                    |
| S <sub>1</sub>             | 11  | I                   | Select/Address pin                                                                                    |
| GND                        | 12  | Р                   | Ground pin                                                                                            |
| S <sub>3</sub>             | 13  | I                   | Select/Address pin                                                                                    |
| S <sub>2</sub>             | 14  | ı                   | Select/Address pin                                                                                    |
| Ē                          | 15  | I                   | Enable for all switches ON/OFF                                                                        |
| I <sub>15</sub>            | 16  | 10                  | Switch input/output                                                                                   |
| I <sub>14</sub>            | 17  | 10                  | Switch input/output                                                                                   |
| I <sub>13</sub>            | 18  | 10                  | Switch input/output                                                                                   |
| I <sub>12</sub>            | 19  | 10                  | Switch input/output                                                                                   |
| I <sub>11</sub>            | 20  | 10                  | Switch input/output                                                                                   |
| I <sub>10</sub>            | 21  | 10                  | Switch input/output                                                                                   |
| l <sub>9</sub>             | 22  | Ю                   | Switch input/output                                                                                   |
| I <sub>8</sub>             | 23  | 10                  | Switch input/output                                                                                   |
| V <sub>CC</sub>            | 24  | Р                   | Power pin                                                                                             |
| Thermal Pac                | d   | -                   | The thermal pad is not electrically connected and can be floated, grounded or tied to V <sub>CC</sub> |

(1) I = input, O = output. P = power



### **5 Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1) (2)

|                                                                          |                                                |                                                                        | MIN  | MAX | UNIT |
|--------------------------------------------------------------------------|------------------------------------------------|------------------------------------------------------------------------|------|-----|------|
| V <sub>CC</sub> HC                                                       | DC Supply voltage                              | C Complex calls are                                                    |      | 7   | V    |
| V <sub>CC</sub> HCT                                                      | DC Supply voltage                              |                                                                        | -0.5 | 7   | V    |
| I <sub>IK</sub>                                                          | DC input diode current                         | For $V_1 < -0.5V$ or $V_1 > V_{CC} + 0.5V$                             | -20  | 20  | mA   |
| I <sub>OK</sub>                                                          | DC output diode current                        | For V <sub>O</sub> < -0.5V or V <sub>O</sub> > V <sub>CC</sub> + -0.5V | -20  | 20  | mA   |
| Icc                                                                      | DC V <sub>CC</sub> or ground current           |                                                                        | -50  | 50  | mA   |
| DC Output<br>Source or Sink<br>Current per<br>Output Pin, I <sub>O</sub> | For $V_O > -0.5V$ or $V_O < V_{CC} + -0.5V$    |                                                                        | -25  | 25  | mA   |
| T <sub>JMAX</sub>                                                        | Maximum junction temperature (Plastic Package) |                                                                        |      | 150 | °C   |
| T <sub>stg</sub>                                                         | Storage temperature                            |                                                                        | -65  | 150 | °C   |

<sup>(1)</sup> Stresses beyond those listed under Absolute Maximum Rating may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Condition. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **6 ESD Ratings**

| V <sub>(ESD)</sub> Electrostatic discharge | Human body model (HBM), per AEC Q100-002, all pins <sup>(1)</sup> | 400                                                    | \/  |   |
|--------------------------------------------|-------------------------------------------------------------------|--------------------------------------------------------|-----|---|
| V <sub>(ESD)</sub>                         | Liectrostatic discriarge                                          | Charged device model (CDM), per AEC Q100-011, all pins | 250 | V |

(1) AEC Q100-002 indicates that HBM stressing must be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

<sup>(2)</sup> All voltages are with respect to ground, unless otherwise specified.



#### 7 Thermal Information

|                       |                                              | CD74HCx4067 |           |             |            |      |  |
|-----------------------|----------------------------------------------|-------------|-----------|-------------|------------|------|--|
|                       | THERMAL METRIC (1)                           | DW (SOIC)   | RGY (QFN) | DGS (VSSOP) | PW (TSSOP) | UNIT |  |
|                       |                                              | 24 PINS     | 24 PINS   | 24 PINS     | 24 PINS    |      |  |
| R <sub>θJA</sub>      | Junction-to-ambient thermal resistance       | 84.8        | 67.1      | 96.8        | 97.4       | °C/W |  |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 57.0        | 59.2      | 43.4        | 45.0       | °C/W |  |
| R <sub>θJB</sub>      | Junction-to-board thermal resistance         | 59.5        | 45.4      | 58.7        | 62.7       | °C/W |  |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 29.0        | 9.3       | 3.9         | 5.20       | °C/W |  |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 59.0        | 45.1      | 58.2        | 62.1       | °C/W |  |
| R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | N/A         | 34.7      | N/A         | N/A        | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report.

## **8 Recommended Operating Conditions**

|                                 |                                                                        |                     | MIN | NOM MA         | X UNIT |
|---------------------------------|------------------------------------------------------------------------|---------------------|-----|----------------|--------|
| V <sub>CC</sub>                 | Supply voltage range (T <sub>A</sub> = full package temperature range) | 74HC types          | 2   |                | 6 V    |
| V <sub>CC</sub>                 | Supply voltage range (T <sub>A</sub> = full package temperature range) | 74HCT types         | 4.5 | 5.             | 5 V    |
| V <sub>IS</sub>                 | Analog switch I/O voltage                                              |                     | 0   | V <sub>C</sub> | c V    |
| T <sub>A</sub>                  | Ambient temperature                                                    | Ambient temperature | -40 | 12             | 5 °C   |
|                                 |                                                                        | 2V                  | 0   | 100            | 0      |
| t <sub>r</sub> , t <sub>f</sub> | Input rise and fall times                                              | 4.5V                | 0   | 50             | 0 ns   |
|                                 |                                                                        | 6V                  | 0   | 40             | 0      |



### 9 Electrical Characteristics: HC Devices

Over operating free-air temperature range (unless otherwise noted)

| PARAMETER                           |                 | TEST CONDITIONS        |                                 |                     |                | MIN            | TYP | MAX  | UNIT |
|-------------------------------------|-----------------|------------------------|---------------------------------|---------------------|----------------|----------------|-----|------|------|
| Analog Switch                       |                 |                        |                                 |                     |                |                |     |      |      |
|                                     |                 | V <sub>IS</sub> (V)    | V <sub>I</sub> (V)              | V <sub>CC</sub> (V) | T <sub>A</sub> |                |     |      |      |
|                                     |                 |                        |                                 | 2                   |                | 1.5            |     |      |      |
| High Level Input Voltage            | $V_{IH}$        |                        |                                 | 4.5                 |                | 3.15           |     |      | V    |
|                                     |                 |                        |                                 | 6                   | -40°C to 125°C | 4.2            |     |      |      |
|                                     |                 |                        |                                 | 2                   | -40 C to 125 C |                |     | 0.5  |      |
| Low Level Input Voltage             | VIL             |                        | 4.5                             | 4.5                 |                |                |     | 1.35 | V    |
|                                     |                 |                        |                                 | 6                   |                |                |     | 1.8  |      |
|                                     |                 |                        |                                 | 4.5                 | 25°C           |                | 70  | 160  |      |
|                                     |                 | V <sub>CC</sub> or GND | $V_{CC}$ or GND $V_{CC}$ to GND | 4.5                 | –40°C to 125°C |                |     | 200  |      |
| ON" Resistance IO = 1mA             |                 |                        |                                 | 6                   | 25°C           |                | 60  | 140  | Ω    |
|                                     | _               |                        |                                 |                     | –40°C to 125°C |                |     | 175  |      |
|                                     | R <sub>ON</sub> |                        |                                 | 4.5                 | 25°C           |                | 90  | 180  |      |
|                                     |                 |                        |                                 |                     | 4.5            | –40°C to 125°C |     |      | 225  |
|                                     |                 |                        |                                 | 6                   | 25°C           |                | 80  | 160  |      |
|                                     |                 |                        |                                 |                     | –40°C to 125°C |                |     | 200  |      |
| "ON" Resistance Between Any Two     | ΛD              |                        |                                 | 4.5                 | 25°C           |                | 10  |      | Ω    |
| Switches                            | $\Delta R_{ON}$ |                        |                                 | 6                   | 25°C           |                | 8.5 |      | 12   |
| Off-Switch Leakage Current          |                 | E = V <sub>CC</sub>    | V <sub>CC</sub> or GND          | 6                   | 25°C           |                |     | ±0.8 |      |
| On-Switch Leakage Current           | IZ              | L - VCC                | ACC OL GIAD                     | 0                   | –40°C to 125°C |                |     | ±8   | μA   |
| Input Lockago Current (Any Control) |                 |                        | V <sub>CC</sub> or              | 6                   | 25°C           |                |     | ±0.1 |      |
| Input Leakage Current (Any Control) | I <sub>IL</sub> | GND <sup>(1)</sup>     | 0                               | -40°C to 125°C      |                |                | ±1  | μA   |      |
| Quiescent Device Current            |                 |                        | V -= CMD                        | 6                   | 25°C           | 3              | 8   |      |      |
|                                     | I <sub>CC</sub> |                        | V <sub>CC</sub> or GND          | U                   | -40°C to 125°C |                |     | 160  | μA   |

<sup>(1)</sup> Any voltage between  $V_{CC}$  and GND.



### 10 Electrical Characteristics: HCT Devices

Over operating free-air temperature range (unless otherwise noted)

|         | PARAMETER                         |                  | TEST CONDITIONS         |                        |                     |                |    | TYP | MAX  | UNIT |
|---------|-----------------------------------|------------------|-------------------------|------------------------|---------------------|----------------|----|-----|------|------|
| Analo   | g Switch                          |                  |                         |                        |                     |                |    |     |      |      |
|         |                                   |                  | V <sub>IS</sub> (V)     | V <sub>I</sub> (V)     | V <sub>CC</sub> (V) | T <sub>A</sub> |    |     |      |      |
| High L  | evel Input Voltage                | $V_{IH}$         |                         |                        | 4.5                 | 25°C           | 2  |     |      | V    |
| Low L   | evel Input Voltage                | $V_{IL}$         |                         |                        | 4.5                 | –40°C to 125°C |    |     | 0.8  | V    |
|         |                                   |                  | V or CND                | V or CND               |                     | 25°C           |    | 70  | 160  |      |
| "()     | Resistance IO = 1mA               | 5                | V <sub>CC</sub> or GND  | V <sub>CC</sub> or GND | 4.5                 | –40°C to 125°C |    |     | 200  | 0    |
| ON I    | Resistance IO – IIIIA             | R <sub>ON</sub>  | VCC to GND VCC to GND   | 4.5                    | 25°C                |                | 90 | 180 | Ω    |      |
|         |                                   |                  |                         | VCC to GND             |                     | –40°C to 125°C |    |     | 225  |      |
| "ON" F  | Resistance Between Any Two<br>nes | ΔR <sub>ON</sub> |                         |                        | 4.5                 | 25°C           |    | 10  |      | Ω    |
| 0" 0    |                                   |                  | E V                     | V OND                  | F F                 | 25°C           |    |     | ±0.8 |      |
| Οπ-5ν   | vitch Leakage Current             | I <sub>Z</sub>   | $\overline{E} = V_{CC}$ | V <sub>CC</sub> or GND | 5.5                 | -40°C to 125°C |    |     | ±8   | μΑ   |
| 1       |                                   |                  |                         | V OND                  | F F                 | 25°C           |    |     | ±0.1 | μA   |
| input i | _eakage Current (Any Control)     | IIL.             |                         | V <sub>CC</sub> or GND | 5.5                 | –40°C to 125°C |    |     | ±1   |      |
| Quies   | cent Device Current               |                  |                         | V CND                  | F F                 | 25°C           |    |     | 8    |      |
|         |                                   | I <sub>CC</sub>  |                         | V <sub>CC</sub> or GND | 5.5                 | -40°C to 125°C |    |     | 80   | μA   |
|         | onal Quiescent Device Current     | ΔI <sub>CC</sub> |                         |                        |                     | 25°C           |    | 100 | 360  |      |
| Per In  | Per Input Pin: 1 Unit Load        |                  |                         | V <sub>CC</sub> - 2.1  | 4.5 to 5.5          | –40°C to 125°C |    |     | 450  | μA   |
|         |                                   |                  |                         |                        |                     | 25°C           |    |     | 10   |      |
| CI      | Control inputs                    | ol inputs        |                         |                        |                     | –55°C to 85°C  |    |     | 10   | pF   |
|         |                                   |                  |                         |                        |                     | –55°C to 125°C |    |     | 10   |      |

<sup>(1)</sup> For dual-supply systems theoretical worst case ( $V_1$  = 2.4V,  $V_{CC}$  = 5.5V) specification is 1.8mA



## 11 Switching Characteristics HC

over operating free-air temperature range (unless otherwise noted)

|                 | Parameter                    | Test                | Conditions     | C <sub>L</sub> (pF) | MIN NOM | MAX | UNIT |  |
|-----------------|------------------------------|---------------------|----------------|---------------------|---------|-----|------|--|
|                 | FROM (INPUT) TO (OUTPUT)     | V <sub>CC</sub> (V) | T <sub>A</sub> |                     |         |     |      |  |
|                 |                              | 2                   | 25°C           |                     |         | 75  |      |  |
|                 |                              |                     | -40°C to 125°C |                     |         | 110 | ns   |  |
|                 |                              | 4.5                 | 25°C           |                     |         | 15  |      |  |
|                 | I TO Common I/O              |                     | -40°C to 125°C | 50                  |         | 22  | ns   |  |
| t <sub>pd</sub> | I <sub>n</sub> TO Common I/O | 6                   | 25°C           |                     |         | 13  |      |  |
|                 |                              |                     | -40°C to 125°C |                     |         | 19  | ns   |  |
|                 |                              | 5 25°C              | 25°C           | 15                  | 6       |     | ns   |  |
|                 |                              | 2                   | 25°C           |                     |         | 275 |      |  |
|                 |                              |                     | -40°C to 125°C |                     |         | 415 | ns   |  |
|                 |                              | 4.5                 | 25°C           |                     |         | 55  |      |  |
|                 | = = 0                        | 4.5                 | -40°C to 125°C | 50                  |         | 83  | ns   |  |
| t <sub>en</sub> | E TO Common I/O              | 6                   | 25°C           |                     |         | 47  |      |  |
|                 |                              | O                   | -40°C to 125°C |                     |         | 71  | ns   |  |
| I               |                              | 5                   | 25°C           | 15                  | 23      |     | ns   |  |
|                 |                              | 2                   | 25°C           |                     |         | 300 |      |  |
|                 |                              | 2                   | -40°C to 125°C |                     |         | 450 | ns   |  |
|                 |                              | 4.5                 | 25°C           |                     |         | 60  |      |  |
|                 |                              | 4.5                 | -40°C to 125°C | 50                  |         | 90  | ns   |  |
| t <sub>en</sub> | S <sub>n</sub> TO Common I/O | 6                   | 25°C           |                     |         | 51  |      |  |
|                 |                              | l o                 | -40°C to 125°C |                     |         | 76  | ns   |  |
|                 |                              | 5                   | 25°C           | 15                  | 25      |     | ns   |  |
|                 |                              |                     | 25°C           |                     |         | 275 |      |  |
|                 |                              | 2                   | -40°C to 125°C | -                   |         | 415 | ns   |  |
|                 |                              |                     | 25°C           |                     |         | 55  |      |  |
|                 |                              | 4.5                 | -40°C to 125°C | 50                  |         | 83  | ns   |  |
| $t_{dis}$       | Ē TO Common I/O              |                     | 25°C           | -                   |         | 47  |      |  |
|                 |                              | 6                   | -40°C to 125°C |                     |         | 71  | ns   |  |
| l               |                              | 5                   | 25°C           | 15                  | 23      | , , | ns   |  |
|                 |                              |                     | 25°C           |                     |         | 200 |      |  |
|                 |                              | 2                   |                |                     |         | 290 | ns   |  |
|                 |                              |                     | -40°C to 125°C |                     |         | 435 |      |  |
|                 |                              | 4.5                 | 4.5 25°C       | 50                  |         | 58  | ns   |  |
| $t_{dis}$       | S <sub>n</sub> TO Common I/O |                     | -40°C to 125°C |                     |         | 87  |      |  |
|                 |                              | 6                   | 25°C           |                     |         | 49  | ns   |  |
|                 |                              |                     | -40°C to 125°C |                     |         | 74  |      |  |
|                 |                              | 5                   | 25°C           | 15                  | 21      |     | ns   |  |

SCLS601D - DECEMBER 2004 - REVISED APRIL 2025



over operating free-air temperature range (unless otherwise noted)

|                                                                   | Parameter       |   | Test Conditions |  | MIN | NOM | MAX | UNIT |
|-------------------------------------------------------------------|-----------------|---|-----------------|--|-----|-----|-----|------|
| C <sub>PD</sub><br>Power<br>dissipatio<br>n<br>capacitan<br>ce(1) | C <sub>PD</sub> | 5 | 25°C            |  |     | 93  |     | pF   |



## 12 Switching Characteristics HCT

over operating free-air temperature range (unless otherwise noted)

|                                                                   | Parameter                    | Test                | Conditions     | C <sub>L</sub> (pF) | MIN | NOM | MAX | UNIT |
|-------------------------------------------------------------------|------------------------------|---------------------|----------------|---------------------|-----|-----|-----|------|
|                                                                   | FROM (INPUT) TO (OUTPUT)     | V <sub>CC</sub> (V) | T <sub>A</sub> |                     |     |     |     |      |
|                                                                   |                              | 5                   | 25°C           | 15                  |     | 6   |     |      |
| t <sub>pd</sub>                                                   | I <sub>n</sub> TO Common I/O | 4.5                 | 25°C           | 50                  |     |     | 15  | ns   |
|                                                                   |                              |                     | -40°C to 125°C | ; 30                |     |     | 19  |      |
|                                                                   | _                            | 5                   | 25°C           | 15                  |     | 25  |     |      |
| t <sub>en</sub>                                                   | Ē TO Common I/O              | 4.5                 | 25°C           | 50                  |     |     | 60  | ns   |
|                                                                   |                              |                     | -40°C to 125°C | 50                  |     |     | 75  |      |
| t <sub>en</sub> S                                                 | S <sub>n</sub> TO Common I/O | 5                   | 25°C           | 15                  |     | 25  |     |      |
|                                                                   |                              | 4.5                 | 25°C           | 50                  |     |     | 60  | ns   |
|                                                                   |                              |                     | -40°C to 125°C |                     |     |     | 75  |      |
|                                                                   |                              | 5                   | 25°C           | 15                  |     | 23  |     |      |
| t <sub>dis</sub>                                                  | Ē TO Common I/O              | 4.5                 | 25°C           | 50                  |     |     | 55  | ns   |
|                                                                   |                              |                     | -40°C to 125°C | - 50                |     |     | 69  |      |
|                                                                   |                              | 5                   | 25°C           | 15                  |     | 21  |     |      |
| t <sub>dis</sub>                                                  | S <sub>n</sub> TO Common I/O | 4.5                 | 25°C           | 50                  |     |     | 58  | ns   |
|                                                                   |                              |                     | -40°C to 125°C | 50                  |     |     | 73  |      |
| C <sub>PD</sub><br>Power<br>dissipatio<br>n<br>capacitan<br>ce(1) | C <sub>PD</sub>              | 5                   | 25°C           |                     |     | 96  |     | pF   |

## 13 Analog Channel Specifications

over operating free-air temperature range (unless otherwise noted)

| Parameter                                   | Test Co                                     | Test Conditions |     | НС    | НСТ   | UNIT |  |
|---------------------------------------------|---------------------------------------------|-----------------|-----|-------|-------|------|--|
| Switch Frequency Response Bandwidth at -3dB |                                             |                 | 4.5 | 89    | 89    | MHz  |  |
| Total Harmonic Distortion                   | 1kHz, V <sub>IS</sub> =<br>4V <sub>PP</sub> |                 | 4.5 | 0.051 | 0.051 | %    |  |
| Switch "OFF" signal feedthrough             |                                             |                 | 4.5 | -75   | -75   | dB   |  |
| C <sub>S</sub><br>Switch input capacitance  |                                             |                 |     | 5     | 5     | pF   |  |
| C <sub>COM</sub><br>Common Capacitance      |                                             |                 |     | 50    | 50    | pF   |  |



### 14 Parameter Measurement Information



Figure 14-1. Frequency-Response Test Circuit



Figure 14-2. Sine-Wave Distortion Test Circuit



Figure 14-3. Control-to-Switch Feedthrough Noise Test Circuit



Figure 14-4. Switch OFF Signal Feedthrough Test Circuit





| PARAMETER        |      | S1     | S2     |  |  |
|------------------|------|--------|--------|--|--|
|                  | tPZH | Open   | Closed |  |  |
| ten              | tPZL | Closed | Open   |  |  |
| t <sub>dis</sub> | tPHZ | Open   | Closed |  |  |
| dis              | tPLZ | Closed | Open   |  |  |
| t <sub>pd</sub>  |      | Open   | Open   |  |  |





VOLTAGE WAVEFORMS
OUTPUT ENABLE AND DISABLE TIMES

VOLTAGE WAVEFORMS
PROPAGATION DELAY AND OUTPUT TRANSITION TIMES

- NOTES: A. C<sub>L</sub> includes probe and test-fixture capacitance.
  - B. Waveform 1 is for an output with internal conditions such that the output is low, except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high, except when disabled by the output control.
  - C. Phase relationships between waveforms were chosen arbitrarily. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz, Z<sub>O</sub> = 50  $\Omega$ , t<sub>r</sub> = 6 ns, t<sub>f</sub> = 6 ns.
  - D. For clock inputs,  $f_{\text{max}}$  is measured with the input duty cycle at 50%.
  - E. The outputs are measured one at a time, with one input transition per measurement.
  - F. tpLZ and tpHZ are the same as tdis.
  - G.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
  - H. tpLH and tpHL are the same as tpd.

Figure 14-5. Load Circuit and Voltage Waveforms



## 15 Detailed Description

## 15.1 Functional Block Diagram



Figure 15-1. Logic Diagram (Positive Logic)

#### 15.2 Device Functional Modes

Table 15-1. Function Table (1)

| 1000 10 111 011001011 10010 |    |    |            |   |                     |  |  |  |  |  |  |
|-----------------------------|----|----|------------|---|---------------------|--|--|--|--|--|--|
| S0                          | S1 | S2 | <b>S</b> 3 | Ē | SELECTED<br>CHANNEL |  |  |  |  |  |  |
| X                           | X  | X  | X          | Н | None                |  |  |  |  |  |  |
| L                           | L  | L  | L          | L | 0                   |  |  |  |  |  |  |
| Н                           | L  | L  | L          | L | 1                   |  |  |  |  |  |  |
| L                           | Н  | L  | L          | L | 2                   |  |  |  |  |  |  |
| Н                           | Н  | L  | L          | L | 3                   |  |  |  |  |  |  |
| L                           | L  | Н  | L          | L | 4                   |  |  |  |  |  |  |
| Н                           | L  | Н  | L          | L | 5                   |  |  |  |  |  |  |
| L                           | Н  | Н  | L          | L | 6                   |  |  |  |  |  |  |
| Н                           | Н  | Н  | L          | L | 7                   |  |  |  |  |  |  |
| L                           | L  | L  | Н          | L | 8                   |  |  |  |  |  |  |
| Н                           | L  | L  | Н          | L | 9                   |  |  |  |  |  |  |
| L                           | Н  | L  | Н          | L | 10                  |  |  |  |  |  |  |
| Н                           | Н  | L  | Н          | L | 11                  |  |  |  |  |  |  |
| L                           | L  | Н  | Н          | L | 12                  |  |  |  |  |  |  |
| Н                           | L  | Н  | Н          | L | 13                  |  |  |  |  |  |  |
| L                           | Н  | Н  | Н          | L | 14                  |  |  |  |  |  |  |
| Н                           | Н  | Н  | Н          | L | 15                  |  |  |  |  |  |  |

<sup>(1)</sup> H = High level

L = Low level

X = Don't Care



### 16 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 16.1 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 16.2 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 16.3 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 16.4 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 16.5 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 17 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Changes from Revision C (February 2025) to Revision D (April 2025)                        | Page      |
|-------------------------------------------------------------------------------------------|-----------|
| Added CD74HC4067-Q1                                                                       | 1         |
| Changes from Revision B (April 2008) to Revision C (February 2025)                        | Page      |
| Updated the numbering format for tables, figures, and cross-references throughout the do- | cument1   |
| Updated Thermal parameters for DW package                                                 | 6         |
| Added RGY, DGS, and PW packages                                                           | 6         |
| Added HC Electrical characteristics                                                       |           |
| Added HC Switching characteristics                                                        | 9<br>———— |
| Changes from Revision A (April 2008) to Revision B (August 2012)                          | Page      |
| Changed H2 to H1A and C3B to C2 throughout document                                       | 1         |



## 18 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

23-May-2025

www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/         | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|-----------------|-----------------------|------|---------------|---------------------|--------------|--------------|
|                       | (1)      | (2)           |                 |                       | (3)  | Ball material | Peak reflow         |              | (6)          |
|                       |          |               |                 |                       |      | (4)           | (5)                 |              |              |
| CD74HC4067QPWRQ1      | Active   | Production    | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | HC4067Q      |
| CD74HC4067QPWRQ1.A    | Active   | Production    | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -55 to 125   | HC4067Q      |
| CD74HC4067QRGYRQ1     | Active   | Production    | VQFN (RGY)   24 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | HC4067Q      |
| CD74HC4067QRGYRQ1.A   | Active   | Production    | VQFN (RGY)   24 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -55 to 125   | HC4067Q      |
| CD74HCT4067QM96Q1     | Active   | Production    | SOIC (DW)   24  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | HCT4067I     |
| CD74HCT4067QM96Q1.A   | Active   | Production    | SOIC (DW)   24  | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | HCT4067I     |
| CD74HCT4067QPWRQ1     | Active   | Production    | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | HCT4067Q     |
| CD74HCT4067QPWRQ1.A   | Active   | Production    | TSSOP (PW)   24 | 2000   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM  | -40 to 125   | HCT4067Q     |
| CD74HCT4067QRGYRQ1    | Active   | Production    | VQFN (RGY)   24 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | HCT4067Q     |
| CD74HCT4067QRGYRQ1.A  | Active   | Production    | VQFN (RGY)   24 | 3000   LARGE T&R      | Yes  | NIPDAU        | Level-2-260C-1 YEAR | -40 to 125   | HCT4067Q     |
| D24067IM96G4Q1        | Obsolete | Production    | SOIC (DW)   24  | -                     | -    | Call TI       | Call TI             | -40 to 85    | HCT4067I     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

### **PACKAGE OPTION ADDENDUM**

www.ti.com 23-May-2025

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD74HC4067-Q1, CD74HCT4067-Q1:

● Catalog: CD74HC4067, CD74HCT4067

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 18-Jul-2025

#### TAPE AND REEL INFORMATION





|    | •                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74HC4067QRGYRQ1  | VQFN            | RGY                | 24 | 3000 | 330.0                    | 12.4                     | 3.8        | 5.8        | 1.2        | 8.0        | 12.0      | Q1               |
| CD74HCT4067QM96Q1  | SOIC            | DW                 | 24 | 2000 | 330.0                    | 24.4                     | 10.75      | 15.7       | 2.7        | 12.0       | 24.0      | Q1               |
| CD74HCT4067QRGYRQ1 | VQFN            | RGY                | 24 | 3000 | 330.0                    | 12.4                     | 3.8        | 5.8        | 1.2        | 8.0        | 12.0      | Q1               |

www.ti.com 18-Jul-2025



#### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD74HC4067QRGYRQ1  | VQFN         | RGY             | 24   | 3000 | 367.0       | 367.0      | 35.0        |
| CD74HCT4067QM96Q1  | SOIC         | DW              | 24   | 2000 | 350.0       | 350.0      | 43.0        |
| CD74HCT4067QRGYRQ1 | VQFN         | RGY             | 24   | 3000 | 367.0       | 367.0      | 35.0        |



SMALL OUTLINE PACKAGE



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



DW (R-PDSO-G24)

## PLASTIC SMALL OUTLINE



NOTES: A. All linear dimensions are in inches (millimeters). Dimensioning and tolerancing per ASME Y14.5M-1994.

- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion not to exceed 0.006 (0,15).
- D. Falls within JEDEC MS-013 variation AD.



5.5 x 3.5 mm, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



PLASTIC QUAD FLATPACK-NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance.



PLASTIC QUAD FLATPACK-NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK-NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated