

# CDx4AC109 Dual J-K Positive-Edge-Triggered Flip-flops with Clear and Preset

#### 1 Features

- AC types feature 1.5V to 5.5V operation and balanced noise immunity at 30% of the supply voltage
- Speed of bipolar F, AS, and S, with significantly reduced power consumption
- Balanced propagation delays
- ±24mA output drive current
  - Fanout to 15 F devices
- SCR-latchup-resistant CMOS process and circuit
- Exceeds 2kV ESD protection per MIL-STD-883, method 3015

## 2 Description

CD74AC109-Q1 device The contains independent J-K positive edge triggered flip-flops. A low level at the preset (PRE) or clear (CLR) inputs sets or resets the outputs, regardless of the levels of the other inputs. When PRE and CLR are inactive (high), data at the J and K inputs that meets the setup-time requirements is transferred to the outputs on the positive-going edge of the clock (CLK) pulse. The device is qualified for automotive applications.

#### **Device Information**

| PART NUMBER | R PACKAGE <sup>(1)</sup> BODY SIZE <sup>(2)</sup> |                  |  |
|-------------|---------------------------------------------------|------------------|--|
|             | D (SOIC, 16)                                      | 9.90mm x 3.90mm  |  |
| CDx4AC109   | N (PDIP, 16)                                      | 19.3mm x 6.35mm  |  |
|             | J (CDIP, 16)                                      | 19.56mm x 6.92mm |  |

- (1) For more information, see Mechanical, Packaging, and Orderable Information.
- The body size (length × width) is a nominal value and does not include pins.



**Logic Diagram** 



## **Table of Contents**

| 1 Features1                           | 6 Detailed Description10                               |
|---------------------------------------|--------------------------------------------------------|
| 2 Description1                        | 6.1 Overview10                                         |
| 3 Pin Configuration and Functions3    | 6.2 Functional Block Diagram10                         |
| 4 Specifications4                     | 6.3 Device Functional Modes10                          |
| 4.1 Absolute Maximum Ratings4         | 7 Application and Implementation 11                    |
| 4.2 ESD Ratings4                      | 7.1 Power Supply Recommendations11                     |
| 4.3 Recommended Operating Conditions4 | 7.2 Layout11                                           |
| 4.4 Thermal Information5              | 8 Device and Documentation Support13                   |
| 4.5 Electrical Characteristics5       | 8.1 Documentation Support13                            |
| 4.6 Timing Requirements5              | 8.2 Receiving Notification of Documentation Updates 13 |
| 4.7 Timing Requirements6              | 8.3 Support Resources13                                |
| 4.8 Timing Requirements6              | 8.4 Trademarks13                                       |
| 4.9 Switching Characteristics6        | 8.5 Electrostatic Discharge Caution13                  |
| 4.10 Switching Characteristics6       | 8.6 Glossary13                                         |
| 4.11 Switching Characteristics7       | 9 Revision History 13                                  |
| 4.12 Operating Characteristics7       | 10 Mechanical, Packaging, and Orderable                |
| 5 Parameter Measurement Information8  | Information13                                          |



# 3 Pin Configuration and Functions



Figure 3-1. CD54AC109 J Package; CD74AC109 D or N Package; 16-Pin CDIP, SOIC or PDIP (Top View)

Table 3-1. Pin Functions

| I               | PIN | I/O <sup>(1)</sup> | DECODINE                                  |  |
|-----------------|-----|--------------------|-------------------------------------------|--|
| NAME            | NO. | 1/0(1)             | DESCRIPTION                               |  |
| 1CLR            | 1   | I                  | Active low clear for first channel        |  |
| 1J              | 2   | I                  | J input for first channel                 |  |
| 1K              | 3   | I                  | low K input for first channel             |  |
| 1CLK            | 4   | I                  | CLK input for first channel               |  |
| 1PRE            | 5   | I                  | Active low Preset input for first channel |  |
| 1Q              | 6   | 0                  | True Q output for first channel           |  |
| 1Q              | 7   | 0                  | Inverted Q output for first channel       |  |
| GND             | 8   | -                  | Ground                                    |  |
| 2Q              | 9   | 0                  | True Q output for second channel          |  |
| 2Q              | 10  | 0                  | Inverted Q output for second channel      |  |
| 2PRE            | 11  | I                  | Active low preset for second channel      |  |
| 2CLK            | 12  | I                  | Clock input for second channel            |  |
| 2K              | 13  | I                  | Active low K input for second channel     |  |
| 2J              | 14  | I                  | J input for second channel                |  |
| 2CLR            | 15  | I                  | Active low clear for second channel       |  |
| V <sub>CC</sub> | 16  | -                  | Power pin                                 |  |

<sup>(1)</sup> I = input, O = output, P = power, FB = feedback, GND = ground, N/A = not applicable



## 4 Specifications

## 4.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)(1)

|                     |                                                 |                                        | MIN  | MAX  | UNIT |
|---------------------|-------------------------------------------------|----------------------------------------|------|------|------|
| V <sub>CC</sub>     | Supply voltage range                            |                                        | -0.5 | 6    | V    |
| I <sub>IK</sub> (2) | Input clamp current                             | $(V_I < 0 \text{ V or } V_I > V_{CC})$ |      | ±20  | mA   |
| I <sub>OK</sub> (2) | Output clamp current                            | $(V_O < 0 \text{ V or } V_O > V_{CC})$ |      | ±50  | mA   |
| Io                  | Continuous output current                       | $(V_O > 0 \text{ V or } V_O < V_{CC})$ |      | ±50  | mA   |
|                     | Continuous current through V <sub>CC</sub> or C | SND                                    |      | ±100 | mA   |
| T <sub>stg</sub>    | Storage temperature range                       |                                        | -65  | 150  | °C   |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 4.2 ESD Ratings

|                    |                         |                                                 | VALUE | UNIT |
|--------------------|-------------------------|-------------------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), Level H0 <sup>(1)</sup> | ±2000 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process.

### 4.3 Recommended Operating Conditions

(over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                    |                                  | T <sub>A</sub> = 2 | 5°C             | -55°C to | 125°C           | -40°C to 85°C |                 | LINUT |
|-----------------|------------------------------------|----------------------------------|--------------------|-----------------|----------|-----------------|---------------|-----------------|-------|
|                 |                                    |                                  | MIN                | MAX             | MIN      | MAX             | MIN           | MAX             | UNIT  |
| V <sub>CC</sub> | Supply voltage                     |                                  | 1.5                | 5.5             | 1.5      | 5.5             | 1.5           | 5.5             | V     |
|                 |                                    | V <sub>CC</sub> = 1.5 V          | 1.2                |                 | 1.2      |                 | 1.2           |                 |       |
| V <sub>IH</sub> | High-level input voltage           | V <sub>CC</sub> = 3 V            | 2.1                |                 | 2.1      |                 | 2.1           |                 | V     |
|                 |                                    | V <sub>CC</sub> = 5.5 V          | 3.85               |                 | 3.85     |                 | 3.85          |                 |       |
|                 |                                    | V <sub>CC</sub> = 1.5 V          |                    | 0.3             |          | 0.3             |               | 0.3             |       |
| $V_{IL}$        | Low-level input voltage            | V <sub>CC</sub> = 3 V            |                    | 0.9             |          | 0.9             |               | 0.9             | V     |
|                 |                                    | V <sub>CC</sub> = 5.5 V          |                    | 1.65            |          | 1.65            |               | 1.65            |       |
| VI              | Input voltage                      |                                  | 0                  | V <sub>CC</sub> | 0        | V <sub>CC</sub> | 0             | V <sub>CC</sub> | V     |
| Vo              | Output voltage                     |                                  | 0                  | V <sub>CC</sub> | 0        | V <sub>CC</sub> | 0             | V <sub>CC</sub> | V     |
| I <sub>OH</sub> | High-level output current          | V <sub>CC</sub> = 4.5 V to 5.5 V |                    | -24             |          | -24             |               | -24             | mA    |
| I <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 4.5 V to 5.5 V |                    | 24              |          | 24              |               | 24              | mA    |
| Δt/Δν           | Input transition via a refull rate | V <sub>CC</sub> = 1.5 V to 3     |                    | 50              |          | 50              |               | 50              | ns/V  |
| ΔυΔν            | Input transition rise or fall rate | V <sub>CC</sub> = 3.6 V to 5.5 V |                    | 20              |          | 20              |               | 20              | 115/V |

<sup>(1)</sup> All unused inputs of the device must be held at V<sub>CC</sub> or GND to ensure proper device operation. Refer to the TI application report, Implications of Slow or Floating CMOS Inputs, literature number SCBA004.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

<sup>2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.



#### 4.4 Thermal Information

|                 |                                        | CD74AC1  | 109      |      |
|-----------------|----------------------------------------|----------|----------|------|
|                 | THERMAL METRIC <sup>(1)</sup>          | D (SOIC) | N (PDIP) | UNIT |
|                 |                                        | 16 PINS  | 16 PINS  |      |
| $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 73       | 67       | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

#### 4.5 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER       | TEST CONDITIONS            |                                 | V               | T <sub>A</sub> = 29 | 5 °C | -55°C to | 125°C | -40°C to 85°C |      | UNIT |
|-----------------|----------------------------|---------------------------------|-----------------|---------------------|------|----------|-------|---------------|------|------|
| PARAMETER       |                            |                                 | V <sub>CC</sub> | MIN                 | MAX  | MIN      | MAX   | MIN           | MAX  | UNII |
|                 |                            |                                 | 1.5 V           | 1.4                 |      | 1.4      |       | 1.4           |      |      |
|                 |                            | $I_{OH}$ = -50 $\mu$ A          | 3 V             | 2.9                 |      | 2.9      |       | 2.9           |      |      |
|                 |                            |                                 | 4.5 V           | 4.4                 |      | 4.4      |       | 4.4           |      |      |
| $V_{OH}$        | $V_I = V_{IH}$ or $V_{IL}$ | I <sub>OH</sub> = -4 mA         | 3 V             | 2.58                |      | 2.4      |       | 2.48          |      | V    |
|                 |                            | I <sub>OH</sub> = -24 mA        | 4.5 V           | 3.94                |      | 3.7      |       | 3.8           |      |      |
|                 |                            | $I_{OH} = -50 \text{ mA}^{(1)}$ | 5.5 V           |                     |      | 3.85     |       |               |      |      |
|                 |                            | $I_{OH} = -75 \text{ mA}^{(1)}$ | 5.5 V           |                     |      |          |       | 3.85          |      |      |
|                 |                            |                                 | 1.5 V           |                     | 0.1  |          | 0.1   |               | 0.1  |      |
|                 |                            | $I_{OL}$ = 50 $\mu$ A           | 3 V             |                     | 0.1  |          | 0.1   |               | 0.1  |      |
|                 |                            |                                 | 4.5 V           |                     | 0.1  |          | 0.1   |               | 0.1  |      |
| V <sub>OL</sub> | $V_I = V_{IH}$ or $V_{IL}$ | I <sub>OL</sub> = 12 mA         | 3 V             |                     | 0.36 |          | 0.5   |               | 0.44 | V    |
|                 |                            | I <sub>OL</sub> = 24 mA         | 4.5 V           |                     | 0.36 |          | 0.5   |               | 0.44 |      |
|                 |                            | $I_{OL} = 50 \text{ mA}^{(1)}$  | 5.5 V           |                     |      |          | 1.65  |               |      |      |
|                 |                            | $I_{OL} = 75 \text{ mA}^{(1)}$  | 5.5 V           |                     |      |          |       |               | 1.65 |      |
| II              | $V_I = V_{CC}$ or GND      |                                 | 5.5 V           |                     | ±0.1 |          | ±1    |               | ±1   | μA   |
| I <sub>CC</sub> | $V_I = V_{CC}$ or GND,     | I <sub>O</sub> = 0              | 5.5 V           |                     | 4    |          | 80    |               | 40   | μA   |
| C <sub>i</sub>  |                            |                                 |                 |                     | 10   |          | 10    |               | 10   | pF   |

<sup>(1)</sup> Test one output at a time, not exceeding 1-second duration. Measurement is made by forcing indicated current and measuring voltage to minimize power dissipation. Test verifies a minimum 50-Ω transmission-line drive capability at 85°C and 75-Ω transmission-line drive capability at 125°C.

### 4.6 Timing Requirements

over recommended operating free-air temperature range,  $V_{CC}$  = 1.5 V (unless otherwise noted)

|                    |                            |                 | -55°C to 125°C -40°C to 85°C |     | UNIT |     |      |
|--------------------|----------------------------|-----------------|------------------------------|-----|------|-----|------|
|                    |                            |                 | MIN                          | MAX | MIN  | MAX | UNII |
| f <sub>clock</sub> | Clock frequency            |                 |                              | 8   |      | 9   | MHz  |
|                    | Pulse duration             | CLK high or low | 63                           |     | 55   |     | no   |
| I <sub>W</sub>     |                            | CLR or PRE low  | 56                           |     | 49   |     | ns   |
| t <sub>su</sub>    | Setup time, before CLK↑    | J or K          | 69                           |     | 61   |     | ns   |
| t <sub>h</sub>     | Hold time, after CLK↑      | J or K          | 0                            |     | 0    |     | ns   |
| t <sub>rec</sub>   | Recovery time, before CLK↑ | CLR ↑ or PRE↑   | 31                           |     | 27   |     | ns   |



### 4.7 Timing Requirements

over recommended operating free-air temperature range,  $V_{CC}$  = 3.3 V ± 0.3 V (unless otherwise noted)

|                    |                            |                     | -55°C to | 125°C | -40°C to 85°C |     | UNIT |
|--------------------|----------------------------|---------------------|----------|-------|---------------|-----|------|
|                    |                            |                     | MIN      | MAX   | MIN           | MAX | UNII |
| f <sub>clock</sub> | Clock frequency            |                     |          | 71    |               | 81  | MHz  |
|                    | Pulse duration             | CLK high or low     | 7        |       | 6             |     | ns   |
| t <sub>W</sub>     | ruise duration             | CLR or PRE low      | 6.3      |       | 5.5           |     | 115  |
| t <sub>su</sub>    | Setup time, before CLK↑    | J or $\overline{K}$ | 7.7      |       | 6.8           |     | ns   |
| t <sub>h</sub>     | Hold time, after CLK↑      | J or $\overline{K}$ | 0        |       | 0             |     | ns   |
| t <sub>rec</sub>   | Recovery time, before CLK↑ | CLR ↑ or PRE↑       | 3.5      |       | 3.1           |     | ns   |

## 4.8 Timing Requirements

over recommended operating free-air temperature range, V<sub>CC</sub> = 5 V ± 0.5 V (unless otherwise noted)

|                    |                            |                     | -55°C to | -55°C to 125°C -40°C to 85°C |     | UNIT |      |
|--------------------|----------------------------|---------------------|----------|------------------------------|-----|------|------|
|                    |                            |                     | MIN      | MAX                          | MIN | MAX  | UNII |
| f <sub>clock</sub> | Clock frequency            |                     |          | 100                          |     | 114  | MHz  |
|                    | Pulse duration             | CLK high or low     | 5        |                              | 4.4 |      |      |
| t <sub>W</sub>     |                            | CLR or PRE low      | 4.5      |                              | 3.9 |      | ns   |
| t <sub>su</sub>    | Setup time, before CLK↑    | J or K              | 5.5      |                              | 4.8 |      | ns   |
| t <sub>h</sub>     | Hold time, after CLK↑      | J or $\overline{K}$ | 0        |                              | 0   |      | ns   |
| t <sub>rec</sub>   | Recovery time, before CLK↑ | CLR ↑ or PRE↑       | 2.5      |                              | 2.2 |      | ns   |

## 4.9 Switching Characteristics

over recommended operating free-air temperature range,  $V_{CC}$  = 1.5 V,  $C_L$  = 50 pF (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER        | EDOM (INIDIIT) | TO (OUTPUT) | -55°C to | -55°C to 125°C |     | 85°C | UNIT |  |
|------------------|----------------|-------------|----------|----------------|-----|------|------|--|
| PARAMETER        | FROM (INPUT)   | TO (OUTPUT) | MIN      | MAX            | MIN | MAX  | UNII |  |
| f <sub>max</sub> |                |             | 8        |                | 9   |      | MHz  |  |
|                  | CLK            | Q or Q      |          | 129            |     | 117  |      |  |
| <sup>t</sup> PLH | CLR or PRE     | Q OI Q      |          | 153            |     | 139  | ns   |  |
|                  | CLK            | Q or Q      |          | 129            |     | 117  | no   |  |
| t <sub>PHL</sub> | CLR or PRE     | Q OI Q      |          | 153            |     | 139  | ns   |  |

### 4.10 Switching Characteristics

over recommended operating free-air temperature range,  $V_{CC}$  = 3.3 V ± 0.3 V,  $C_L$  = 50 pF (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER        | FROM (INPUT)  | TO (OUTPUT)                    | -55°C to 1 | 125°C | -40°C to | 85°C | UNIT |
|------------------|---------------|--------------------------------|------------|-------|----------|------|------|
| PARAMETER        | TROM (INF 01) | 10 (001701)                    | MIN        | MAX   | MIN      | MAX  | UNII |
| f <sub>max</sub> |               |                                | 71         |       | 81       |      | MHz  |
|                  | CLK           | - Q or $\overline{\mathbb{Q}}$ | 3.6        | 14.4  | 3.7      | 13.1 | 20   |
| t <sub>PLH</sub> | CLR or PRE    | QUIQ                           | 4.3        | 17.1  | 4.4      | 15.5 | ns   |
|                  | CLK           | Q or Q                         | 3.6        | 14.4  | 3.7      | 13.1 | - ns |
| t <sub>PHL</sub> | CLR or PRE    | Q OI Q                         | 4.3        | 17.1  | 4.4      | 15.5 |      |



# **4.11 Switching Characteristics**

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V,  $C_L$  = 50 pF (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER        | FROM (INPUT)  | TO (OUTPUT)                  | -55°C to 1 | 25°C | -40°C to 8 | UNIT |      |
|------------------|---------------|------------------------------|------------|------|------------|------|------|
| FARAINETER       | TROW (INT 01) | 10 (001701)                  | MIN        | MAX  | MIN        | MAX  | UNII |
| f <sub>max</sub> |               |                              | 100        |      | 114        |      | MHz  |
| <b>t</b>         | CLK           | Q or $\overline{\mathbb{Q}}$ | 2.6        | 10.3 | 2.7        | 9.4  | ns   |
| t <sub>PLH</sub> | CLR or PRE    | Q or Q                       | 3.1        | 12.2 | 3.2        | 11.1 | 115  |
| •                | CLK           | Q or Q                       | 2.6        | 10.3 | 2.7        | 9.4  | no   |
| t <sub>PHL</sub> | CLR or PRE    | Q OI Q                       | 3.1        | 12.2 | 3.2        | 11.1 | ns   |

# **4.12 Operating Characteristics**

 $V_{CC}$  = 5 V,  $T_A$  = 25°C

|     | PARAMETER                     | TYP | UNIT |
|-----|-------------------------------|-----|------|
| Cpc | Power dissipation capacitance | 56  | pF   |



### **5 Parameter Measurement Information**



- C<sub>L</sub> includes probe and test-fixture capacitance.
- B. Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control. Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- C. All input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O$  = 50  $\Omega$ ,  $t_r$  = 3 ns,  $t_f$  = 3 ns. Phase relationships between waveforms are arbitrary.
- D. For clock inputs,  $f_{max}$  is measured with the input duty cycle at 50%.
- E. The outputs are measured one at a time with one input transition per measurement.
- F. t<sub>PLH</sub> and t<sub>PHL</sub> are the same as t<sub>pd</sub>.
- G.  $t_{PZL}$  and  $t_{PZH}$  are the same as  $t_{en}$ .
- H. t<sub>PLZ</sub> and t<sub>PHZ</sub> are the same as t<sub>dis</sub>.
- I. All parameters and waveforms are not applicable to all devices.

Figure 5-1. Load Circuit and Voltage Waveforms



| TEST                               | S1                  |
|------------------------------------|---------------------|
| t <sub>PLH</sub> /t <sub>PHL</sub> | Open                |
| t <sub>PLZ</sub> /t <sub>PZL</sub> | 2 × V <sub>CC</sub> |
| t <sub>PHZ</sub> /t <sub>PZH</sub> | GND                 |



## **6 Detailed Description**

#### 6.1 Overview

A low level at the preset  $(\overline{PRE})$  or clear  $(\overline{CLR})$  inputs sets or resets the outputs, regardless of the levels of the other inputs. When  $\overline{PRE}$  and  $\overline{CLR}$  are inactive (high), data at the J and  $\overline{K}$  inputs meeting the setup-time requirements are transferred to the outputs on the positive-going edge of the clock (CLK) pulse. Clock triggering occurs at a voltage level and is not directly related to the rise time of the clock pulse. Following the hold-time interval, data at the J and  $\overline{K}$  inputs can be changed without affecting the levels at the outputs. These versatile flip-flops can perform as toggle flip-flops by grounding  $\overline{K}$  and tying J high. They also can perform as D-type flip-flops if J and  $\overline{K}$  are tied together.

### **6.2 Functional Block Diagram**



Figure 6-1. Logic Diagram, Each Flip-flop (Positive Logic)

#### 6.3 Device Functional Modes

Table 6-1. Function Table (Each Flip-flop)

|     |     | INPUTS | OUTPUTS |   |                  |                          |
|-----|-----|--------|---------|---|------------------|--------------------------|
| PRE | CLR | CLK    | J       | K | Q                | Q                        |
| L   | Н   | X      | Х       | Х | Н                | L                        |
| Н   | L   | X      | Х       | Х | L                | Н                        |
| L   | L   | X      | Х       | Х | H <sup>(1)</sup> | H <sup>(1)</sup>         |
| Н   | Н   | 1      | L       | L | L                | Н                        |
| Н   | Н   | 1      | Н       | L |                  | Toggle                   |
| Н   | Н   | 1      | L       | Н | Q0               | $\overline{\mathbb{Q}}0$ |
| Н   | Н   | 1      | Н       | Н | Н                | L                        |
| Н   | Н   | L      | Х       | Х | Q0               | <u>Q</u> 0               |

(1) Unpredictable and unstable condition if both  $\overline{\text{PRE}}$  and  $\overline{\text{CLR}}$  go low simultaneously



## 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Recommended Operating Conditions*. Each  $V_{CC}$  terminal should have a good bypass capacitor to prevent power disturbance. A  $0.1\mu F$  capacitor is recommended for this device. It is acceptable to parallel multiple bypass capacitors to reject different frequencies of noise. The  $0.1\mu F$  and  $1\mu F$  capacitors are commonly used in parallel. The bypass capacitor should be installed as close to the power terminal as possible for best results.

#### 7.2 Layout

#### 7.2.1 Layout Guidelines

- · Bypass capacitor placement
  - Place near the positive supply terminal of the device
  - Provide an electrically short ground return path
  - Use wide traces to minimize impedance
  - Keep the device, capacitors, and traces on the same side of the board whenever possible
- Signal trace geometry
  - 8mil to 12mil trace width
  - Lengths less than 12cm to minimize transmission line effects
  - Avoid 90° corners for signal traces
  - Use an unbroken ground plane below signal traces
  - Flood fill areas around signal traces with ground
  - For traces longer than 12cm
    - Use impedance controlled traces
    - Source-terminate using a series damping resistor near the output
    - Avoid branches; buffer signals that must branch separately

## 7.2.2 Layout Example



Figure 7-1. Example Trace Corners for Improved Signal Integrity





Figure 7-2. Example Bypass Capacitor Placement for TSSOP and Similar Packages



Figure 7-3. Example Bypass Capacitor Placement for WQFN and Similar Packages



Figure 7-4. Example Bypass Capacitor Placement for SOT, SC70 and Similar Packages



Figure 7-5. Example Damping Resistor Placement for Improved Signal Integrity

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

## 8 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 8.1 Documentation Support

#### 8.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, CMOS Power Consumption and Cpd Calculation application report
- Texas Instruments, *Designing With Logic* application report
- Texas Instruments, Thermal Characteristics of Standard Linear and Logic (SLL) Packages and Devices application report

## 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision \* (January 2003) to Revision A (December 2024)

Pag

### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

29-May-2025

www.ti.com

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                |                       |      | (4)                           | (5)                        |              |                  |
| CD54AC109F3A          | Active | Production    | CDIP (J)   16  | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD54AC109F3A     |
| CD54AC109F3A.A        | Active | Production    | CDIP (J)   16  | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | CD54AC109F3A     |
| CD74AC109E            | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74AC109E       |
| CD74AC109E.A          | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD74AC109E       |
| CD74AC109M96          | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | AC109M           |
| CD74AC109M96.A        | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | AC109M           |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

## PACKAGE OPTION ADDENDUM

www.ti.com 29-May-2025

#### OTHER QUALIFIED VERSIONS OF CD54AC109, CD74AC109:

■ Catalog : CD74AC109

• Military : CD54AC109

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

• Military - QML certified for Military and Defense Applications

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD74AC109M96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |

www.ti.com 23-May-2025



#### \*All dimensions are nominal

|   | Device       | Device Package Type |   | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|--------------|---------------------|---|------|------|-------------|------------|-------------|
| ı | CD74AC109M96 | SOIC                | D | 16   | 2500 | 353.0       | 353.0      | 32.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

### **TUBE**



\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD74AC109E   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74AC109E   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74AC109E.A | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD74AC109E.A | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



## 14 LEADS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated