

## CMOS Dual 64-Stage **Static Shift Register**

High-Voltage Types (20-Volt Rating)

CD4517B dual 64-stage static shift register consists of two independent registers each having a clock, data, and write enable input and outputs accessible at taps following the 16th, 32nd, 48th, and 64th stages. These taps also serve as input points allowing data to be inputted at the 17th, 33rd, and 49th stages when the write enable input is a logic 1 and the clock goes through a low-to-high transition. The truth table indicates how the clock and write enable inputs control the operation of the CD4517B. Inputs at the intermediate taps allow entry of 64 bits into the register with 16 clock pulses. The 3-state outputs permit connection of this device to an external bus.

The CD4517B is supplied in 16-lead hermetic dual-in-line ceramic packages (D and F suffixes), 16-lead dual-in-line plastic packages (E suffix); and in chip form (H suffix).

#### Features:

- Low quiescent current 10 nA/pkg (typ.) at  $V_{DD} = 5 V$
- Clock frequency 12 MHz (typ.) at V<sub>DD</sub> = 10 V
- Schmitt trigger clock inputs allow operation with very slow clock rise and fall times
- Capable of driving two low-power TTL loads, one low- power Schottky TTL load, or two **HTL loads**
- Three-state outputs
- 100% tested for guiescent current at 20 V Standardized, symmetrical output
- characteristics 5-V, 10-V and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative
- Standard No. 13B,"Standard Specifications for Description of 'B' Series CMOS Devices"

#### Applications:

- Time-delay circuits
- Scratch-pad memories
- General-purpose serial shift-register applications

|  | · . |  |  |
|--|-----|--|--|



MAXIMUM RATINGS, Absolute-Maximum Values



CD4517B Types

| DC SUPPLY-VOLTAGE RANGE, (VDD)                   |   |
|--------------------------------------------------|---|
| Voltages referenced to VSS Terminal)0.5V to +20V | / |
| INPUT VOLTAGE RANGE, ALL INPUTS0.5V to VDD +0.5V | , |
| DC INPUT CURRENT, ANY ONE INPUT                  | Å |
| POWER DISSIPATION PER PACKAGE (PD):              | • |
|                                                  |   |

For T<sub>A</sub> = +100°C to +125°C......Derate Linearity at 12mW/°C to 200mW DEVICE DISSIPATION PER OUTPUT TRANSISTOR FOR T<sub>A</sub> = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) ...... 100mW STORAGE TEMPERATURE RANGE (Tstg) ......--65°C to +150°C LEAD TEMPERATURE (DURING SOLDERING): 

#### **RECOMMENDED OPERATING CONDITIONS**

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| CHARACTERISTIC                                                                | LIM  |      |       |
|-------------------------------------------------------------------------------|------|------|-------|
| CHARACTERISTIC                                                                | MIN. | MAX. | UNITS |
| Supply-Voltage Range (For T <sub>A</sub> = Full Package<br>Temperature Range) | 3    | 18   | v     |

#### **TRUTH TABLE**

| Clock  | Write<br>Enable | Data  | Stage 16<br>Tap | Stage 32<br>Tap | Stage 48<br>Tap | Stage 64<br>Tap |
|--------|-----------------|-------|-----------------|-----------------|-----------------|-----------------|
| 0      | 0               | X     | Q16             | Q32             | Q48             | Q64             |
| 0      | 1               | ×     | z               | Z               | z               | z               |
| 1      | 0               | x     | Q16             | Q32             | Q48             | Q64             |
| 1      | 1               | x     | z               | Z               | z               | z               |
|        | 0               | DIIn  | Q16             | Q32             | Q48             | Q64             |
|        | 1               | DI In | D17 In          | D33 In          | D49 In          | z               |
| $\sim$ | 0               | X     | Q16             | Q32             | Q48             | Q64             |
| $\sim$ | 1               | x     | Z               | z               | z               | z               |

X = Don't Care Z = High Impedance

3-267

3 COMMERCIAL CMOS **HIGH VOLTAGE ICs**  

















#### STATIC ELECTRICAL CHARACTERISTICS

| CHARAC-<br>TERISTIC                                         | CON       | DITIO                  | NS                     | LIN   | IITS AT I | NDICAT | ED TEM | PERATI   | URES (°           | <b>C)</b> | N<br>I<br>T                             |
|-------------------------------------------------------------|-----------|------------------------|------------------------|-------|-----------|--------|--------|----------|-------------------|-----------|-----------------------------------------|
|                                                             | V0<br>(V) | V <sub>IN</sub><br>(V) | V <sub>DD</sub><br>(V) |       | -40       | +85    | +125   | Min.     | +25<br>Typ.       | Max.      | s                                       |
| 0                                                           | -         | 0,5                    | · 5                    | 5     | 5         | 150    | 150    |          | 0.04              | · 5       | ┢╴                                      |
| Quiescent<br>Device<br>Current,<br>IDD Max.                 | _         | 0,10                   | 10                     | 10    | 10        | 300    | 300    |          | 0.04              | 10        | ĺμ                                      |
|                                                             | -         | 0,15                   | 15                     | 20    | 20        | 600    | 600    | <u> </u> | 0.04              | 20        | 1                                       |
|                                                             | -         | 0,20                   | 20                     | 100   | 100       | 3000   | 3000   | . =      | 0.08              | 100       | 1                                       |
| Output Low                                                  | 0.4       | 0,5                    | 5                      | 0.64  | 0.61      | 0.42   | 0.36   | 0.51     | 1                 | _         |                                         |
| (Sink) Current                                              | 0.5       | 0,10                   | 10                     | 1.6   | 1.5       | 1.1    | 0.9    | 1.3      | 2.6               | -         | 1                                       |
|                                                             | 1.5       | 0,15                   | 15                     | 4.2   | 4         | 2.8    | 2.4    | 3.4      | 6.8               | _         |                                         |
| Output High<br>(Source)<br>Current,<br>IOH <sup>Min</sup> . | 4.6       | 0,5                    | 5                      | -0.64 | -0.61     | -0.42  | -0.36  | -0.51    | -1                | -         | 1,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |
|                                                             | 2.5       | 0,5                    | 5                      | -2    | -1.8      | -1.3   | -1.15  | -1.6     | -3.2              | _         | 1                                       |
|                                                             | 9.5       | 0,10                   | 10                     | 1.6   | -1.5      | -1.1   | -0.9   | -1.3     |                   |           |                                         |
|                                                             | 13.5      | 0,15                   | 15                     | -4.2  | -4        | -2.8   | -2.4   | -3.4     | -6.8              | ·         | 1                                       |
| Output Voltage:                                             | _         | 0,5                    | 5                      |       | 0.        | -      | 0      | 0.05     | -                 |           |                                         |
| Low-Level,                                                  |           | 0,10                   | 10                     |       | 0.        | 05     |        | 0        | 0.05              | 1         |                                         |
| VOL Max.                                                    | -         | 0,15                   | 15                     |       | 0.        | 05     | _      | 0        | 0.05              | 1,        |                                         |
| Output                                                      | _         | 0,5                    | 5                      |       | 4.        | 4.95   | 5      | _        | 1                 |           |                                         |
| Voltage:                                                    | -         | 0,10                   | 10                     |       |           | 95     | 9.95   |          |                   |           |                                         |
| High-Level,<br>V <sub>OH</sub> Min.                         |           | 0,15                   | 15                     |       | 14.       | 95     | 14.95  |          |                   | 1         |                                         |
|                                                             | 0.5,4.5   | _                      | 5                      |       |           | 1.5    |        | -        |                   | 1.5       | $\vdash$                                |
| Input Low<br>Voltage                                        | 1,9       | _                      | 10                     |       |           | 3      |        |          |                   | 3         | 1                                       |
| VIL Max.                                                    | 1.5,13.5  |                        | 15                     |       |           | 4      |        |          | 4                 | 1,        |                                         |
| Input High                                                  | 0.5,4.5   | _                      | 5                      |       | 3         | 3.5    |        | 3.5      | _                 | · _       | 1                                       |
| Voltage,                                                    | 1,9       | -                      | 10                     |       |           | 7      |        | 7        | <u> </u>          | -         |                                         |
| V <sub>IH</sub> Min.                                        | 1.5,13:5  |                        | 15                     |       |           |        |        |          | _                 | · _·      |                                         |
| Input Current<br>I <sub>IN</sub> Max.                       | -         | 0,18                   | 18                     | ±0.1  | ±0.1      | ±1     | ±1     | -        | ±10-5             | ±0.1      | 4                                       |
| 3-State<br>Output<br>Leakage<br>Current<br>IOUT Max.        | 0,18      | 0,18                   | 18                     | ±0.4  | ±0.4      | ±12    | ±12    | -        | ±10 <sup>-4</sup> | ±0.4      | μ                                       |



Fig. 4—Typical n-channel output low (sink) current characteristics.



3

COMMERCIAL CMOS HIGH VOLTAGE ICs

Fig. 5—Minimum n-channel output low (sink) current characteristics.



Fig. 6—Typical p-channel output high (source) current characteristics.



Fig. 9—Typical transition time a a function of load capacitance.





AMBIENT TEMPERATURE (TA )+25\*C

뿉



# **DYNAMIC ELECTRICAL CHARACTERISTICS** at $T_A = 25$ °C; Input $t_f$ , $t_f = 20$ ns, $C_L = 50$ pF, $R_L = 200$ kQ

| CHARACTERISTIC                                  | TEST       | V 00                |           |      |      |       |
|-------------------------------------------------|------------|---------------------|-----------|------|------|-------|
| CHARACTERISTIC                                  | CONDITIONS | V <sub>DD</sub> (V) | Min.      | Тур. | Max. | UNITS |
| Propagation Delay Time:                         |            | 5                   | _         | 200  | 400  |       |
| CL to Bit 16 Tap                                |            | 10                  |           | 110  | 220  | ns    |
|                                                 |            | 15                  | —         | 90   | 180  |       |
| 3-State Output, WE to Bit                       |            | 5                   |           | 75   | 150  |       |
| 16 Tap t <sub>PHZ</sub> , tpLZ; tpZH,           |            | . 10                | —         | 40   | 80   | ns    |
| tPZL (See Note)                                 |            | 15                  | -         | 30   | 60   |       |
| Output Transition Time                          |            | 5                   |           | 100  | 200  |       |
| tTHL, tTLH                                      |            | 10                  | -         | 50   | 100  | ns    |
|                                                 |            | 15                  | -         | 40   | 80   |       |
| Write Enable-to-Clock                           |            | 5                   | 0         | -50  |      |       |
| Setup Time                                      |            | 10                  | 0         | -25  | —    | ns    |
|                                                 |            | 15                  | 0         | -15  | -    |       |
| Data-to-Clock                                   |            | 5                   | 20        | 0    | —    |       |
| Setup Time, t <sub>s</sub>                      |            | 10                  | 10        | 0    | -    | ns    |
|                                                 |            | 15                  | 10        | . 0  | —    |       |
| Minimum Write                                   |            | 5                   | -         | 50   | 100  |       |
| Enable-to-Clock                                 |            | 10                  |           | 25   | 50   | ns    |
| Release Time                                    |            | 15                  |           | 20   | 40   |       |
| Minimum                                         |            | -5                  | _         | 100  | 200  |       |
| Data-to-Clock                                   |            | 10                  |           | 50   | 100  | ns    |
| Hold Time, tH                                   |            | 15                  | —         | 25   | 50   |       |
| Minimum Clock Pulse                             |            | 5                   | -         | 90   | 180  |       |
| Width, tw                                       |            | 10                  |           | 40   | 80   | ns    |
|                                                 |            | 15                  |           | 25   | 50   |       |
| Maximum Clock Input                             |            | 5                   | 3         | 6    | -    |       |
| Frequency, f <sub>CL</sub>                      |            | 10                  | 6         | 12   |      | MHz   |
|                                                 |            | 15                  | 8         | 15   |      |       |
| Maximum Clock Input Rise                        |            | 5                   |           |      |      |       |
| or Fall Time, t <sub>fCL</sub> t <sub>rCL</sub> |            | 10                  | UNLIMITED |      | μS   |       |
| ······                                          |            | 15                  |           |      |      |       |
| Input Capacitance CIN                           | Any Inp    | out                 |           | 5    | 7.5  | pF    |



Fig. 10—Typical power dissipation as a function of frequency.





NOTE: Measured at the point of 10% change in output with an output load of 50 pF, RL = 1 k $\Omega$  to  $V_{DD}$  for tpzL, tpLZ and RL = 1 kQ to VSS for tpZH, tpHZ.



Fig. 12—Quiescent-device-current test circuit.





Fig. 14—Input current test circuit.

## CD4517B Types



#### Dimensions and pad layout for CD4517B.

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils (10<sup>-3</sup> inch). ... A



### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/      | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow      |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)              |              |              |
| CD4517BE              | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type | -55 to 125   | CD4517BE     |
| CD4517BE.A            | Active | Production    | PDIP (N)   16  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type | -55 to 125   | CD4517BE     |
| CD4517BF3A            | Active | Production    | CDIP (J)   16  | 25   TUBE             | No   | SNPB          | N/A for Pkg Type | -55 to 125   | CD4517BF3A   |
| CD4517BF3A.A          | Active | Production    | CDIP (J)   16  | 25   TUBE             | No   | SNPB          | N/A for Pkg Type | -55 to 125   | CD4517BF3A   |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4517B, CD4517B-MIL :



29-May-2025

• Catalog : CD4517B

• Military : CD4517B-MIL

NOTE: Qualified Version Definitions:

• Catalog - TI's standard catalog product

Military - QML certified for Military and Defense Applications

## TEXAS INSTRUMENTS

www.ti.com

23-May-2025

## TUBE



## - B - Alignment groove width

\*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD4517BE   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4517BE.A | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |

J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

## N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated