

Data sheet acquired from Harris Semiconductor SCHS067B – Revised July 2003

# CMOS Strobed Hex Inverter/Buffer

High-Voltage Types (20-Volt Rating)

■ CD4502B consists of six inverter/ buffers with 3-state outputs. A logic "1" on the OUTPUT DISABLE input produces a high-impedance state in all six outputs. This feature permits common busing of the outputs, thus simplifying system design. A Logic "1" on the INHIBIT input switches all six outputs to logic "0" if the OUTPUT DISABLE input is a logic "0". This device is capable of driving two standard TTL loads, which is equivalent to six times the JEDEC "B"-series IQL standard.

The CD4502B types are supplied in 16-lead hermetic dual-in-line ceramic packages (F3A suffix), 16-lead dual-in-line plastic packages (E suffix), 16-lead small-outline packages (NSR suffix), and 16-lead thin shrink small-outline packages (PW and PWR suffixes).

#### Features:

- 2 TTL-load output drive capability
- 3-state outputs
- Common output-disable control
- Inhibit control
- 100% tested for quiescent current at 20 V
- 5-V, 10-V, and 15-V parametric ratings
- Maximum input current of 1 µA at 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Meets all requirements of JEDEC Tentative Standard No. 138, "Standard Specifications for Description of 'B' Series CMOS Devices"
- Noise margin (full package-temperature range) =

1 V at V<sub>DD</sub> = 5 V 2 V at V<sub>DD</sub> = 10 V 2.5 V at V<sub>DD</sub> = 15 V

#### Applications:

- 3-state hex inverter for interfacing IC's with data buses
- COS/MOS to TTL hex buffer

# MAXIMUM RATINGS, Absolute-Maximum Values: DC SUPPLY-VOLTAGE RANGE, (VDD) Voltages referenced to VSS Terminal) Voltages referenced to VSS Terminal) O.5V to +20V INPUT VOLTAGE RANGE, ALL INPUTS O.5V to VDD +0.5V DC INPUT CURRENT, ANY ONE INPUT ±10mA POWER DISSIPATION PER PACKAGE (PD): For TA = -55°C to +100°C For TA = +100°C to +125°C Derate Linearity at 12mW/°C to 200mW DEVICE DISSIPATION PER OUTPUT TRANSISTOR FOR TA = FULL PACKAGE-TEMPERATURE RANGE (All Package Types) OPERATING-TEMPERATURE RANGE (Tay) STORAGE TEMPERATURE RANGE (Tay) STORAGE TEMPERATURE RANGE (Tay) At distance 1/16 ± 1/32 inch (1.59 ± 0.79mm) from case for 10s max +265°C



| TRUTH TABLE |         |    |    |  |  |  |  |  |  |  |
|-------------|---------|----|----|--|--|--|--|--|--|--|
| DISABLE     | INHIBIT | Dα | Qn |  |  |  |  |  |  |  |
| 0           | 0       | ٥  | 1  |  |  |  |  |  |  |  |
| 0           | 0       | 1  | 0  |  |  |  |  |  |  |  |
| 0           | 1       | Х  | 0  |  |  |  |  |  |  |  |
| 1           | X       | Х  | Z  |  |  |  |  |  |  |  |



Logic 0 = Low
Z = High Impedance
X = Don't Care
Logic 1 = High

Fig. 1 - Logic diagram of 1 of 6 identical inverter/buffers.



**TERMINAL ASSIGNMENT** 

# 

CD4502B Types



Fig.2 - Typical output low (sink) current characteristics.



Fig.3 - Minimum output low (sink) current characteristics.



Fig.4 — Typical output high (source) current characteristics.

Copyright © 2003, Texas Instruments Incorporated

#### RECOMMENDED OPERATING CONDITIONS

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

| OUAD ACTEDICTIC                              | LIN  | 4101170 |       |
|----------------------------------------------|------|---------|-------|
| CHARACTERISTIC                               | Min. | Max.    | UNITS |
| Supply-Voltage Range (For TA = Full Package- |      |         |       |
| Temperature Range)                           | 3    | 18      | V     |

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARACTER-                                     | COND     | HOITION | IS  | LIMIT | rs at i | NDICAT | ED TEI | WPERA    | UNITS             |      |                |
|------------------------------------------------|----------|---------|-----|-------|---------|--------|--------|----------|-------------------|------|----------------|
| ISTIC                                          | Vo       | VIN     | VDD |       |         |        |        |          |                   | · ·  |                |
|                                                | (V)      | (V)     | (V) | -55   | -40     | +85    | +125   | Min.     | Тур.              | Max. |                |
| Quiescent Device                               |          | 0,5     | 5   | . 1   | 1       | 30     | 30     | -        | 0.02              | 1    |                |
| Current,                                       | -        | 0,10    | 10  | 2     | 2       | 60     | 60     | _        | 0.02              | 2    | μА             |
| IDD Max.                                       | _        | 0,15    | 15  | 4     | 4       | 120    | 120    | -        | 0.02              | 4    | "              |
| ſ                                              |          | 0,20    | 20  | 20    | 20      | 600    | 600    |          | 0.04              | 20   |                |
| Output Low                                     | 0.4      | 0,5     | 5   | 3.84  | 3.66    | 2.52   | 2.16   | 3.06     | 6                 | _    |                |
| (Sink) Current                                 | 0.5      | 0,10    | 10  | 9.6   | 9       | 6.6    | 5.4    | 7.8      | 15.6              |      | [              |
| IOL Min.                                       | 1.5      | 0,15    | 15  | 25.2  | 24      | 16.8   | 14.4   | 20.4     | 40.8              | _    |                |
| Output High                                    | 4.6      | 0,5     | 5   | -0.64 | -0.61   | -0.42  | -0.36  | -0.51    | -1                | _    | mA             |
| (Source)                                       | 2.5      | 0,5     | 5   | -2    | -1.8    | -1.3   | -1.15  | -1.6     | -3.2              | -    |                |
| Current,                                       | 9.5      | 0,10    | 10  | - 1.6 | -1.5    | -1.1   | -0.9   | -1.3     | -2.6              |      |                |
| IOH Min.                                       | 13.5     | 0,15    | 15  | -4.2  | -4      | -2.8   | -2.4   | -3.4     | -6.8              | _    |                |
| Output Voltage:                                | -        | 0,5     | 5   |       | 0       | .05    |        |          | 0                 | 0.05 |                |
| Low-Level,                                     | 1        | 0,10    | 10  |       | 0       | .05    |        |          | 0                 | 0.05 |                |
| VOL Max.                                       | _        | 0,15    | 15  |       | 0       | .05    |        | -        | 0                 | 0.05 | ] <sub>v</sub> |
| Output Voltage:                                | _        | 0,5     | 5   |       | 4       | .95    |        | 4.95     | 5                 | -    |                |
| High-Level,                                    | _        | 0,10    | 10  |       | 9       | .95    |        | 9.95     | 10                | -    |                |
| VOH Min.                                       | _        | 0,15    | 15  |       | 14      | .95    | -      | 14.95    | 15                | -    |                |
| Input Low                                      | 0.5, 4.5 | -       | 5   |       |         | .5     |        | <b>-</b> | _                 | 1.5  |                |
| Voltage,                                       | 1, 9     | -       | 10  |       |         | 3      |        | _        | _                 | 3    |                |
| VIL Max.                                       | 15, 13.5 | _       | 15  |       |         | 4      |        | -        |                   | 4    | ] <sub>v</sub> |
| Input High                                     | 4.5      | -       | 5   |       |         | 3.5    |        | 3.5      | _                 |      | ] `            |
| Voltage,                                       | 9        | -       | 10  | -     |         | 7      |        | 7        | _                 |      |                |
| VIH Min.                                       | 13.5     | -       | 15  |       |         | 11     |        | 11       | l — _             |      |                |
| Input Current<br>IIN Max.                      |          | 0,18    | 18  | ±0.1  | ±0.1    | ±1     | ±1     | _        | ±10 <sup>-5</sup> | ±0.1 | μΑ             |
| 3-State Output<br>Leakage Current<br>IOUT Max. | 0,18     | 0,18    | 18  | ±0.4  | ±0.4    | ±12    | ±12    |          | ±10~4             | ±0.4 | μА             |



Fig.8 - Typical transition time as a function of load capacitance.



Fig.9 — Typical propagation-dalay time as a function of load capacitance.



Fig.5 — Minimum output high (source) current characteristics.



Fig.6 — Typical voltage transfer characteristics.



Fig.7 — Typical power dissipation as a function of input frequency.



Fig. 10 - Power-dissipation test circuit.

DYNAMIC ELECTRICAL CHARACTERISTICS at T<sub>A</sub> = 25°C; Input t<sub>r</sub>, t<sub>f</sub> = 20 ns, C<sub>L</sub> = 50 pF, R<sub>L</sub> = 200 K $\Omega$  Unless otherwise specified.

| CHARACTERISTIC                                                                      | TEST CO     | NDITIONS               | LIN                  | UNITS                  |       |
|-------------------------------------------------------------------------------------|-------------|------------------------|----------------------|------------------------|-------|
| CHAIRCIENSTIC                                                                       |             | V <sub>DD</sub><br>(V) | ТУР                  | MAX                    | UNITS |
| Data or Inhibit Delay Times:                                                        |             | 5                      | 135                  | 270                    |       |
| High to Low, tPHL                                                                   |             | 15                     | 60<br>40             | 120<br>80              |       |
| Low to High, tPLH                                                                   |             | 5<br>10                | 190<br>90            | 380<br>180             | ns    |
| Disable Delay Times: R <sub>L</sub> =1 KΩ<br>Output High to High<br>Impedance, tpHZ |             | 15<br>5<br>10<br>15    | 65<br>60<br>40<br>30 | 130<br>120<br>80<br>60 | 4     |
| High-Impedance to Output<br>High, tPZH                                              | San 51 . 44 | 5<br>10<br>15          | 110<br>50<br>40      | 220<br>100<br>80       | ns    |
| Output Low to High Impedance, tPLZ                                                  | See Fig. 14 | 5<br>10<br>15          | 125<br>65<br>55      | 250<br>130<br>110      | 113   |
| High Impedance to Output<br>Low, tPZL                                               |             | 5<br>10<br>15          | 125<br>55<br>40      | 250<br>110<br>80       |       |
| Transition Times:<br>Low to High, t <sub>TLH</sub>                                  |             | 5<br>10<br>15          | 100<br>50<br>40      | 200<br>100<br>80       | ns    |
| High to Low, t <sub>THL</sub>                                                       |             | 5<br>10<br>15          | 60<br>30<br>20       | 120<br>60<br>40        | l is  |
| Input Capacitance, CIN                                                              | Any I       | nput                   | 5                    | 7.5                    | ρF    |
| Output Capacitance, COUT                                                            |             | _                      | 7-8                  | 15                     | pF    |



Fig. 11 — Quiescent-device-current test circuit.



Fig. 12 - Input-voltage test circuit.



Fig. 13 - Input leakage current test circuit.



Fig. 14 — Disable delay times test circuit and waveforms.



Dimensions and Pad Layout for CD4502BH

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3} \, \text{inch.})$ 

www.ti.com

29-May-2025

#### **PACKAGING INFORMATION**

| Orderable part number | Status   | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6)        |
|-----------------------|----------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|-------------------------|
|                       |          |               |                 |                       |      | (4)                           | (5)                        |              |                         |
| 7702002EA             | Active   | Production    | CDIP (J)   16   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 7702002EA<br>CD4502BF3A |
| CD4502BE              | Active   | Production    | PDIP (N)   16   | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD4502BE                |
| CD4502BE.A            | Active   | Production    | PDIP (N)   16   | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD4502BE                |
| CD4502BEE4            | Active   | Production    | PDIP (N)   16   | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -55 to 125   | CD4502BE                |
| CD4502BF3A            | Active   | Production    | CDIP (J)   16   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 7702002EA<br>CD4502BF3A |
| CD4502BF3A.A          | Active   | Production    | CDIP (J)   16   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | 7702002EA<br>CD4502BF3A |
| CD4502BM              | Obsolete | Production    | SOIC (D)   16   | -                     | -    | Call TI                       | Call TI                    | -55 to 125   | CD4502BM                |
| CD4502BM96            | Active   | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4502BM                |
| CD4502BM96.A          | Active   | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4502BM                |
| CD4502BNSR            | Active   | Production    | SOP (NS)   16   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4502B                 |
| CD4502BNSR.A          | Active   | Production    | SOP (NS)   16   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CD4502B                 |
| CD4502BPW             | Active   | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CM502B                  |
| CD4502BPW.A           | Active   | Production    | TSSOP (PW)   16 | 90   TUBE             | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -55 to 125   | CM502B                  |
| JM38510/17403BEA      | Active   | Production    | CDIP (J)   16   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | JM38510/<br>17403BEA    |
| JM38510/17403BEA.A    | Active   | Production    | CDIP (J)   16   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | JM38510/<br>17403BEA    |
| M38510/17403BEA       | Active   | Production    | CDIP (J)   16   | 25   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | JM38510/<br>17403BEA    |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

#### **PACKAGE OPTION ADDENDUM**

www.ti.com 29-May-2025

(4) Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

(5) MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

(6) Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF CD4502B, CD4502B-MIL:

Catalog: CD4502B

Military: CD4502B-MIL

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

• Military - QML certified for Military and Defense Applications

#### **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device     | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4502BM96 | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| CD4502BNSR | SOP             | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.2        | 10.5       | 2.5        | 12.0       | 16.0      | Q1               |



www.ti.com 23-May-2025



#### \*All dimensions are nominal

| Device     | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CD4502BM96 | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| CD4502BNSR | SOP          | NS              | 16   | 2000 | 356.0       | 356.0      | 35.0        |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 23-May-2025

#### **TUBE**



\*All dimensions are nominal

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD4502BE    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4502BE    | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4502BE.A  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4502BE.A  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4502BEE4  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4502BEE4  | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4502BPW   | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |
| CD4502BPW.A | PW           | TSSOP        | 16   | 90  | 530    | 10.2   | 3600   | 3.5    |



SOP



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



#### NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# N (R-PDIP-T\*\*)

#### PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# D (R-PDS0-G16)

#### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **MECHANICAL DATA**

#### NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated