

# **CMOS Expandable 4-Wide** 2-Input AND-OR-INVERT Gate

High-Voltage Types (20-Volt Rating)

CD4086B contains one 4-wide 2-input AND-OR-INVERT gate with an INHIBIT/EXP input and an ENABLE/ EXP input. For a 4-wide A-O-I function INHIBIT/ $\overline{\text{EXP}}$  is tied to  $\text{V}_{\text{SS}}$  and ENABLE/EXP to VDD. See Fig.10 and its associated explanation for applications where a capability greater than 4-wide is required.

The CD4086B types are supplied in 14-lead hermetic dual-in-line ceramic packages (F3A suffix), 14-lead dual-in-line plastic packages (E suffix), 14-lead small-outline packages (M, MT, M96, and NSR suffixes), and 14-lead thin shrink small-outline packages (PW and PWR suffixes).

MAXIMUM RATINGS, Absolute-Maximum Values:

#### Features:

- Medium-speed operation tpHL = 90 ns; tpLH = 140 ns (typ.) at 10 V
- **INHIBIT and ENABLE inputs**
- **Buffered** outputs
- 100% tested for quiescent current at 20 V
  - Maximum input leakage current of 18 V over full package-temperature range; 100 nA at 18 V and 25°C
- Noise margin (over full package termperature range):

- 2.5 V at VDD v Standardized, symmetrical output
- characteristics
- 5-V, 10-V, and 15-V parametric ratings
- Meets all requirements of JEDEC Tentative Standard No. 13B, "Standard Specifications for Description of 'B' Series CMOS Devices"







3

COMMERCIAL CMOS HIGH VOLTAGE ICs

**TERMINAL ASSIGNMENT** 



Fig. 1 - Typical voltage and current transfer characteristics.



Fig. 2 - Minimum and maximum voltage transfer characteristics.

#### DC SUPPLY-VOLTAGE RANGE, (VDD) Voltages referenced to V<sub>SS</sub> Terminal) .....-0.5V to +20V POWER DISSIPATION PER PACKAGE (PD): For T<sub>A</sub> = +100°C to +125°C.....Derate Linearity at 12mW/°C to 200mW DEVICE DISSIPATION PER OUTPUT TRANSISTOR OPERATING-TEMPERATURE RANGE (TA)......-55°C to +125°C STORAGE TEMPERATURE RANGE (Tsto).....-65°C to +150°C LEAD TEMPERATURE (DURING SOLDERING):

#### **RECOMMENDED OPERATING CONDITIONS**

For maximum reliability, nominal operating conditions should be selected so that operation is always within the following ranges:

|                                                                                | LIN  |      |       |
|--------------------------------------------------------------------------------|------|------|-------|
| CHARACTERISTIC                                                                 | MIN. | MAX. | UNITS |
| Supply-Voltage Range (For T <sub>A</sub> = Full Package-<br>Temperature Range) | 3    | 18   | v     |

#### CD4086B Types

ы).<sub>е</sub>

1

#### STATIC ELECTRICAL CHARACTERISTICS

| CHARAC-<br>TERISTIC                       |          |             | VS<br>VDD<br>(V) | LIMI"<br>55 | TS AT I | TURES ( <sup>4</sup><br>+25<br>Typ. | UNITS |          |               |      |           |
|-------------------------------------------|----------|-------------|------------------|-------------|---------|-------------------------------------|-------|----------|---------------|------|-----------|
| Quiescent                                 | _        | 0,5         | 5                | 1           | 1       | + <b>85</b><br>30                   | +125  | Min.     | 0.02          | Max. | · · · · · |
| Device                                    |          | 0,10        | 10               | 2           | 2       | 60                                  | 60    | <u> </u> | 0.02          | 2    |           |
| Current                                   |          | 0,15        | 15               | 4           | 4       | 120                                 | 120   |          | 0.02          | 4    | μA        |
| IDD Max.                                  | -        | 0,20        | 20               | 20          | 20      | 600                                 | 600   | _        | 0.04          | 20   |           |
| Output Low                                |          | · · · · · · |                  |             |         | -                                   |       |          |               | (1)  |           |
| (Sink)                                    | 0.4      | 0,5         | 5                | 0.64        | 0.61    | 0.42                                | 0.36  | 0.51     | 26/3 <b>1</b> |      |           |
| Current,                                  | 0.5      | 0,10        | 10               | 1.6         | 1.5     | 1.1                                 | 0.9   | 1.3      | 2.6           |      |           |
| IOL Min.                                  | 1.5      | 0,15        | 15               | 4.2         | 4       | 2.8                                 | 2.4   | 3.4      | 6.8           | -    |           |
| Output High                               | 4.6      | 0,5         | 5                | -0.64       | -0.61   | -0.42                               | -0.36 | -0.51    |               | -    | mA        |
| (Source)                                  | 2.5      | 0,5         | 5                | -2          | -1.8    | -1.3                                | -1.15 | -1.6     | -3.2          | -    |           |
| Current,                                  | 9.5      | 0,10        | 10               | -1.6        | -1.5    | -1.1                                | -0.9  | -1.3     | -2.6          | —    |           |
| IOH Min.                                  | 13.5     | 0,15        | 15               | -4.2        | -4      | -2.8                                | -2.4  | -3.4     | -6.8          |      |           |
| Output Volt-                              |          |             |                  |             |         |                                     |       |          |               |      |           |
| age:                                      | _        | 0,5         | 5                |             | 0.0     | )5                                  |       | _        | 0             | 0.05 |           |
| Low-Level,                                |          | 0,10        | 10               |             | 0.0     | )5                                  |       |          | 0             | 0.05 |           |
| V <sub>OL</sub> Max.                      | . 7      | 0,15        | 15               |             | 0.0     | ) <b>5</b>                          | · ·   |          | Q             | 0.05 | v         |
| Output Volt-                              |          | A.4.        |                  |             |         |                                     |       |          |               |      | v         |
| age:                                      |          | 0,5         | 5                |             | 4.9     | 95                                  |       | 4.95     | 5             | _    |           |
| High-Level,                               | -        | 0,10        | 10               |             | 9.9     | 95                                  |       | 9.95     | 10            | _    | 1         |
| V <sub>OH</sub> Min.                      | . –      | 0,15        | 15               |             | 14.     | 95                                  |       | 14.95    | 15            | -    |           |
| Input Low                                 | 0.5,4.5  | -           | 5                |             | 1.      | 5                                   |       | _        | _             | 1.5  |           |
| Voltage,                                  | 1,9      | -           | 10               |             | 3       |                                     |       | _        | -             | 3    |           |
| VIL Max.                                  | 1.5,13.5 | -           | 15               |             | 4       |                                     |       |          | _             | 4    |           |
| Input High                                | 0.5,4.5  | _           | 5                |             | 3.      | 5                                   |       | 3.5      | _             | _    | V         |
| Voltage,                                  | 1,9      | <u> </u>    | 10               |             | 7       |                                     |       | 7        | _             | _    |           |
| VIH Min.                                  | 1.5,13.5 |             | 15               |             | 1       | 1 .                                 |       | 11       | -             |      |           |
| Input<br>Current,<br>I <sub>IN</sub> Max. |          | 0,18        | 18               | ±0.1        | ±0.1    | ±1                                  | _±1   |          | ±10-5         | ±0.1 | μΑ        |





8

ē

THL

TIME (1)

ğ







12.1

Ċ,

#### CD4086B Types



Fig. 9 - CD4086B schematic diagram.

VSS A2

82

cz

D2 E2

F2

G 2

н2

9205-23871

ENABLE / EXP;

J2-AIBI+CI DI+EI FI+GI HI + A2 82+C2 D2+E2 F2+G2 H2

Fig. 10 - Two CD4086B's connected as an 8-wide 2-input A-O-I gate.



3

delay time vs. supply voltage.

Fig. 10 above shows two CD4086's utilized to obtain an 8-wide 2-input A-O-I function. The output (J1) of one CD4086 is fed directly to the ENABLE/EXP2 line of the second CD4086. In a similar fashion, any

INHIBIT/EXP

AI

81

cı D1

ΕI FI

GI

ы

ENAULE/EXP

vod

NAND gate output can be fed directly into the ENABLE/EXP input to obtain a 5-wide A-O-I function. In addition, any AND gate output can be fed directly into the IN-HIBIT/EXP input with the same result.

#### DYNAMIC ELECTRICAL CHARACTERISTICS

50

At  $T_A = 25^{\circ}C$ ; Input  $t_r$ ,  $t_f = 20$  ns,  $C_L = 50$  pF,  $R_L = 200$  k $\Omega$ 

|                                     | CONDITIONS |                        | LI   |      |       |
|-------------------------------------|------------|------------------------|------|------|-------|
| CHARACTERISTIC                      |            | V <sub>DD</sub><br>(V) | ТҮР. | MAX. | UNITS |
| Propagation Delay Time              |            | 5                      | 225  | 450  |       |
| (Data):<br>High-to-Low Level, tPHL  |            | 10                     | 90   | 180  | ns    |
|                                     |            | 15                     | 60   | 120  |       |
| Low-to-High Level, t <sub>PLH</sub> |            | 5                      | 310  | 620  |       |
|                                     |            | 10                     | 125  | 250  | ns    |
|                                     |            | 15                     | 90   | 180  | 1     |
| Propagation Delay Time              |            | 5                      | 150  | 300  |       |
| (Inhibit): High-to-Low              |            | 10                     | 60   | 120  | l ns  |
| Level, tPHL(INH)                    |            | 15                     | 40   | 80   | 1     |
| Level en Historia et                |            | 5                      | 250  | 500  |       |
| Low-to-High Level,                  |            | 10                     | 100  | 200  | ns    |
| <sup>t</sup> PLH(INH)               |            | 15                     | 70   | 140  | 1     |
| Transision Time                     |            | 5                      | 100  | 200  |       |
| Transition Time,                    |            | 10                     | 50   | 100  | ns    |
| <sup>t</sup> THL <sup>, t</sup> TLH |            | 15                     | 40   | 80   | ]     |
| Input Capacitance CIN               | Any        | Input                  | 5    | 7.5  | pF    |

**TEST CIRCUITS** 



Fig. 14 - Quiescent device current,



Fig. 15 - Input voltage.



4.0

Dimensions in parentheses are in millimeters and are derived from the basic inch dimensions as indicated. Grid graduations are in mils  $(10^{-3} \text{ inch})$ .

Dimensions and Pad Layout for the CD4086BH



Fig. 16 - Input leakage current.

in in inge



### **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                |              |              |
| CD4086BE              | Active | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | -55 to 125   | CD4086BE     |
| CD4086BE.A            | Active | Production    | PDIP (N)   14  | 25   TUBE             | Yes  | NIPDAU        | N/A for Pkg Type   | -55 to 125   | CD4086BE     |
| CD4086BF3A            | Active | Production    | CDIP (J)   14  | 25   TUBE             | No   | SNPB          | N/A for Pkg Type   | -55 to 125   | CD4086BF3A   |
| CD4086BF3A.A          | Active | Production    | CDIP (J)   14  | 25   TUBE             | No   | SNPB          | N/A for Pkg Type   | -55 to 125   | CD4086BF3A   |
| CD4086BM              | Active | Production    | SOIC (D)   14  | 50   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4086BM     |
| CD4086BM.A            | Active | Production    | SOIC (D)   14  | 50   TUBE             | Yes  | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4086BM     |
| CD4086BMT             | Active | Production    | SOIC (D)   14  | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4086BM     |
| CD4086BMT.A           | Active | Production    | SOIC (D)   14  | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -55 to 125   | CD4086BM     |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> **Material type:** When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



### PACKAGE OPTION ADDENDUM

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

OTHER QUALIFIED VERSIONS OF CD4086B, CD4086B-MIL :

• Catalog : CD4086B

• Military : CD4086B-MIL

NOTE: Qualified Version Definitions:

#### • Catalog - TI's standard catalog product

• Military - QML certified for Military and Defense Applications



www.ti.com

### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device    | Package<br>Type | Package<br>Drawing |    | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CD4086BMT | SOIC            | D                  | 14 | 250 | 330.0                    | 16.4                     | 6.5        | 9.0        | 2.1        | 8.0        | 16.0      | Q1               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

23-May-2025



\*All dimensions are nominal

| Device    | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) |
|-----------|--------------|-----------------|------|-----|-------------|------------|-------------|
| CD4086BMT | SOIC         | D               | 14   | 250 | 210.0       | 185.0      | 35.0        |

### TEXAS INSTRUMENTS

www.ti.com

23-May-2025

### TUBE



### - B - Alignment groove width

#### \*All dimensions are nominal

| Device     | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| CD4086BE   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4086BE   | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4086BE.A | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4086BE.A | N            | PDIP         | 14   | 25  | 506    | 13.97  | 11230  | 4.32   |
| CD4086BM   | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |
| CD4086BM.A | D            | SOIC         | 14   | 50  | 506.6  | 8      | 3940   | 4.32   |

# **D0014A**



## **PACKAGE OUTLINE**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm, per side.
- 5. Reference JEDEC registration MS-012, variation AB.



## D0014A

# **EXAMPLE BOARD LAYOUT**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



## D0014A

## **EXAMPLE STENCIL DESIGN**

### SOIC - 1.75 mm max height

SMALL OUTLINE INTEGRATED CIRCUIT



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## **GENERIC PACKAGE VIEW**

## CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# J0014A



## **PACKAGE OUTLINE**

### CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE



NOTES:

- 1. All controlling linear dimensions are in inches. Dimensions in brackets are in millimeters. Any dimension in brackets or parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This package is hermitically sealed with a ceramic lid using glass frit.
- Index point is provided on cap for terminal identification only and on press ceramic glass frit seal only.
  Falls within MIL-STD-1835 and GDIP1-T14.



## J0014A

## **EXAMPLE BOARD LAYOUT**

### CDIP - 5.08 mm max height

CERAMIC DUAL IN LINE PACKAGE





### N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated