

## BQ79826Z-Q1 Automotive 26S/24S Battery Monitor with Smart EIS Engine

#### 1 Features

- 26 Channels
  - 26S 0 to 5.5V range for cell, -2V to 2V range for busbar
  - 143V Abs Max Rating, 9V minimum
  - Busbar support on every channel, except first channel.
  - Stackable up to 128 devices
- Voltage Accuracy
  - <1.7 mV accuracy, -40 to 125C, Cell: 0V to</li> 5.5V
  - Dedicated ADC per channel. Synchronized redundant measurement.
- Passive Cell Balancing with integrated FETs up to 300mA odd/even balancing with programmable PWM control
- Smart EIS Engine
  - Integrated Electrochemical Impedance Spectroscopy measurement engine
  - Impedance Accuracy: 1% (with 1A excitation and  $200u\Omega$  impedance)
  - Measurement frequency: 0.01Hz to 3.5kHz
  - < 5us I/V synchronization from device to device</li>
  - Support for global and local excitation
- Sensor & GPIOs
  - 20 GPIO: Temp Sensor (NTC/PTC), voltage measurement, Interrupt
  - SPI / I<sup>2</sup>C Interface
  - Temperature Threshold (Active / Sleep)
  - Pressure Threshold / Peak Detector (Active / Sleep)
  - On-chip memory for one-time custom programming
- **Diagnostics & Protection** 
  - Monitoring
    - Low Power Monitoring Mode (<20uA power consumption)
    - Cell Over-voltage, Under-voltage (OVUV)
    - Cell Over-temperature, Under-temperature (OTUT)
    - 2x die temperature monitors
    - Supply (BAT)
    - Open Wire Detection
  - Reverse Wake Up based on selectable faults
  - Redundancy Paths
    - Cell Voltage
    - GPIO/NTC Voltage

- Limp Home Mode
- Diagnostics
  - Automatic diagnostics during cell balancing in active mode
- Functional Safety Compliant
  - Developed under ISO26262
  - System and hardware capability up to ASIL-
- Upgraded Daisy Chain Interface
  - 2Mbps bus speed, Up to 4Mbps with dual SPI
  - <+/-5us device to device synchronization</p>
  - Closed Loop BCI: 200mA, Open Loop BCI: 300mA
  - Isolation: Transformer or capacitor-only
  - FDTI Time: <100ms for 800V packs or 250 cells
  - Support for stack, ring, multidrop, and split-ring
  - Device-to-device automatic communications balancing
- Power
  - Integrated DC-DC Converter
  - Shutdown: <10uA</li>
  - Sleep Mode with monitoring: As low as 20uA
  - Active Mode: <5mA
- Package
  - 100-pin QFP, 4mm pitch
  - PowerPad on bottom

## 2 Applications

- EV Electric Vehicles
- ESS Energy Storage Systems

## 3 Description

The BQ79826Z-Q1 is a new high-cell count 26S stackable battery monitor that includes integrated electrochemical impedance spectroscopy (EIS) engine. The EIS engine provides a new way to detect impedance changes in the cell that allows for monitoring of aging, temperature, SoC, thermal runaway and many other cell parameters. In addition, the device incorporates an intelligent sensor controller to enable easier and more reliable sensor measurements.

#### **Package Information**

| PART NUMBER | PACKAGE (1) | BODY SIZE (NOM) |
|-------------|-------------|-----------------|
| BQ79826Z-Q1 | HTQFP (100) | 12mm x 12mm     |

For all available packages, see the package option addendum at the end of the data sheet.





**Battery Management System** 



## **Table of Contents**

| 1 Features                                           | 5.4 Trademarks7                                      |
|------------------------------------------------------|------------------------------------------------------|
| 2 Applications                                       | 5.5 Electrostatic Discharge Caution                  |
| 3 Description                                        | 5.6 Glossary7                                        |
| 4 Pin Configuration and Functions4                   | 6 Mechanical, Packaging, and Orderable Information 7 |
| 5 Device and Documentation Support7                  | 6.1 Package Option Addendum                          |
| 5.1 Documentation Support7                           | 6.2 Tape and Reel Information                        |
| 5.2 Receiving Notification of Documentation Updates7 |                                                      |
| 5.3 Support Resources7                               |                                                      |



## 4 Pin Configuration and Functions

See the GPIO Configuration Table for the full GPIO functions list and behavior. Most GPIO functions are listed in the pin-outs, but some functions that move or interact with other pins are not fully described in Section 4.



Figure 4-1. BQ79826Z Pin Configuration

**Table 4-1. Pin Functions** 

| Pin Name |                | Туре | Description                                                                                                                       |
|----------|----------------|------|-----------------------------------------------------------------------------------------------------------------------------------|
| BQ79826Z | No             |      |                                                                                                                                   |
| NC       | 1              | NC   | Do not connect. Not internally connected to the die.                                                                              |
| NC       | 2              | NC   | Do not connect. Not internally connected to the die.                                                                              |
| NC       | 3              | NC   | Do not connect. Not internally connected to the die.                                                                              |
| NC       | 4              | NC   | Do not connect. Not internally connected to the die.                                                                              |
| BATPWR   | 5              | Р    | Power supply input to the DC-DC converter. Connect to BAT.                                                                        |
| BAT      | 6              | Р    | Power supply input and top of module measurement input. Connect to the top cell of the battery module. Bypass a capacitor to VSS. |
| СВхх     | Odd Pins 7-23  | l    | Cell balance connection.  Require differential RC filter, which the filter resistor also set the internal balance current.        |
| VCxx     | Even Pins 8-22 | 1    | Cell voltage sense input. Connect to the positive terminal of cell below. Requires differential RC filter.                        |
| NC       | 24             | NC   | Do not connect. Not internally connected to the die.                                                                              |
| NC       | 25             | NC   | Do not connect. Not internally connected to the die.                                                                              |
| NC       | 26             | NC   | Do not connect. Not internally connected to the die.                                                                              |
| СВхх     | Odd Pins 27-63 | I    | Cell balance connection.  Require differential RC filter, which the filter resistor also set the internal balance current.        |



## **Table 4-1. Pin Functions (continued)**

| Pin Nan                   | 10              | Type | Description                                                                                                                                |  |  |  |  |  |
|---------------------------|-----------------|------|--------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| BQ79826Z                  | No              | Type | Description                                                                                                                                |  |  |  |  |  |
| •                         | Even Pins 28-62 | ı    | O.H Harris and Street                                                                                                                      |  |  |  |  |  |
| VCxx                      | Even Pins 28-62 | 1    | Cell voltage sense input.  Connect to the positive terminal of cell below. Requires differential RC filter.                                |  |  |  |  |  |
| REF_CAP                   | 64              | R    | 1st ADC reference output pin, bypass with a capacitor to REF_VSS.                                                                          |  |  |  |  |  |
| REF_VSS                   | 65              | GND  | Ground connection for the precision reference REF_CAP and TSREF. Connect to VSS, please refer layout guidance for layout.                  |  |  |  |  |  |
| TSREF                     | 66              | R    | 2nd ADC reference output pin, also provides bias voltage for thermistor. Bypass TSREF with a capacitor to REF_VSS.                         |  |  |  |  |  |
| GPIO20                    | 67              | I/O  | GPIOx can be used as general-purpose input/output like digital I/O, an                                                                     |  |  |  |  |  |
| GPIO19                    | 68              | I/O  | input, etc.                                                                                                                                |  |  |  |  |  |
| GPIO18                    | 69              | I/O  |                                                                                                                                            |  |  |  |  |  |
| GPIO17 / INT5             | 70              | I/O  |                                                                                                                                            |  |  |  |  |  |
| GPIO16 / nCSS1            | 71              | I/O  | Selectable as SPI controller (hub) interface to peripheral devices or GPIO.                                                                |  |  |  |  |  |
| GPIO15 / CSDI / INT4      | 72              | I/O  |                                                                                                                                            |  |  |  |  |  |
| GPIO14 / CSDO             | 73              | I/O  |                                                                                                                                            |  |  |  |  |  |
| GPIO13 / CSCLK            | 74              | I/O  |                                                                                                                                            |  |  |  |  |  |
| GPIO12                    | 75              | I/O  | GPIOx can be used as general-purpose input/output like digital I/O, analog                                                                 |  |  |  |  |  |
| GPIO11                    | 76              | I/O  | input, etc.                                                                                                                                |  |  |  |  |  |
| GPIO10 / I2C_SDA          | 77              | I/O  | Selectable as I2C controller (hub) or GPIO.                                                                                                |  |  |  |  |  |
| GPIO9 / INT3 /<br>I2C_SCL | 78              | I/O  |                                                                                                                                            |  |  |  |  |  |
| GPIO8 / EIS_PWM           | 79              | I/O  | GPIOx can be used as general-purpose input/output like digital I/O, analog input, etc.  Electrochemical impedance spectroscopy PWM output. |  |  |  |  |  |
| GPIO7 / nPCS / INT2       | 80              | I/O  | Selectable as SPI device control or GPIO.                                                                                                  |  |  |  |  |  |
| GPIO6 / PSDO              | 81              | I/O  |                                                                                                                                            |  |  |  |  |  |
| GPIO5 / PSDI / SMON       | 82              | I/O  |                                                                                                                                            |  |  |  |  |  |
| GPIO4 / PSCLK             | 83              | I/O  |                                                                                                                                            |  |  |  |  |  |
| GPIO3 / NFAULT / INT1     | 84              | I/O  | Selectable as NFAULT interrupt pin or GPIO                                                                                                 |  |  |  |  |  |
| EIS_SRP                   | 85              | I/O  | GPIOx can be used as general-purpose input/output like digital I/O, analog                                                                 |  |  |  |  |  |
| EIS_SRN                   | 86              | I/O  | input, etc.  Electrochemical impedance spectroscopy differential current sense input.                                                      |  |  |  |  |  |
| VIO                       | 87              | Р    | Input supply voltage for GPIOs. Connect directty to AVDD or an external IO supply.                                                         |  |  |  |  |  |
| AVDD                      | 88              | Р    | Regulated output. AVDD supplies the internal analog circuits as well as up to xxmA of external Load. Bypass AVDD with a capacitor to AVSS  |  |  |  |  |  |
| AVSS                      | 89              | GND  | Analog reference ground.                                                                                                                   |  |  |  |  |  |
| DVDD                      | 90              | R    | Digitial supply. Connect cap from DVDD_CAP to DVSS.                                                                                        |  |  |  |  |  |
| VSS                       | 91              | GND  | Digital ground. Bonded to pad.                                                                                                             |  |  |  |  |  |
| LDOIN                     | 92              | I/O  | Regulated supply input. Connect to the output of the DC-DC buck converter. Bypass LDOIN to VSS with a capacitor.                           |  |  |  |  |  |
| COMLP                     | 93              | I/O  | AC coupled bi-directional I/O pin for daisy chain (VIF) communication. Do                                                                  |  |  |  |  |  |
| COMLN                     | 94              | I/O  | not apply external DC voltage to this pin. Connect to COMHN/P of adjacent device through proper isolation. Leave disconnected if not used. |  |  |  |  |  |
| COMHN 95                  |                 | I/O  | as the among it proper residues Estate disconfinenced in not used.                                                                         |  |  |  |  |  |
| COMHP                     | 96              | I/O  |                                                                                                                                            |  |  |  |  |  |
| MODE                      | 97              | I/O  | Connect resistor to ground. Configures the settings for AVDD status during SHUTDOWN and DEEPSLEEP and device multidrop or non-multidrop.   |  |  |  |  |  |
| NC                        | 98              | NC   | Do not connect. Not internally connected to the die.                                                                                       |  |  |  |  |  |



## **Table 4-1. Pin Functions (continued)**

| Pin Nan  | ne          | Туре | Description                                                            |
|----------|-------------|------|------------------------------------------------------------------------|
| BQ79826Z | BQ79826Z No |      |                                                                        |
| SW       | SW 99       |      | DC-DC switch node. Connect to inductor.                                |
| BTSP     | BTSP 100    |      | Buck converter bootstrap. Connect bootstrap capacitor from BTSP to SW. |

P = Power, GND = Device ground, R = reference, I = Cell or BB Input, I/O = Input/Output, NC = No connect

## **Mode Pin Configuration**

The MODE pin must be configured with a resistor to ground ( $R_{MODE}$ ). The resistor is chosen based on the operating mode and the devices communication type as either as non-multidrop or multidrop device.

## **Table 4-2. MODE Pin Configuration**

| R <sub>MODE</sub> Value              | AVDD Mode in SHUTDOWN and DEEP SLEEP | Multidrop |
|--------------------------------------|--------------------------------------|-----------|
| R <sub>MODE</sub> < 413kΩ or Open    | ON                                   | No        |
| 132kΩ < R <sub>MODE</sub> < $168$ kΩ | ON                                   | Yes       |
| 49kΩ < R <sub>MODE</sub> < $63$ kΩ   | OFF                                  | Yes       |
| $R_{MODE} < 21k\Omega$               | OFF                                  | No        |



## 5 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 5.1 Documentation Support

#### 5.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 5.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 5.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 5.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 5.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

## 6 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



## 6.1 Package Option Addendum

**Packaging Information** 

| Orderable Device | Status <sup>(1)</sup> | Package Type | Package<br>Drawing | Pins | Package Qty | Eco Plan <sup>(2)</sup> | Lead/Ball Finish <sup>(6)</sup> | MSL Peak<br>Temp <sup>(3)</sup> | Op Temp (°C) | Device<br>Marking <sup>(4) (5)</sup> |
|------------------|-----------------------|--------------|--------------------|------|-------------|-------------------------|---------------------------------|---------------------------------|--------------|--------------------------------------|
| PBQ79826ZQPZSQ1  | PRE_PROD              | HTQFP        | PZS                | 100  | 1000        | Call TI                 | Call TI                         | Call TI                         | -40 to 125C  | PBQ79826ZQ                           |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by

Green (RoHS & no Sb/Br): 11 defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material).

- (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



## 6.2 Tape and Reel Information



# TAPE DIMENSIONS KO P1 BO BO Cavity A0

| ension designed to accommodate the component width     |
|--------------------------------------------------------|
| ension designed to accommodate the component length    |
| ension designed to accommodate the component thickness |
| all width of the carrier tape                          |
| between successive cavity centers                      |
|                                                        |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Devi          | ice    | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width W1<br>(mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|--------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| PBQ79826<br>1 | ZQPZSQ | HTQFP           | PZS                | 100  | 2000 | 330                      | 16.4                     | 15         | 15         | 2          | 20         | 24        | 2                |



| Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| PBQ79826ZQPZSQ1 | HTQFP        | PZS             | 100  | 2000 | 360         | 350        | 45          |



#### 6.3 Mechanical Data

#### **EXAMPLE BOARD LAYOUT**

#### **PZS0100A**

# PowerPAD $^{\text{\tiny TM}}$ HTQFP - 1.2 mm max height

PLASTIC QUAD FLATPACK



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
  7. Vias are optional depending on application, refer to device data sheet. If some or all are implemented, recommended via locations
- This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).





## **EXAMPLE STENCIL DESIGN**

## **PZS0100A**

# PowerPAD <sup>™</sup>HTQFP - 1.2 mm max height

PLASTIC QUAD FLATPACK



NOTES: (continued)

- 9. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 10. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated