# BQ77207 Voltage and Temperature Protection for 3-Series to 7-Series Cell Li-Ion **Batteries with Internal Delay Timer** #### 1 Features - 3-series cell to 7-series cell protection - High-accuracy overvoltage protection - ± 10mV at 25°C - ± 20mV from 0°C to 60°C - Overvoltage protection options from 3.55V to 5.1V - Undervoltage protection with options from 1.0V to - Open-wire connection detection - Overtemperature protection using NTC or PTC - Random cell connection - Functional safety-capable - Fixed internal delay timers - Fixed detections thresholds - Fixed output drive type for each of COUT and **DOUT** - Active high or active low - Active high drive to 6V - Open drain with ability to be pulled up externally to VDD - Low power consumption I<sub>CC</sub> is approximately 1µA $(V_{CELL(ALL)} < V_{OV})$ - Low leakage current per cell input < 100nA with open-wire detection disabled - · Package footprint option - 12-pin WSON with 0.5mm lead pitch ### 2 Applications - Protection for Li-ion battery packs used in: - Handheld garden tools - Handheld power tools - Cordless vacuum cleaners - UPS battery backup - Light electric vehicles (eBike, eScooter, pedal assist bicycles) ## 3 Description The BQ77207 family of products provides a range of voltage and temperature monitoring including overvoltage (OVP), undervoltage (UVP), open wire (OW), and overtemperature (OT) protection for Liion battery pack systems. Each cell is monitored independently for overvoltage, undervoltage, and open-wire conditions. With the addition of an external NTC or PTC thermistor, the device can detect overtemperature conditions. In the BQ77207 device, an internal delay timer initiated upon detection of an overvoltage, undervoltage, open-wire, overtemperature or condition. Upon expiration of the delay timer, the respective output is triggered into its active state (either high or low, depending on the configuration). The overvoltage triggers the COUT pin if a fault is detected, and undervoltage triggers the DOUT pin if a fault is detected. If an overtemperature or open-wire fault is detected, then both the DOUT and COUT will be triggered. For quicker production-line testing, the BQ77207 device provides a Customer Test Mode (CTM) with greatly reduced delay time. #### **Device Information Table** | PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE (NOM) | | | |-------------|------------------------|-----------------|--|--| | BQ7720700 | WSON (12) | 3.0mm × 2.0mm | | | For available catalog packages, see the orderable addendum at the end of the data sheet and the Device Comparison Table Simplified Schematic # **Table of Contents** | 1 Features | 1 | 8 Application and Implementation | 12 | |--------------------------------------|---|------------------------------------------------------|------| | 2 Applications | 1 | 8.1 Application Information | 12 | | 3 Description | | 8.2 Systems Example | | | 4 Device Comparison Table | 3 | 9 Power Supply Recommendations | | | 5 Pin Configuration and Functions | 3 | 10 Layout | 16 | | 6 Specifications | 4 | 10.1 Layout Guidelines | | | 6.1 Absolute Maximum Ratings | | 10.2 Layout Example | | | 6.2 ESD Ratings | | 11 Device and Documentation Support | | | 6.3 Recommended Operating Conditions | 4 | 11.1 Third-Party Products Disclaimer | | | 6.4 Thermal Information | 4 | 11.2 Receiving Notification of Documentation Updates | . 17 | | 6.5 DC Characteristics | 5 | 11.3 Support Resources | 17 | | 6.6 Timing Requirements | | 11.4 Trademarks | 17 | | 7 Detailed Description | | 11.5 Electrostatic Discharge Caution | 17 | | 7.1 Overview | | 11.6 Glossary | 17 | | 7.2 Functional Block Diagram | 8 | 12 Revision History | 17 | | 7.3 Feature Description | 8 | 13 Mechanical, Packaging, and Orderable | | | 7.4 Device Functional Modes | | Information | 18 | | | | | | # **4 Device Comparison Table** | PART NUMBER | T <sub>A</sub> | PACKAGE | PACKAGE DESIGNATOR | OVP (V) | OV HYSTERESIS (V) | OVP OUTPUT<br>DELAY | UVP (V) | |--------------------------|----------------|-------------|--------------------|------------|-------------------|---------------------------------|-----------| | BQ7720700 | -40°C to 110°C | 12-Pin WSON | DSS | 4.325 | 0.100 | 1 s | 2.25 | | BQ7720701 | -40°C to 110°C | 12-Pin WSON | DSS | 4.275 | 0.100 | 1 s | 2.0 | | BQ7720702 | -40°C to 110°C | 12-Pin WSON | DSS | 4.275 | 0.100 | 4 s | 2.0 | | BQ7720704 | -40°C to 110°C | 12-Pin WSON | DSS | 4.275 | 0.05 | 1 s | 2.0 | | BQ7720705 | -40°C to 110°C | 12-Pin WSON | DSS | 4.275 | 0.100 | 1 s | 2.5 | | BQ77207xy <sup>(1)</sup> | -40°C to 110°C | 12-Pin WSON | DSS | 3.55 – 5.1 | 0.05, 0.100 | 0.25 s, 0.5 s, 1 s,<br>2 s, 4 s | 1.0 – 3.5 | | PART NUMBER<br>(CONT.) | UV HYSTERESIS (V) | UVP OUTPUT DELAY | OT (°C) | ow | LATCH | OUTPUT DRIVE | TAPE AND REEL | |--------------------------|-------------------|-----------------------|---------------------------|----------------------|-------------------|-------------------------------------------------------------------------------------------------------|---------------| | BQ7720700 | 0.100 | 1 s | 70 | Enabled | Disabled | Active High 6V | BQ7720700DSSR | | BQ7720701 | 0.100 | 1 s | 80 | Enabled | Disabled | Active High 6V | BQ7720701DSSR | | BQ7720702 | 0.100 | 2 s | 80 | Enabled | Disabled | Active High 6V | BQ7720702DSSR | | BQ7720704 | 0.100 | 1 s | 83 | Enabled | Disabled | COUT = Open Drain Active Pulldown, DOUT = Active High 6V | BQ7720704DSSR | | BQ7720705 | 0.100 | 1 s | 75 | Disabled | Disabled | Active High 6V | BQ7720705DSSR | | BQ77207xy <sup>(1)</sup> | 0.05, 0.100 | 0.25 s, 0.5 s, 1s, 2s | 62, 65, 70, 75,<br>80, 83 | Enabled,<br>Disabled | Enabled, Disabled | Open Drain Active<br>Pulldown, Open Drain<br>Inactive Pulldown,<br>Active High 6V, Active<br>High VDD | TBD | (1) For future options, contact TI for more information. # **5 Pin Configuration and Functions** Figure 5-1. BQ77207 Pin Diagram ## 12-Pin Functions | NO. | NAME | TYPE <sup>(1)</sup> | DESCRIPTION | |-----|------|---------------------|-----------------------------------------------------------------------------------------------------| | 1 | VDD | Р | Power supply | | 2 | V7 | I | Sense input for positive voltage of the seventh cell from the bottom of the stack | | 3 | V6 | I | Sense input for positive voltage of the sixth cell from the bottom of the stack | | 4 | V5 | I | Sense input for positive voltage of the fifth cell from the bottom of the stack | | 5 | V4 | I | Sense input for positive voltage of the fourth cell from the bottom of the stack | | 6 | V3 | I | Sense input for positive voltage of the third cell from the bottom of the stack | | 7 | V2 | I | Sense input for positive voltage of the second cell from the bottom of the stack | | 8 | V1 | I | Sense input for positive voltage of the first cell from the bottom of the stack | | 9 | VSS | Р | Electrically connected to IC ground and negative terminal of the lowest cell in the stack | | 10 | COUT | 0 | Output drive for overvoltage, open wire, and overtemperature. It can be left floating if not used. | | 11 | DOUT | 0 | Output drive for undervoltage, open wire, and overtemperature. It can be left floating if not used. | | 12 | TS | I | Temperature sensor input. If not used, leave it NC. | (1) I = Input, O = Output, P = Power Connection # **6 Specifications** ## **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | MIN | MAX | UNIT | |-------------------------------------------|---------------------------|------|-----|------| | Supply voltage range | VDD - VSS (2) | -0.3 | 45 | V | | Input voltage range | Vn - VSS where n = 1 to 7 | -0.3 | 45 | V | | Input voltage range | TS | -0.3 | 1.5 | V | | Output voltage range | COUT - VSS, DOUT - VSS | -0.3 | 45 | V | | Functional temperature, T <sub>FUNC</sub> | | -40 | 110 | °C | | Storage temperature, T <sub>STG</sub> | | -65 | 150 | °C | - (1) Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. - (2) DC Voltage applied on this pin should be limited to a maximum of 40 V. Stresses to this pin at voltages beyond this level, up to the 45-V specified maximum level, should be limited to short transients. # 6.2 ESD Ratings | | | | VALUE | UNIT | |-------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|-------|------| | N. Flactor Asticulia di con e | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | | V <sub>(ESD)</sub> | Electrostatic discriarge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins, all pins <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. # **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------|--------------------------------------------------------------------|-----|---------|------| | $V_{DD}$ | Supply voltage <sup>(1)</sup> | 5 | 38.5 | V | | \/ | Input voltage range of Vn - Vn-1 where n = 2 to 7 and V1 - VSS TS | 0 | 5 | V | | VIN | TS | 0 | 1.5 | V | | V <sub>CTM</sub> | Customer Test Mode Entry V <sub>DD</sub> > V7 + V <sub>CTM</sub> | 12 | 13 | V | | C <sub>TS</sub> | Total capacitance on the TS Pin | | 200 | pF | | T <sub>A</sub> | Ambient temperature | -40 | 85 | °C | | TJ | Junction temperature | -65 | 150 | °C | (1) $V_{DD}$ is equal to top of stack voltage. #### 6.4 Thermal Information | | | DEVICE | | |------------------------|----------------------------------------------|---------|------| | | THERMAL METRIC <sup>(1)</sup> | DSS | UNIT | | | | 12 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 67.3 | °C/W | | R <sub>0</sub> JC(top) | Junction-to-case (top) thermal resistance | 68.6 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 35.9 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 2.9 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 35.9 | °C/W | # 6.4 Thermal Information (continued) | | | DEVICE | | |----------------------|----------------------------------------------|---------|------| | | THERMAL METRIC <sup>(1)</sup> | DSS | UNIT | | | | 12 PINS | | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 14 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. ## 6.5 DC Characteristics Typical values stated where $T_A$ = 25°C and VDD = 25 V, MIN/MAX values stated where $T_A$ = -40°C to 85°C and VDD = 5 V to 38.5 V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------|--------------------------------------|----------------------------------------------------------------------------------------|------|-----------------------|------|------| | OVER VOLTAG | E PROTECTION (OV) | | | | - | | | V <sub>OV</sub> | OV Detection Range | | 3.55 | | 5.1 | V | | V <sub>OV_STEP</sub> | OV Detection Steps | | | 25 | | mV | | | OV Detection Hysteresis | Selected OV Hysteresis depends on part number. See device selection table for details. | | V <sub>OV</sub> – 50 | | mV | | V <sub>OV_HYS</sub> | OV Detection Hysteresis | Selected OV Hysteresis depends on part number. See device selection table for details. | , | V <sub>OV</sub> – 100 | | mV | | | OV Detection Accuracy | T <sub>A</sub> = 25°C | -10 | | 10 | mV | | V <sub>OV_ACC</sub> | OV Detection Accuracy | 0°C ≤ T <sub>A</sub> ≤ 60°C | -20 | | 20 | mV | | | OV Detection Accuracy | -40°C ≤ T <sub>A</sub> ≤ 110°C | -50 | | 50 | mV | | UNDER VOLTA | GE PROTECTION (UV) | | | | - | | | V <sub>UV</sub> | UV Detection Range | | 1.0 | | 3.5 | V | | V <sub>UV_STEP</sub> | UV Detection Steps | | | 50 | | mV | | _ | UV Detection Hysteresis | Selected OV Hysteresis depends on part number. See device selection table for details. | | V <sub>UV</sub> + 50 | | mV | | V <sub>UV_HYS</sub> | | Selected OV Hysteresis depends on part number. See device selection table for details. | | V <sub>UV</sub> + 100 | | mV | | ., | UV Detection Accuracy | T <sub>A</sub> = 25°C | -30 | | 30 | mV | | V <sub>UV_ACC</sub> | UV Detection Accuracy | -40 ≤ T <sub>A</sub> ≤ 110°C | -50 | | 50 | mV | | V <sub>UV_MIN</sub> | UV Detection Disabled Threshold | Vn - Vn-1 where n = 2 to 7 and V1 - VSS | 450 | 500 | 550 | mV | | OVER TEMPER | RATURE PROTECTION (OT) | | | | 1 | | | T <sub>OT</sub> | OT Detection Range | Available options: 62°C, 65°C, 70°C, 75°C, 80°C, 83°C | 62.0 | | 83.0 | °C | | | | | | 2850 | | | | | | | | 2570 | | | | В | NTC OT Detection External | | , | 2195 | | 0 | | R <sub>OT_EXT_NTC</sub> | Resistance | | | 1915 | | Ω | | | | | | 1651 | | | | | | | | 1525 | | | | R <sub>OT_EXT_PTC</sub> | PTC OT Detection External Resistance | | | 111100 | | Ω | | T <sub>OT_ACC</sub> (1) | OT Detection Accuracy (NTC) | | -5 | | 5 | °C | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback # 6.5 DC Characteristics (continued) Typical values stated where $T_A = 25^{\circ}C$ and VDD = 25 V, MIN/MAX values stated where $T_A = -40^{\circ}C$ to 85°C and VDD = 5 V to 38.5 V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP N | /IAX | UNIT | |--------------------------------|----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-------|------|------| | | | | | -10 | | °C | | T <sub>OT_HYS</sub> (2) | OT Detection Hysteresis (NTC) | | 4 | 1186 | | Ω | | | | | | 3530 | | Ω | | R <sub>TC</sub> | Internal Pull Up Resistor | After TI Factory Trim | 19.4 | 20 2 | 20.6 | kΩ | | UNDER TEMPE | ERATURE PROTECTION (UT) | | | | | | | T <sub>UT</sub> | UT Detection Threshold | | -30.0 | | 0.0 | °C | | | | | 11 | 1100 | | | | Б | NTC UT Detection External | | 68 | 3900 | | 0 | | R <sub>UT_EXT_NTC</sub> | Resistance | | 42 | 2200 | | Ω | | | | | 26 | 6700 | | | | R <sub>UT_ACC</sub> | UT Detection External<br>Resistance Accuracy | | -2% | | 2% | | | <b>T</b> | LIT Detection Unstancia (NITC) | | | 10 | | °C | | T <sub>UT_HYS</sub> | UT Detection Hysteresis (NTC) | | 17 | 7800 | | Ω | | T <sub>UT_ACC</sub> (1) | UT Detection Accuracy (NTC) | | <b>-</b> 5 | , | 5 | °C | | OPEN WIRE PE | ROTECTION (OW) | | | | , | | | V | OW Detection Threshold | Vn < Vn-1 where n = 2 to 7 | - | -200 | | mV | | $V_{OW}$ | OW Detection Threshold | V1 - VSS | | 500 | | mV | | V <sub>OW_HYS</sub> | OW Detection Hysteresis | Vn < Vn-1 where n = 1 to 7 | V <sub>OW</sub> - | +100 | | mV | | V <sub>OW_ACC</sub> | OW Detection Accuracy | -40 °C ≤ T <sub>A</sub> ≤ 110°C | -25 | | 25 | mV | | SUPPLY AND L | EAKAGE CURRENT | | | , | · · | | | I <sub>CC</sub> | Supply Current | No fault detected. | | 2 | 3.5 | μΑ | | I <sub>CC_FAULT</sub> | Supply Current | Fault detected, COUT active High 6V output, DOUT active low. Other faults | | 20 | 25 | μA | | I <sub>CC_FAULT</sub> | Supply Current | Fault detected, COUT active High 6V output, DOUT active low. UV fault only | | 3 | 5 | μΑ | | . (2) | land Coment at Mc Bins | Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Enabled | -0.3 | | 0.3 | μΑ | | I <sub>IN</sub> <sup>(2)</sup> | Input Current at Vx Pins | Vn - Vn-1 and V1 - VSS = 4V, where n = 2 to 7, Open Wire Disabled | -0.1 | | 0.1 | μA | | OUTPUT DRIVI | E, COUT and DOUT, CMOS ACTIVE | HIGH VERSIONS ONLY | | | • | | | | Output Drive Voltage for COUT and DOUT, Active High 6V | Vn - Vn-1 or V1 - VSS > V <sub>OV</sub> , where<br>n = 2 to 7, VDD = 25V, I <sub>OH</sub> = 100 μA<br>measured out of COUT, DOUT pin. | 6 | | | ٧ | | | Output Drive Voltage for COUT and DOUT, Active High VDD | VDD - $V_{COUT}$ or $V_{DOUT}$ , $Vn$ - $Vn$ -1 or $V1$ - $VSS > V_{OV}$ , where $n$ = 2 to 7, $I_{OH}$ = 10 $\mu$ A measured out of COUT, DOUT pin. | 0 | 1 | 1.5 | V | | V <sub>OUT_</sub> AH | Output Drive Voltage for COUT and DOUT, Active High 6V | VDD - $V_{COUT}$ or $V_{DOUT}$ , If 6 of 7 cells are short circuited and only one cell remains powered and > $V_{OV}$ , VDD = $V_{X}$ (cell voltage), $I_{OH}$ = 100 $\mu$ A, | 0 | 1 | 1.5 | V | | | Output Drive Voltage for COUT and DOUT, Active High 6V and VDD | Vn - Vn-1 and V1 - VSS < $V_{OV}$ , where n = 2 to 7, VDD = 25 V, $I_{OH}$ = 100 $\mu A$ measured into pin | | 250 | 400 | mV | | R <sub>OUT_AH</sub> | Internal Pull Up Resistor | | 80 | 100 | 120 | kΩ | ## 6.5 DC Characteristics (continued) Typical values stated where $T_A$ = 25°C and VDD = 25 V, MIN/MAX values stated where $T_A$ = -40°C to 85°C and VDD = 5 V to 38.5 V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | | |----------------------------------------------------------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--| | I <sub>OUT_AH_H</sub> | OUT Source Current (during OV) | Vn - Vn-1 or V1 - VSS > V <sub>OV</sub> , where<br>n = 2 to 7, VDD = 25 V, OUT = 0V.<br>Measured out of COUT, DOUT pin | | | 6.5 | mA | | | | | I <sub>OUT_AH_L</sub> | OUT Sink Current (no OV) | Vn - Vn-1 and V1 - VSS < V <sub>OV</sub> , where n = 2 to 7, VDD = 25 V, OUT = VDD. Measured into COUT, DOUT pin | 0.3 | | 3 | mA | | | | | OUTPUT DRIVE, COUT and DOUT, NCH OPEN DRAIN ACTIVE LOW VERSIONS ONLY | | | | | | | | | | | V <sub>OUT_AL</sub> | Output Drive Voltage for COUT and DOUT, Active Low | $Vn$ - $Vn$ -1 or $V1$ - $VSS$ > $V_{OV}$ , where $n$ = 2 to 7, $VDD$ = 25 $V$ , $I_{OH}$ = 100 $\mu$ A measured into COUT, DOUT pin. | | 250 | 400 | mV | | | | | I <sub>OUT_AL_L</sub> | OUT Source Current (during OV) | Vn - Vn-1 or V1 - VSS > V <sub>OV</sub> , where<br>n = 2 to 7, VDD = 25 V, OUT = VDD.<br>Measured into COUT, DOUT pin. | 0.3 | | 3 | mA | | | | | I <sub>OUT_AL_H</sub> | OUT Sink Current (no OV) | Vn - Vn-1 and V1 - VSS < V <sub>OV</sub> , where n = 2 to 7, VDD = 25 V, OUT = VDD. Measured out of COUT, DOUT pin. | | | 100 | nA | | | | <sup>(1)</sup> Assured by design. This accuracy assumes the external resistance is within ±2% of the R\_OT\_EXT values for the corresponding temperature threshold. ## 6.6 Timing Requirements Typical values stated where $T_A$ = 25°C and VDD = 25 V, MIN/MAX values stated where $T_A$ = -40°C to 85°C and VDD = 5 V to 38.5 V (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | | | |------------------------|---------------------------------------------------------|--------------------------------------------------|------|------|-----|------|--|--| | | | | | 0.25 | | s | | | | tov_delay | | | | 0.5 | | s | | | | | OV Delay Time | | | 1 | | s | | | | | | | | 2 | | | | | | | | | | 4 | | s | | | | | | | | 0.25 | | s | | | | | UV Delay Time | | | 0.5 | | s | | | | t <sub>UV_DELAY</sub> | OV Delay Time | | | 1 | | s | | | | | | | | 2 | | S | | | | t <sub>OT_DELAY</sub> | OT Delay Time | | | 4 | | s | | | | t <sub>OW_DELAY</sub> | OW Delay Time | | | 4 | | s | | | | t <sub>DELAY_ACC</sub> | Delay Time Accuracy | For 0.25s, 0.5s delays | -128 | | 128 | ms | | | | t <sub>DELAY_ACC</sub> | Delay Time Accuracy | For 1s delays | -150 | | 150 | ms | | | | t <sub>DELAY_DR</sub> | Delay time drift across operating temp | For all delays other than 0.25s, 0.5s, 1s delays | -10% | | 10% | | | | | t <sub>CTM_DELAY</sub> | Fault Detection Delay Time during<br>Customer Test Mode | See Customer Test Mode. | | 50 | | ms | | | Copyright © 2024 Texas Instruments Incorporated <sup>(2)</sup> Assured by design ## 7 Detailed Description #### 7.1 Overview The BQ77207 family of devices provides a range of voltage and temperature monitoring including overvoltage (OVP), undervoltage (UVP), open wire (OW), and overtemperature (OT) protection for Li-ion battery pack systems. Each cell is monitored independently for overvoltage, undervoltage, and open-wire conditions. With the addition of an external NTC thermistor, the device can detect overtemperature conditions. An internal delay timer is initiated upon detection of an overvoltage, undervoltage, open-wire, or overtemperature condition. Upon expiration of the delay timer, the respective output is triggered into its active state (either high or low depending on the configuration). The overvoltage triggers the COUT pin if a fault is detected, and undervoltage triggers the DOUT pin if a fault is detected. If an undertemperature, overtemperature, or open-wire fault is detected, then both the DOUT and COUT are triggered. For quicker production-line testing, the BQ77207 device provides a Customer Test Mode (CTM) with greatly reduced delay time. ## 7.2 Functional Block Diagram #### 7.3 Feature Description ### 7.3.1 Voltage Fault Detection In the BQ77207 device, each cell is monitored independently. Overvoltage is detected by comparing the actual cell voltage to a protection voltage reference, $V_{OV}$ . If any cell voltage exceeds the programmed OV value, a timer circuit is activated. When the timer expires, the COUT pin goes from inactive to active state. The timer is reset if the cell voltage falls below the recovery threshold $(V_{OV} - V_{OV\_HYS})$ . Undervoltage is detected by comparing the actual cell voltage to a protection voltage reference, $V_{UV}$ . If any cell voltage falls below the programmed UV value, a timer circuit is activated. When the timer expires, the DOUT pin goes from inactive to active state. The timer is reset if the cell voltage rises below the recovery threshold $(V_{UV} + V_{UV\_HYS})$ . Figure 7-2. Timing for Undervoltage Sensing ### 7.3.2 Open Wire Fault Detection In the BQ77207 device, each cell input is monitored independently to determine if the input is connected to a cell or not by applying a 50- $\mu$ A pull down current to ground that is activated for 128 $\mu$ s every 128 ms. If the device detects that Vn < Vn-1 – V<sub>OW</sub> V, then a timer is activated. When the timer expires, the COUT and DOUT pins go from an inactive to active state. The timer is reset if the cell input rises above the recovery threshold (V<sub>OW</sub> + V<sub>OW\_HYS</sub>). To recover both the COUT and DOUT output from active to inactive state, the open wire fault must be cleared (such as the broken connection from the device to the battery needs to be restored), and any other remaining faults (such as existing OVP or UVP faults) need to be cleared as well. ### 7.3.3 Temperature Fault Detection In the BQ77207 device, the TS pin is ratiometrically monitored with an internal pull up resistance $R_{NTC}$ . Overtemperature is detected by evaluating the TS input voltage to determine the external resistance falls below a protection resistance, $R_{OT\_EXT}$ . If the resistance falls below the programmed OT value, a timer circuit is activated. When the timer expires, the COUT and DOUT pins go from inactive to active state. The timer is reset if the resistance rises above the recovery threshold ( $R_{OT} + R_{OT\_HYS}$ ). If external capacitance is added to the TS pin, it needs to be within the spec limit shown in recommended operating conditions. #### Note Texas Instruments does not recommend adding an external capacitor to the TS pin. The capacitance on this pin will affect the TS measurement accuracy if greater than $C_{TS}$ . #### 7.3.4 Oscillator Health Check The device can detect if the internal oscillator slows down below the f<sub>OSC FAULT</sub> threshold. When this occurs then the COUT and DOUT go from inactive to active state. If the oscillator returns to normal then the fault recovers. #### 7.3.5 Sense Positive Input for Vx This is an input to sense each single battery cell voltage. A series resistor and a capacitor across the cell for each input is required for noise filtering and stable voltage monitoring. ### 7.3.6 Output Drive, COUT and DOUT These pins serve as the fault signal outputs, and may be ordered in either active HIGH with drive to 6V or active LOW options configured through internal OTP. The COUT and DOUT will respond per the following table when a fault is detected, if the specific fault is enabled. COUT **FAULT Detected DOUT** Overvoltage Active Inactive Undervoltage Inactive Active Open Wire Active Active Over Temperature Active Active Oscillator Health Active Active Table 7-1. Fault Detection vs COUT and DOUT Action ### 7.3.7 The LATCH Function The device can be enabled to latch the fault signal, which effectively disables the recovery functions of all fault detections. The only way to recover from a fault state when the latch is enabled is a POR of the device. #### 7.3.8 Supply Input, VDD This pin is the unregulated input power source for the IC. A series resistor is connected to limit the current, and a capacitor is connected to ground for noise filtering. #### 7.4 Device Functional Modes #### 7.4.1 NORMAL Mode When COUT and DOUT are inactive (no fault detected) the device operates in NORMAL mode and device is monitoring for voltage, open wire and temperature faults. The COUT and DOUT pins are inactive and if configured: - Active high is low. - Active low is being externally pulled up and is an open drain. #### 7.4.2 FAULT Mode FAULT mode is entered if the COUT or DOUT pins are activated. The OUT pin will either pull high internally, if configured as active high, or will be pulled low internally, if configured as active low. When COUT and DOUT are deactivated the device returns to NORMAL mode. ## 7.4.3 Customer Test Mode Customer Test Mode (CTM) helps to reduce test time for checking the delay timer parameter once the circuit is implemented in the battery pack. To enter CTM, VDD should be set to at least $V_{CTM}$ higher than V7 (see Figure 7-3). The delay timer is greater than 10 ms, but considerably shorter than the timer delay in normal operation. To exit Customer Test Mode, remove the VDD to a V7 voltage differential of 10 V so that the decrease in this value automatically causes an exit. ### **CAUTION** Avoid exceeding any Absolute Maximum Voltages on any pins when placing the part into Customer Test Mode. Also avoid exceeding Absolute Maximum Voltages for the individual cell voltages (VCn–VCn-1) and (V1–VSS). Stressing the pins beyond the rated limits may cause permanent damage to the device. Figure 7-3 shows the timing for the Customer Test Mode. Figure 7-3. Timing for Customer Test Mode ## 8 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## **8.1 Application Information** Changes to the ranges stated in Table 8-1 will impact the accuracy of the cell measurements. Figure 8-1. Application Configuration #### 8.1.1 Design Requirements Changes to the ranges stated in Table 8-1 will impact the accuracy of the cell measurements. Figure 8-1 shows each external component. Table 8-1. Parameters | PARAMETER | EXTERNAL COMPONENT | MIN | NOM | MAX | UNIT | |-----------------------------------|--------------------|-----|------|------|------| | Voltage monitor filter resistance | R <sub>IN</sub> | 900 | 1000 | 1100 | Ω | | PARAMETER | EXTERNAL COMPONENT | MIN | NOM | MAX | UNIT | |------------------------------------|--------------------|------|-----|-----|------| | Voltage monitor filter capacitance | C <sub>IN</sub> | 0.01 | | 0.1 | μF | | Supply voltage filter resistance | R <sub>VD</sub> | 100 | 300 | 1K | Ω | | Supply voltage filter capacitance | C <sub>VD</sub> | 0.05 | 0.1 | 1 | μF | #### Note The device is calibrated using an $R_{IN}$ value = 1 k $\Omega$ . Using a value other than this recommended value changes the accuracy of the cell voltage measurements and $V_{OV}$ trigger level. #### 8.1.2 Detailed Design Procedure Figure 8-2 shows the measurement for current consumption for the product for both VDD and Vx. Figure 8-2. Configuration for IC Current Consumption Test ## 8.1.2.1 Cell Connection Sequence The BQ77207 device can be connected to the array of cells in any order without damaging the device. During cell attachment, the device could detect a fault if the cells are not connected within a fault detection delay period. If this occurs, then COUT and/or DOUT could transition from inactive to active. Both COUT and DOUT can be tied to VSS or VDD to prevent any change in output state during cell attach. ## 8.2 Systems Example In this application example, the choice of a FUSE or FETs is required on the COUT and DOUT pins—configured as an active high drive to 6V outputs. Figure 8-3. 5-Series Cell Configuration with Active High 6V Option When paring with the BQ769x2 or BQ76940 devices, the top cell must be used. For the BQ77207 device to drive the CHG and DSG FETs, the active high 6V option is preferred. Its COUT and DOUT are controlling two N-CH FETs to jointly control the CHG and DSG FETs with the monitoring device. For such joint architecture, the open-wire feature of the BQ77207 device may be affected if the primary protector or monitor device is actively measuring the cells. Care is needed to ensure the $V_{\rm OW}$ spec of the BQ77207 device is met or to choose a version of the BQ77207 device with open wire disabled. When working with a BQ769x2 device, the LOOPSLOW setting of the BQ769x2 device should be set to 0x11 to ensure the BQ77207 $V_{\rm OW}$ spec is met. Figure 8-4. BQ77207 with BQ76952 # 9 Power Supply Recommendations The maximum power supply of this device is 38.5 V on VDD. # 10 Layout # 10.1 Layout Guidelines - Ensure the RC filters for the Vn and VDD pins are placed as close as possible to the target terminal. - The VSS pin should be routed to the CELL terminal. ## 10.2 Layout Example Figure 10-1. Example Layout $\label{eq:copyright @ 2024 Texas Instruments Incorporated}$ Product Folder Links: $\ensuremath{\textit{BQ77207}}$ # 11 Device and Documentation Support ## 11.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. ### 11.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 11.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ## 11.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. #### 11.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ### 11.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## **12 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Changes from Revision B (September 2024) to Revision C (October 2024) | Page | |-----------------------------------------------------------------------|------| | Modified the Device Comparison Table | 3 | | Changes from Revision A (June 2022) to Revision B (September 2024) | Page | | Added the BQ7720704 to Device Comparison Table | | | Changes from Revision * (December 2021) to Revision A (June 2022) | Page | Copyright © 2024 Texas Instruments Incorporated # 13 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: BQ77207 www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | (1) | (2) | | | (5) | (4) | (5) | | (0) | | BQ7720700DSSR | Active | Production | WSON (DSS) 12 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 720700 | | BQ7720700DSSR.A | Active | Production | WSON (DSS) 12 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 720700 | | BQ7720701DSSR | Active | Production | WSON (DSS) 12 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 720701 | | BQ7720701DSSR.A | Active | Production | WSON (DSS) 12 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 720701 | | BQ7720702DSSR | Active | Production | WSON (DSS) 12 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 720702 | | BQ7720702DSSR.A | Active | Production | WSON (DSS) 12 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 720702 | | BQ7720704DSSR | Active | Production | WSON (DSS) 12 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 720704 | | BQ7720704DSSR.A | Active | Production | WSON (DSS) 12 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 720704 | | BQ7720705DSSR | Active | Production | WSON (DSS) 12 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 720705 | | BQ7720705DSSR.A | Active | Production | WSON (DSS) 12 | 3000 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 110 | 720705 | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 23-May-2025 and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. www.ti.com 19-Oct-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | BQ7720700DSSR | WSON | DSS | 12 | 3000 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 | | BQ7720701DSSR | WSON | DSS | 12 | 3000 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 | | BQ7720702DSSR | WSON | DSS | 12 | 3000 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 | | BQ7720704DSSR | WSON | DSS | 12 | 3000 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 | | BQ7720705DSSR | WSON | DSS | 12 | 3000 | 180.0 | 8.4 | 2.25 | 3.25 | 1.05 | 4.0 | 8.0 | Q1 | www.ti.com 19-Oct-2024 #### \*All dimensions are nominal | 7 III GIII IOI IOI IOI IOI III IOI | | | | | | | | |------------------------------------|--------------|-----------------|------|------|-------------|------------|-------------| | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | BQ7720700DSSR | WSON | DSS | 12 | 3000 | 210.0 | 185.0 | 35.0 | | BQ7720701DSSR | WSON | DSS | 12 | 3000 | 210.0 | 185.0 | 35.0 | | BQ7720702DSSR | WSON | DSS | 12 | 3000 | 210.0 | 185.0 | 35.0 | | BQ7720704DSSR | WSON | DSS | 12 | 3000 | 210.0 | 185.0 | 35.0 | | BQ7720705DSSR | WSON | DSS | 12 | 3000 | 210.0 | 185.0 | 35.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4209244/D PLASTIC SMALL OUTLINE - NO LEAD ### NOTES: - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. The package thermal pad must be soldered to the printed circuit board for optimal thermal and mechanical performance. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) - 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271). - 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE - NO LEAD NOTES: (continued) 6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. ### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated