

# AMC23C12-Q1 Automotive, Fast Response, Reinforced Isolated Window Comparator With Adjustable Threshold and Latch Function

#### 1 Features

- AEC-Q100 qualified for automotive applications:
  - Temperature grade 1: –40°C to +125°C, T<sub>A</sub>
- Wide high-side supply range: 3V to 25V
- Low-side supply range: 2.7V to 5.5V
- Adjustable threshold:
  - Window-comparator mode: ±20mV to ±300mV
  - Positive-comparator mode: 600mV to 2.7V
- Reference current for threshold adjustment: 100µA, ±1%
- Trip threshold error: ±1% (max) at 250mV
- Open-drain output with optional latch mode
- Propagation delay: 280ns (typ)
- High CMTI: 55V/ns (min)
- Safety-related certifications:
  - 7000V<sub>PK</sub> reinforced isolation per DIN EN IEC 60747-17 (VDE 0884-17)
  - 5000V<sub>RMS</sub> isolation for 1 minute per UL1577

## 2 Applications

- Overcurrent or overvoltage detection in:
  - HEV/EV charging piles
  - HEV/EV onboard chargers (OBC)
  - **HEV/EV DC/DC converters**
  - **HEV/EV** traction inverters

# 3 Description

The AMC23C12-Q1 is an isolated window comparator with a short response time. The open-drain output is separated from the input circuitry by an isolation barrier that is highly resistant to magnetic interference. This barrier is certified to provide reinforced galvanic isolation of up to 5kV<sub>RMS</sub> according to VDE 0884-17 and UL1577, and supports a working voltage of up to 1kV<sub>RMS</sub>.

The comparison window is centered around 0V, meaning that the comparator trips if the absolute value of the input voltage exceeds the trip threshold value. The trip threshold is adjustable from 20mV to 300mV through a single external resistor. Therefore, the comparison window ranges from ±20mV to ±300mV. When the voltage on the REF pin is greater than 550mV, the negative comparator is disabled and only the positive comparator is functional. The reference voltage in this mode can be as high as 2.7V for monitoring voltage supplies.

In transparent mode (LATCH input tied to GND2) the output follows the input state. In latch mode, the output is cleared on the falling edge of the latch input signal.

The AMC23C12-Q1 is available in an 8-pin, widebody SOIC package and is specified over the full automotive temperature range of -40°C to +125°C.

Package Information

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE <sup>(2)</sup> |
|-------------|------------------------|-----------------------------|
| AMC23C12-Q1 | DWV (SOIC, 8)          | 5.85mm × 11.5mm             |

- For all available packages, see the orderable addendum at the end of the data sheet.
- The package size (length × width) is a nominal value and includes pins, where applicable.



**Typical Application** 



# **Table of Contents**

| 1 Features                                             | 6.2 Functi    |
|--------------------------------------------------------|---------------|
| 2 Applications                                         | 6.3 Featu     |
| 3 Description1                                         | 6.4 Device    |
| 4 Pin Configuration and Functions3                     | 7 Application |
| 5 Specifications4                                      | 7.1 Applic    |
| 5.1 Absolute Maximum Ratings4                          | 7.2 Typica    |
| 5.2 ESD Ratings4                                       | 7.3 Best D    |
| 5.3 Recommended Operating Conditions5                  | 7.4 Power     |
| 5.4 Thermal Information5                               | 7.5 Layou     |
| 5.5 Power Ratings5                                     | 8 Device an   |
| 5.6 Insulation Specifications (Reinforced Isolation) 6 | 8.1 Docur     |
| 5.7 Safety-Related Certifications7                     | 8.2 Recei     |
| 5.8 Safety Limiting Values7                            | 8.3 Suppo     |
| 5.9 Electrical Characteristics8                        | 8.4 Trade     |
| 5.10 Switching Characteristics10                       | 8.5 Electro   |
| 5.11 Timing Diagrams10                                 | 8.6 Gloss     |
| 5.12 Insulation Characteristics Curves11               | 9 Revision    |
| 5.13 Typical Characteristics12                         | 10 Mechani    |
| 6 Detailed Description19                               | Informati     |
| 6.1 Overview 19                                        |               |

|   | 6.2 Functional Block Diagram                        | . 18 |
|---|-----------------------------------------------------|------|
|   | 6.3 Feature Description                             | 20   |
|   | 6.4 Device Functional Modes                         |      |
| 7 | Application and Implementation                      | . 27 |
|   | 7.1 Application Information                         | . 27 |
|   | 7.2 Typical Applications                            |      |
|   | 7.3 Best Design Practices                           | .32  |
|   | 7.4 Power Supply Recommendations                    | .33  |
|   | 7.5 Layout                                          | . 33 |
| В | Device and Documentation Support                    | .34  |
|   | 8.1 Documentation Support                           | . 34 |
|   | 8.2 Receiving Notification of Documentation Updates | .34  |
|   | 8.3 Support Resources                               | . 34 |
|   | 8.4 Trademarks                                      | .34  |
|   | 8.5 Electrostatic Discharge Caution                 | .34  |
|   | 8.6 Glossary                                        | .34  |
| 9 | Revision History                                    | . 34 |
| 1 | 0 Mechanical, Packaging, and Orderable              |      |
|   | Information                                         | . 35 |
|   |                                                     |      |



# **4 Pin Configuration and Functions**



Figure 4-1. DWV Package, 8-Pin SOIC (Top View)

**Table 4-1. Pin Functions** 

|     | PIN   |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|-----|-------|------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME  | TYPE             | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 1   | VDD1  | High-side power  | High-side power supply <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 2   | IN    | Analog input     | Analog input pin to the window comparator                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 3   | REF   | Analog input     | Reference pin that defines the trip threshold. The voltage on this pin also affects the hysteresis of comparator Cmp0, as explained in the <i>Reference Input</i> section. This pin is internally connected to a 100µA current source. Connect a resistor from REF to GND1 to define the trip threshold, and a capacitor from REF to GND1 to filter the reference voltage. For best transient noise immunity, place the capacitor as closely to the pin as possible. This pin can also be driven by an external voltage source. |
| 4   | GND1  | High-side ground | High-side ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 5   | GND2  | Low-side ground  | Low-side ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 6   | OUT   | Digital output   | Open-drain output of the window comparator. Connect to an external pullup resistor.                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 7   | LATCH | Digital input    | Digital input to select latch mode (high) or transparent mode (low) of the open-drain output. Do not leave the input pin unconnected (floating). Connect to GND2 when not used.                                                                                                                                                                                                                                                                                                                                                 |
| 8   | VDD2  | Low-side power   | Low-side power supply <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

<sup>(1)</sup> See the *Power Supply Recommendations* section for power-supply decoupling recommendations.



# **5 Specifications**

# **5.1 Absolute Maximum Ratings**

see(1)

|                        |                                              | MIN  | MAX        | UNIT |
|------------------------|----------------------------------------------|------|------------|------|
| Power-supply voltage   | VDD1 to GND1                                 | -0.3 | 30         | V    |
|                        | VDD2 to GND2                                 | -0.3 | 6.5        | V    |
| Analog input voltage   | REF to GND1                                  | -0.5 | 6.5        | V    |
|                        | IN to GND1                                   | -6   | 5.5        | V    |
| Digital input voltage  | LATCH to GND2                                | -0.5 | VDD2 + 0.5 | V    |
| Digital output voltage | OUT to GND2                                  | -0.5 | VDD2 + 0.5 | V    |
| Input current          | Continuous, any pin except power-supply pins | -10  | 10         | mA   |
| Temperature            | Junction, T <sub>J</sub>                     |      | 150        | °C   |
| remperature            | Storage, T <sub>stg</sub>                    | -65  | 150        | J    |

<sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime.

### 5.2 ESD Ratings

|                                            |                                                                                          |       | VALUE | UNIT |
|--------------------------------------------|------------------------------------------------------------------------------------------|-------|-------|------|
| V <sub>(ESD)</sub> Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> , HBM ESD classification Level 2 | ±2000 | V     |      |
|                                            | Charged-device model (CDM), per AEC Q100-011, CDM ESD classification Level C6            | ±1000 | V     |      |

(1) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

# **5.3 Recommended Operating Conditions**

over operating ambient temperature range (unless otherwise noted)

|                   |                                             |                                  | MIN   | NOM | MAX                 | UNIT |
|-------------------|---------------------------------------------|----------------------------------|-------|-----|---------------------|------|
| POWER             | RSUPPLY                                     |                                  |       |     |                     |      |
| V <sub>VDD1</sub> | High-side power-supply voltage              | VDD1 to GND1                     | 3.0   | 5   | 25                  | V    |
| $V_{VDD2}$        | Low-side power supply voltage               | VDD2 to GND2                     | 2.7   | 3.3 | 5.5                 | V    |
| ANALO             | G INPUT                                     |                                  | •     |     |                     |      |
| V                 | In much walks are                           | IN to GND1, VDD1 ≤ 4.3 V         | -0.4  | VD  | D1 – 0.3            | V    |
| V <sub>IN</sub>   | Input voltage                               | IN to GND1, VDD1 > 4.3 V         | -0.4  |     | 4                   | V    |
|                   | Reference voltage, window comparator mode   | REF to GND1                      | 20(2) |     | 300                 |      |
| $V_{REF}$         | Reference voltage, positive-comparator mode | Low hysteresis mode              | 20(2) |     | 450                 | mV   |
|                   |                                             | High hysteresis mode (Cmp0 only) | 600   |     | 2700 <sup>(1)</sup> | IIIV |
|                   | Reference voltage headroom                  | VDD1 – V <sub>REF</sub>          | 1.4   |     |                     | V    |
|                   | Filter capacitance on REF pin               |                                  | 20    | 100 |                     | nF   |
| DIGITA            | L I/O                                       |                                  |       |     |                     |      |
|                   | Digital input voltage                       | LATCH pin                        | GND2  |     | VDD2                | V    |
|                   | Digital output voltage                      | OUT to GND2                      | GND2  |     | VDD2                | V    |
|                   | Sink current                                | OUT                              | 0     |     | 4                   | mA   |
| TEMPE             | RATURE RANGE                                | ı                                |       |     |                     |      |
| T <sub>A</sub>    | Specified ambient temperature               |                                  | -40   | 25  | 125                 | °C   |
|                   |                                             |                                  |       |     |                     |      |

#### **5.4 Thermal Information**

|                       | THERMAL METRIC(1)                            | DWV (SOIC) | UNIT |
|-----------------------|----------------------------------------------|------------|------|
|                       | THERMAL WETRICY                              | 8 PINS     | ONIT |
| $R_{\theta JA}$       | Junction-to-ambient thermal resistance       | 102.8      | °C/W |
| R <sub>θJC(top)</sub> | Junction-to-case (top) thermal resistance    | 45.1       | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 63.0       | °C/W |
| $\Psi_{JT}$           | Junction-to-top characterization parameter   | 14.3       | °C/W |
| $\Psi_{JB}$           | Junction-to-board characterization parameter | 61.1       | °C/W |
| $R_{\theta JC(bot)}$  | Junction-to-case (bottom) thermal resistance | n/a        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

# 5.5 Power Ratings

| PARAMETER       |                                        | TEST CONDITIONS           | VALUE | UNIT |
|-----------------|----------------------------------------|---------------------------|-------|------|
| P <sub>D</sub>  |                                        | VDD1 = 25 V, VDD2 = 5.5 V | 102   |      |
|                 | Maximum power dissipation (both sides) | VDD1 = VDD2 = 5.5 V       | 32    | mW   |
|                 |                                        | VDD1 = VDD2 = 3.6 V       | 21    |      |
|                 |                                        | VDD1 = 25 V               | 90    |      |
| P <sub>D1</sub> | Maximum power dissipation (high-side)  | VDD1 = 5.5 V              | 20    | mW   |
|                 |                                        | VDD1 = 3.6 V              | 13    |      |
| P <sub>D2</sub> | Maximum navar dissination (law side)   | VDD2 = 5.5 V              | 12    | \^/  |
|                 | Maximum power dissipation (low-side)   | VDD2 = 3.6 V              | 8     | mW   |

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback

Reference voltages ( $V_{REF}$ ) >1.6V require  $V_{VDD1}$  >  $V_{VDD1,MIN}$  to maintain minimum headroom ( $V_{VDD1} - V_{REF}$ ) of 1.4V. The device has been tested with  $V_{REF}$  as low as 5mV. The device remains functional but relative switching threshold accuracy can decrease because of offset errors.



### 5.6 Insulation Specifications (Reinforced Isolation)

over operating ambient temperature range (unless otherwise noted)

|                   | PARAMETER                                             | TEST CONDITIONS                                                                                                                                                      | VALUE              | UNIT             |
|-------------------|-------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------------|
| GENER             | AL                                                    |                                                                                                                                                                      |                    | _                |
| CLR               | External clearance <sup>(1)</sup>                     | Shortest pin-to-pin distance through air                                                                                                                             | ≥ 8.5              | mm               |
| CPG               | External creepage <sup>(1)</sup>                      | Shortest pin-to-pin distance across the package surface                                                                                                              | ≥ 8.5              | mm               |
| DTI               | Distance through insulation                           | Minimum internal gap (internal clearance) of the double insulation                                                                                                   | ≥ 15.4             | μm               |
| CTI               | Comparative tracking index                            | DIN EN 60112 (VDE 0303-11); IEC 60112                                                                                                                                | ≥ 600              | V                |
|                   | Material group                                        | According to IEC 60664-1                                                                                                                                             | I                  |                  |
|                   | Overvoltage category                                  | Rated mains voltage ≤ 600V <sub>RMS</sub>                                                                                                                            | 1-111              |                  |
|                   | per IEC 60664-1                                       | Rated mains voltage ≤ 1000V <sub>RMS</sub>                                                                                                                           | 1-11               |                  |
| DIN EN            | IEC 60747-17 (VDE 0884-17) (2)                        |                                                                                                                                                                      |                    | 1                |
| V <sub>IORM</sub> | Maximum repetitive peak isolation voltage             | At AC voltage                                                                                                                                                        | 1410               | V <sub>PK</sub>  |
| Violara           | Maximum-rated isolation                               | At AC voltage (sine wave)                                                                                                                                            | 1000               | V <sub>RMS</sub> |
| $V_{IOWM}$        | working voltage                                       | At DC voltage                                                                                                                                                        | 1410               | V <sub>DC</sub>  |
| V <sub>IOTM</sub> | Maximum transient isolation voltage                   | $V_{TEST} = V_{IOTM}$ , t = 60s (qualification test),<br>$V_{TEST} = 1.2 \times V_{IOTM}$ , t = 1s (100% production test)                                            | 7070               | V <sub>PK</sub>  |
| V <sub>IMP</sub>  | Maximum impulse voltage <sup>(3)</sup>                | Tested in air, 1.2/50µs waveform per IEC 62368-1                                                                                                                     | 7700               | V <sub>PK</sub>  |
| V <sub>IOSM</sub> | Maximum surge isolation voltage <sup>(4)</sup>        | Tested in oil (qualification test),<br>1.2/50µs waveform per IEC 62368-1                                                                                             | 10000              | V <sub>PK</sub>  |
|                   |                                                       | Method a, after input/output safety test subgroups 2 and 3, $V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60s$ , $V_{pd(m)} = 1.2 \times V_{IORM}$ , $t_m = 10s$             | ≤ 5                | pC               |
| <b>a</b>          | Apparent charge <sup>(5)</sup>                        | Method a, after environmental tests subgroup 1, $V_{pd(ini)} = V_{IOTM}$ , $t_{ini} = 60s$ , $V_{pd(m)} = 1.6 \times V_{IORM}$ , $t_m = 10s$                         | ≤ 5                |                  |
| q <sub>pd</sub>   | Apparent charge.                                      | Method b1, at preconditioning (type test) and routine test, $V_{pd(ini)} = 1.2 \times V_{IOTM}$ , $t_{ini} = 1$ s, $V_{pd(m)} = 1.875 \times V_{IORM}$ , $t_m = 1$ s | ≤ 5                |                  |
|                   |                                                       | Method b2, at routine test $(100\% \text{ production})^{(7)}$<br>$V_{pd(ini)} = V_{pd(m)} = 1.2 \times V_{IOTM}$ , $t_{ini} = t_m = 1s$                              | ≤ 5                |                  |
| C <sub>IO</sub>   | Barrier capacitance, input to output <sup>(6)</sup>   | V <sub>IO</sub> = 0.5 V <sub>PP</sub> at 1MHz                                                                                                                        | ≅ 1.5              | pF               |
|                   |                                                       | V <sub>IO</sub> = 500V at T <sub>A</sub> = 25°C                                                                                                                      | > 10 <sup>12</sup> |                  |
| R <sub>IO</sub>   | Insulation resistance, input to output <sup>(6)</sup> | V <sub>IO</sub> = 500V at 100°C ≤ T <sub>A</sub> ≤ 125°C                                                                                                             | > 10 <sup>11</sup> | Ω                |
|                   | ,                                                     | V <sub>IO</sub> = 500V at T <sub>S</sub> = 150°C                                                                                                                     | > 10 <sup>9</sup>  |                  |
|                   | Pollution degree                                      |                                                                                                                                                                      | 2                  |                  |
|                   | Climatic category                                     |                                                                                                                                                                      | 55/125/21          |                  |
| UL1577            | <del>.</del>                                          | -                                                                                                                                                                    |                    |                  |
| V <sub>ISO</sub>  | Withstand isolation voltage                           | $V_{TEST} = V_{ISO}$ , t = 60s (qualification test),<br>$V_{TEST} = 1.2 \times V_{ISO}$ , t = 1s (100% production test)                                              | 5000               | V <sub>RMS</sub> |

- (1) Apply creepage and clearance requirements according to the specific equipment isolation standards of an application. Care must be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed circuit board (PCB) do not reduce this distance. Creepage and clearance on a PCB become equal in certain cases. Techniques such as inserting grooves, ribs, or both on a PCB are used to help increase these specifications.
- (2) This coupler is suitable for *safe electrical insulation* only within the safety ratings. Compliance with the safety ratings shall be ensured by means of suitable protective circuits.
- (3) Testing is carried out in air to determine the surge immunity of the package.
- (4) Testing is carried in oil to determine the intrinsic surge immunity of the isolation barrier.
- (5) Apparent charge is electrical discharge caused by a partial discharge (pd).
- (6) All pins on each side of the barrier are tied together, creating a two-pin device.
- (7) Either method b1 or b2 is used in production.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

### 5.7 Safety-Related Certifications

| VDE                                                                                                                                                        | UL                                                                                     |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|
| DIN EN IEC 60747-17 (VDE 0884-17),<br>EN IEC 60747-17,<br>DIN EN IEC 62368-1 (VDE 0868-1),<br>EN IEC 62368-1,<br>IEC 62368-1 Clause: 5.4.3; 5.4.4.4; 5.4.9 | Recognized under 1577 component recognition and CSA component acceptance NO 5 programs |
| Reinforced insulation                                                                                                                                      | Single protection                                                                      |
| Certificate number: 40040142                                                                                                                               | File number: E181974                                                                   |

## 5.8 Safety Limiting Values

Safety limiting<sup>(1)</sup> intends to minimize potential damage to the isolation barrier upon failure of input or output circuitry. A failure of the I/O can allow low resistance to ground or the supply and, without current limiting, dissipate sufficient power to overheat the die and damage the isolation barrier potentially leading to secondary system failures.

|                | PARAMETER                               | TEST CONDITIONS                                                                                         | MIN | TYP | MAX  | UNIT |
|----------------|-----------------------------------------|---------------------------------------------------------------------------------------------------------|-----|-----|------|------|
| I <sub>S</sub> | Safety input, output, or supply current | R <sub>θJA</sub> = 102.8°C/W,<br>VDD1 = VDD2 = 5.5 V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C  |     |     | 220  |      |
|                |                                         | R <sub>θ,JA</sub> = 102.8°C/W,<br>VDD1 = VDD2 = 3.6 V,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C |     |     | 340  | mA   |
| Ps             | Safety input, output, or total power    | R <sub>θJA</sub> = 102.8°C/W,<br>T <sub>J</sub> = 150°C, T <sub>A</sub> = 25°C                          |     |     | 1220 | mW   |
| T <sub>S</sub> | Maximum safety temperature              |                                                                                                         |     |     | 150  | °C   |

The maximum safety temperature, T<sub>S</sub>, has the same value as the maximum junction temperature, T<sub>J</sub>, specified for the device. The I<sub>S</sub> and P<sub>S</sub> parameters represent the safety current and safety power, respectively. Do not exceed the maximum limits of I<sub>S</sub> and P<sub>S</sub>. These limits vary with the ambient temperature, T<sub>A</sub>.

Copyright © 2024 Texas Instruments Incorporated

The junction-to-air thermal resistance,  $R_{\theta JA}$ , in the *Thermal Information* table is that of a device installed on a high-K test board for leaded surface-mount packages. Use these equations to calculate the value for each parameter:

 $T_J = T_A + R_{\theta JA} \times P$ , where P is the power dissipated in the device.

 $T_{J(max)} = T_S = T_A + R_{\theta JA} \times P_S, \text{ where } T_{J(max)} \text{ is the maximum junction temperature.} \\ P_S = I_S \times \text{AVDD}_{max} + I_S \times \text{DVDD}_{max}, \text{ where AVDD}_{max} \text{ is the maximum high-side voltage and DVDD}_{max} \text{ is the maximum controller-side} \\ N_{J(max)} = T_{J(max)} + T_{J(max)} \times P_{J(max)} \text{ is the maximum junction temperature.} \\ N_{J(max)} = T_{J(max)} + T_{J(max)} \times P_{J(max)} \text{ is the maximum junction temperature.} \\ N_{J(max)} = T_{J(max)} \times P_{J(max)} \times P_{J(max)} \text{ is the maximum junction temperature.} \\ N_{J(max)} = T_{J(max)} \times P_{J(max)} \times P_{J(max)} \text{ is the maximum junction temperature.} \\ N_{J(max)} = T_{J(max)} \times P_{J(max)} \times P_{J(max)} \text{ is the maximum high-side voltage and DVDD}_{max} \text{ is the maximum controller-side} \\ N_{J(max)} = T_{J(max)} \times P_{J(max)} \times P_{J(max)} \text{ is the maximum high-side voltage and DVDD}_{max} \text{ is the maximum controller-side} \\ N_{J(max)} = T_{J(max)} \times P_{J(max)} \times P_{J(max)}$ supply voltage.



# **5.9 Electrical Characteristics**

minimum and maximum specifications apply from  $T_A$  = -40°C to 125°C, VDD1 = 3.0 V to 25 V, VDD2 = 2.7 V to 5.5 V,  $V_{REF}$  = 20 mV to 2.7 V<sup>(1)</sup>, and  $V_{IN}$  = -400 mV to 4 V<sup>(3)</sup>; typical specifications are at  $T_A$  = 25°C, VDD1 = 5 V, VDD2 = 3.3 V, and  $V_{REF}$  = 250 mV (unless otherwise noted)

|                   | PARAMETER                            | TEST CONDITIONS                                                                                                                                                                          | MIN             | TYP                    | MAX           | UNIT  |  |
|-------------------|--------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|---------------|-------|--|
| ANALO             | G INPUT                              |                                                                                                                                                                                          |                 |                        |               |       |  |
| R <sub>IN</sub>   | Input resistance                     | IN pin, 0 ≤ V <sub>IN</sub> ≤ 4 V                                                                                                                                                        |                 | 1                      |               | GΩ    |  |
|                   |                                      | IN pin, $0 \le V_{IN} \le 4 V^{(4)}$                                                                                                                                                     |                 | 0.1                    | 25            |       |  |
| I <sub>BIAS</sub> | Input bias current                   | IN pin, $-400 \text{ mV} \le V_{IN} \le 0 \text{ V}^{(5)}$                                                                                                                               | -310            | -0.5                   |               | nA    |  |
| C <sub>IN</sub>   | Input capacitance                    | IN pin                                                                                                                                                                                   |                 | 4                      |               | pF    |  |
| REFERE            | ENCE PIN                             |                                                                                                                                                                                          |                 |                        |               |       |  |
| I <sub>REF</sub>  | Reference current                    | REF to GND1, 20 mV < $V_{REF} \le 2.7 \text{ V}$                                                                                                                                         | 99              | 100                    | 101           | μA    |  |
| .,                | Mode selection threshold (2)         | V <sub>REF</sub> rising                                                                                                                                                                  | 500             | 550                    | 600           | ma\ / |  |
| V <sub>MSEL</sub> | Mode selection threshold (2)         | V <sub>REF</sub> falling                                                                                                                                                                 | 450             | 500                    | 550           | mV    |  |
|                   | Mode selection threshold hysteresis  |                                                                                                                                                                                          |                 | 50                     |               | mV    |  |
| COMPAI            | RATORS                               |                                                                                                                                                                                          |                 |                        |               |       |  |
| V <sub>IT+</sub>  | Positive-going trip threshold        | Cmp0                                                                                                                                                                                     | $V_R$           | EF + V <sub>HYS</sub>  |               | mV    |  |
|                   |                                      | $\begin{aligned} &\text{Cmp0, (V}_{\text{IT+}} - \text{V}_{\text{REF}} - \text{V}_{\text{HYS}}), \\ &\text{V}_{\text{REF}} = 20 \text{ mV, V}_{\text{HYS}} = 4 \text{ mV} \end{aligned}$ | -2              |                        | 2             |       |  |
| E <sub>IT+</sub>  | Positive-going trip threshold error  | Cmp0, $(V_{IT+} - V_{REF} - V_{HYS})$ ,<br>$V_{REF} = 250 \text{ mV}$ , $V_{HYS} = 4 \text{ mV}$                                                                                         | -2              |                        | 2             |       |  |
|                   |                                      | Cmp0, $(V_{IT+} - V_{REF} - V_{HYS})$ ,<br>$V_{REF} = 2 \text{ V}$ , $V_{HYS} = 25 \text{ mV}$                                                                                           | -5              |                        |               |       |  |
| V <sub>IT</sub> _ | Negative-going trip threshold        | Cmp0                                                                                                                                                                                     |                 | $V_{REF}$              |               | mV    |  |
|                   |                                      | Cmp0, $(V_{IT} - V_{REF})$ , $V_{REF} = 20 \text{ mV}$                                                                                                                                   | -2.5            |                        | 2.5           |       |  |
| E <sub>IT</sub>   | Negative-going trip threshold error  | Cmp0, $(V_{IT} - V_{REF})$ , $V_{REF} = 250 \text{ mV}$                                                                                                                                  | -2.5            |                        | 2.5           | mV    |  |
|                   |                                      | Cmp0, $(V_{IT} - V_{REF})$ , $V_{REF} = 2 V$                                                                                                                                             | -5              |                        | 5             |       |  |
| V <sub>IT</sub> _ | Negative-going trip threshold        | Cmp1                                                                                                                                                                                     | -V <sub>F</sub> | REF - V <sub>HYS</sub> |               | mV    |  |
| _                 | Negative going trip threshold error  | Cmp1, (V <sub>IT</sub> + V <sub>REF</sub> + V <sub>HYS</sub> ),<br>V <sub>REF</sub> = 20 mV, V <sub>HYS</sub> = 4 mV                                                                     | -3              |                        | 3             | mV    |  |
| E <sub>IT</sub>   | Negative-going trip threshold error  | Cmp1, $(V_{IT-} + V_{REF} + V_{HYS})$ ,<br>$V_{REF} = 250 \text{ mV}$ , $V_{HYS} = 4 \text{ mV}$                                                                                         | -3              |                        | 3             | IIIV  |  |
| V <sub>IT+</sub>  | Positive-going trip threshold        | Cmp1                                                                                                                                                                                     |                 | -V <sub>REF</sub>      |               | mV    |  |
| _                 | Decitive mains trip throughold arror | Cmp1, (V <sub>IT+</sub> + V <sub>REF</sub> ), V <sub>REF</sub> = 20 mV                                                                                                                   | -3.5            |                        | 3.5           | ma\ / |  |
| E <sub>IT+</sub>  | Positive-going trip threshold error  | Cmp1, $(V_{IT+} + V_{REF})$ , $V_{REF} = 250 \text{ mV}$                                                                                                                                 | -3.5            |                        | 3.5           | mV    |  |
| \/                | Trip threshold hysteresis            | Cmp0 and Cmp1, (V <sub>IT+</sub> − V <sub>IT−</sub> ), V <sub>REF</sub> ≤ 450 mV                                                                                                         |                 |                        |               | mV    |  |
| V <sub>HYS</sub>  | Trip tilleshold flysteresis          | Cmp0 only, $(V_{IT+} - V_{IT-})$ , $V_{REF} \ge 600 \text{ mV}$                                                                                                                          |                 | 25                     |               | IIIV  |  |
| DIGITAL           | . I/O                                |                                                                                                                                                                                          |                 |                        |               |       |  |
| V <sub>IH</sub>   | High-level input voltage             | LATCH pin                                                                                                                                                                                | 0.7 x<br>VDD2   |                        | VDD2 + 0.3    | V     |  |
| V <sub>IL</sub>   | Low-level input voltage              | LATCH pin                                                                                                                                                                                | -0.3            |                        | 0.3 x<br>VDD2 | V     |  |
| C <sub>IN</sub>   | Input capacitance                    | LATCH pin                                                                                                                                                                                |                 | 4                      |               | pF    |  |
| V <sub>OL</sub>   | Low-level output voltage             | I <sub>SINK</sub> = 4 mA                                                                                                                                                                 |                 | 80                     | 250           | mV    |  |
| I <sub>LKG</sub>  | Open-drain output leakage current    | VDD2 = 5 V, V <sub>OUT</sub> = 5 V                                                                                                                                                       |                 | 5                      | 100           | nA    |  |
| CMTI              | Common-mode transient immunity       | $ V_{IN} - V_{REF}  \ge 4 \text{ mV}, R_{PULLUP} = 10 \text{ k}\Omega$                                                                                                                   | 55              | 110                    |               | V/ns  |  |

# **5.9 Electrical Characteristics (continued)**

minimum and maximum specifications apply from  $T_A = -40^{\circ}\text{C}$  to 125°C, VDD1 = 3.0 V to 25 V, VDD2 = 2.7 V to 5.5 V,  $V_{REF} = 20 \text{ mV}$  to 2.7 V<sup>(1)</sup>, and  $V_{IN} = -400 \text{ mV}$  to 4 V<sup>(3)</sup>; typical specifications are at  $T_A = 25^{\circ}\text{C}$ , VDD1 = 5 V, VDD2 = 3.3 V, and  $V_{REF} = 250 \text{ mV}$  (unless otherwise noted)

|                           | PARAMETER                             | TEST CONDITIONS      | MIN | TYP | MAX | UNIT |
|---------------------------|---------------------------------------|----------------------|-----|-----|-----|------|
| POWER SI                  | UPPLY                                 |                      | '   |     |     |      |
| VDD1 <sub>UV</sub>        | VDD1 undervoltage detection threshold | VDD1 rising          |     |     | 3   | V    |
| ייו סטי                   | VDD1 undervoltage detection threshold | VDD1 falling         |     |     | 2.9 | V    |
| VDD1 <sub>POR</sub>       | VDD1 power-on reset threshold         | VDD1 falling         |     |     | 2.3 | V    |
| VDD0                      | VDD2 undervoltage detection threshold | VDD2 rising          |     |     | 2.7 | V    |
| VDD2 <sub>UV</sub>        | VDD2 undervoltage detection threshold | VDD2 falling         |     |     | 2.1 | V    |
| I the side and the second |                                       | 3.0 V ≤ VDD1 ≤ 3.4 V |     |     | 4.0 | mA   |
| I <sub>DD1</sub>          | High-side supply current              | 3.4 V < VDD1 ≤ 25V   |     | 3.2 | 4.3 | MA   |
| I <sub>DD2</sub>          | Low-side supply current               |                      |     | 1.8 | 2.2 | mA   |

- (1) Reference voltages >1.6 V require VDD1 > VDD1<sub>MIN</sub>. See the Recommended Opertion Conditions table for details.
- (2) The voltage level V<sub>REF</sub> determines if the device operates as window-comparator with positive and negative thresholds or as simple comparator with positive thresholds only. See the *Reference Input* section for more details.
- (3) But not exceeding the maximum input voltage specified in the Recommended Opertion Conditions table.
- (4) The typical value is measured at  $V_{IN} = 0.4 \text{ V}$ .
- (5) The typical value is measured at  $V_{IN} = -400 \text{ mV}$ .

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback



# **5.10 Switching Characteristics**

over operating ambient temperature range (unless otherwise noted)

|                      | PARAMETER                                          | TEST CONDITIONS                                                                                                                                                       | MIN | TYP | MAX | UNIT |
|----------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|
| LATCH                | INPUT                                              |                                                                                                                                                                       |     |     |     |      |
|                      | Deglitch time                                      | Falling edge                                                                                                                                                          | 1.8 |     | 3.2 | μs   |
| OPEN-                | DRAIN OUTPUT                                       |                                                                                                                                                                       |     | -   |     |      |
| 4                    | Propagation delay time,  V <sub>IN</sub>   rising  | VDD2 = 3.3 V, V <sub>REF</sub> = 250 mV,<br>V <sub>OVERDRIVE</sub> = 10 mV, C <sub>L</sub> = 15 pF                                                                    |     | 280 | 410 | no   |
| t <sub>pH</sub>      | Propagation delay time,  VIN  rising               | VDD2 = 3.3 V, V <sub>REF</sub> = 2 V,<br>V <sub>OVERDRIVE</sub> = 50 mV, C <sub>L</sub> = 15 pF                                                                       |     | 240 | 370 | ns   |
| t <sub>pL</sub>      | Propagation delay time,  V <sub>IN</sub>   falling | VDD2 = 3.3 V, V <sub>REF</sub> = 250 mV,<br>V <sub>OVERDRIVE</sub> = 10 mV, C <sub>L</sub> = 15 pF                                                                    |     | 280 | 410 | ns   |
| ърL                  | Propagation delay time, [VIN] failing              | $\begin{split} \text{VDD2} &= 3.3 \text{ V, V}_{\text{REF}} = 2 \text{ V,} \\ \text{V}_{\text{OVERDRIVE}} &= 50 \text{ mV, C}_{\text{L}} = 15 \text{ pF} \end{split}$ |     | 240 | 370 | 113  |
| t <sub>f</sub>       | Output signal fall time                            | $R_{PULLUP} = 4.7 \text{ k}\Omega, C_L = 15 \text{ pF}$                                                                                                               |     | 2   |     | ns   |
| MODE S               | SELECTION                                          |                                                                                                                                                                       |     |     |     |      |
| t <sub>HSEL</sub>    | Comparator hysteresis selection deglitch time      | Cmp0, V <sub>REF</sub> rising or falling                                                                                                                              |     | 10  |     | μs   |
| t <sub>DIS13</sub>   | Comparator disable deglitch time                   | Cmp1, V <sub>REF</sub> rising                                                                                                                                         |     | 10  |     | μs   |
| t <sub>EN13</sub>    | Comparator enable deglitch time                    | Cmp1, V <sub>REF</sub> falling                                                                                                                                        |     | 100 |     | μs   |
| START-               | UP TIMING                                          |                                                                                                                                                                       |     | -   |     |      |
| t <sub>LS ,STA</sub> | Low-side start-up time                             | VDD2 step to 2.7 V, VDD1 ≥ 3.0 V                                                                                                                                      |     | 40  |     | μs   |
| t <sub>HS</sub> ,STA | High-side start-up time                            | VDD1 step to 3.0 V, VDD2 ≥ 2.7 V                                                                                                                                      |     | 45  |     | μs   |
| t <sub>HS,BLK</sub>  | High-side blanking time                            |                                                                                                                                                                       |     | 200 |     | μs   |
| t <sub>HS,FLT</sub>  | High-side-fault detection delay time               |                                                                                                                                                                       |     | 100 |     | μs   |

# **5.11 Timing Diagrams**



Figure 5-1. Rise, Fall, and Delay Time Definition (LATCH = Low)



Figure 5-2. Functional Timing Diagram

### **5.12 Insulation Characteristics Curves**





Figure 5-3. Thermal Derating Curve for Safety-Limiting Current per VDE

Figure 5-4. Thermal Derating Curve for Safety-Limiting Power per VDE



T<sub>A</sub> up to 150°C, stress-voltage frequency = 60Hz, isolation working voltage = 1000V<sub>RMS</sub>, operating lifetime > 400 years

Figure 5-5. Reinforced Isolation Capacitor Lifetime Projection



# **5.13 Typical Characteristics**

At VDD1 = 5V and VDD2 = 3.3V (unless otherwise noted)



Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

















At VDD1 = 5V and VDD2 = 3.3V (unless otherwise noted)



Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

# 6 Detailed Description

#### 6.1 Overview

The AMC23C12-Q1 is an isolated window comparator with an open-drain output and optional latch function. The window comparator is comprised of comparator Cmp0 and Cmp1. Cmp0 compares the input voltage ( $V_{IN}$ ) against the positive threshold ( $V_{IT+}$ ) and Cmp1 compares the input voltage ( $V_{IN}$ ) against the negative threshold ( $V_{IT-}$ ).  $V_{IT+}$  and  $V_{IT-}$  are of equal magnitude but opposite signs, therefore the comparison window is centered around 0V. The comparison threshold is adjustable from  $\pm 20$ mV to  $\pm 300$ mV through an internally generated  $\pm 100$ µA reference current and a single external resistor.

The open-drain output is actively pulled low when the input voltage  $(V_{IN})$  is outside the comparison window. The behavior when  $V_{IN}$  drops back inside the window is determined by the LATCH pin, as described in the *Open-Drain Digital Output* section.

When the voltage on the REF pin is greater than  $V_{MSEL}$ , the device operates in positive-comparator mode. This mode is particularly useful for monitoring positive voltages. The negative comparator (Cmp1) is disabled and only the positive comparator (Cmp0) is functional. The reference voltage in this mode can be as high as 2.7V.

Galvanic isolation between the high- and low-voltage side of the device is achieved by transmitting the comparator states across a SiO<sub>2</sub>-based, reinforced capacitive isolation barrier. This isolation barrier supports a high level of magnetic field immunity, as described in the ISO72x Digital Isolator Magnetic-Field Immunity application note. The digital modulation scheme used in the AMC23C12-Q1 to transmit data across the isolation barrier, and the isolation barrier characteristics, result in high reliability and common-mode transient immunity.

### 6.2 Functional Block Diagram



#### **6.3 Feature Description**

#### 6.3.1 Analog Input

The positive comparator trips when the input voltage  $(V_{IN})$  rises above the  $V_{IT+}$  threshold that is defined as the reference value plus the internal hysteresis voltage. The positive comparator releases when  $V_{IN}$  drops below the  $V_{IT-}$  threshold that equals the reference value. The negative comparator trips when  $V_{IN}$  drops below the  $V_{IT-}$  threshold that is defined as the negative reference value minus the internal hysteresis voltage. The negative comparator releases when  $V_{IN}$  rises above the  $V_{IT+}$  threshold that equals the negative reference value.

The difference between  $V_{IT+}$  and  $V_{IT-}$  is referred to as the *comparator hysteresis* and is 4mV for reference voltages below 450mV. The integrated hysteresis makes the AMC23C12-Q1 less sensitive to input noise and provides stable operation in noisy environments without having to add external positive feedback to create hysteresis. The hysteresis of Cmp0 increases to 25mV for reference values ( $V_{REF}$ ) greater than 600mV. See the *Reference Input* description for more details.

Figure 6-1 shows a timing diagram of the relationship between hysteresis and switching thresholds.



Figure 6-1. Switching Thresholds and Hysteresis

#### 6.3.2 Reference Input

The voltage on the REF pin determines the trip threshold of the window comparator. The internal precision current source forces a  $100\mu\text{A}$  current through an external resistor connected from the REF pin to GND1. The resulting voltage across the resistor ( $V_{REF}$ ) equals the magnitude of the positive and negative trip thresholds, see Figure 6-1. Place a 100nF capacitor parallel to the resistor to filter the reference voltage. This capacitor must be charged by the  $100\mu\text{A}$  current source during power-up and the charging time can exceed the high-side blanking time ( $t_{HS,BLK}$ ). In this case, as shown in Figure 6-2, the comparator can output an incorrect state after the high-side blanking time has expired until  $V_{REF}$  reaches the final value. See the *Power-Up and Power-Down Behavior* section for more details on power-up behavior.



Figure 6-2. Output Behavior for Long Settling Times of the Reference Voltage

The voltage on the REF pin also determines the functionality of the negative comparator (Cmp1) and the hysteresis of the positive comparator (Cmp0) shown in the *Functional Block Diagram*. If  $V_{REF}$  exceeds the  $V_{MSEL}$  threshold defined in the *Electrical Characteristics* table, Cmp1 is disabled and the hysteresis of Cmp0 is increased from 4mV (typical) to 25mV. Positive-comparator mode is intended for voltage-monitoring applications that require higher input voltages and higher noise immunity.

The reference pin can be driven by an external voltage source to change the comparator thresholds during operation. However, do not drive  $V_{REF}$  dynamically across the  $V_{MSEL}$  threshold during normal operation because doing so changes the hysteresis of the Cmp0 comparator and can lead to unintentional switching of the output.

Figure 6-3 shows a mode selection timing diagram.



Figure 6-3. Mode Selection

### 6.3.3 Isolation Channel Signal Transmission

The AMC23C12-Q1 uses an on-off keying (OOK) modulation scheme, as shown in Figure 6-4, to transmit the comparator output states across the SiO<sub>2</sub>-based isolation barrier. The transmit driver (TX) shown in the Functional Block Diagram transmits an internally-generated, high-frequency carrier across the isolation barrier to represent a digital one and does not send a signal to represent a digital zero.

The receiver (RX) on the other side of the isolation barrier recovers and demodulates the signal and provides the data for the logic that drives the open-drain output buffer. The AMC23C12-Q1 transmission channel is optimized to achieve the highest level of common-mode transient immunity (CMTI) and the lowest level of radiated emissions caused by the high-frequency carrier and RX/TX buffer switching.



Figure 6-4. OOK-Based Modulation Scheme

#### 6.3.4 Open-Drain Digital Output

The AMC23C12-Q1 provides an open-drain output with an optional latching function. The output is actively pulled low when  $|V_{IN}|$  exceeds the threshold value defined by the voltage on the REF pin, see Figure 6-1.

The open-drain output is diode-connected to the VDD2 supply (see the *Functional Block Diagram*), meaning that the output cannot be pulled more than 500mV above the VDD2 supply before significant current begins to flow into the OUT pin. In particular, the open-drain output is clamped to one diode voltage above ground if VDD2 is at the GND2 level. This behavior is indicated by the gray shadings in Figure 6-5 through Figure 6-10.

On a system level, the CMTI performance of an open-drain signal line depends on the value of the pullup resistor. During a common-mode transient event with a high slew rate (high dV/dt), the open-drain signal line can be pulled low because of parasitic capacitive coupling between the high side and the low side of the printed circuit board (PCB). The effect of the parasitic coupling on the signal level is a function of the pullup strength and a lower value pullup resistor results in better CMTI performance. The AMC23C12-Q1 is characterized by a relatively weak pullup resistor value of  $10k\Omega$  to make sure that the specified CMTI performance is met in a typical application with a  $4.7k\Omega$  or lower pullup resistor.

#### 6.3.4.1 Transparent Output Mode

The device is set to transparent mode when the LATCH pin is pulled low, thus allowing the output state to change and follow the input signal with respect to the programmed trip threshold. For example, when the input signal rises above the trip threshold, the OUT pin is pulled low. When the input signal drops below the trip threshold, the output returns to the default high output state. A common implementation using the device in transparent mode is to connect the OUT pin to a hardware interrupt input on a controller. As soon as an out-of-range condition is detected by the device and the OUT pin is pulled low, the controller interrupt terminal detects the output state change and can begin making changes to the system operation needed to address the out-of-range condition.

#### 6.3.4.2 Latch Output Mode

Some applications do not have the functionality available to continuously monitor the state of the OUT pin to detect an overcurrent condition. A typical example of this application is a system that is only able to poll the OUT terminal state periodically to determine if the system is functioning correctly. If the device is set to transparent mode in this type of application, a change in the state of the OUT pin can be missed if the out-of-range condition does not appear during one of these periodic polling events.

Latch mode is specifically intended to accommodate these applications. The device is placed in latch mode by setting the voltage on the LATCH terminal to a logic high level. The difference between latch mode and transparent mode is how the output responds when an out-of-range event ends. In transparent mode, when the input signal drops below the trip threshold, the output state returns to the default high setting to indicate that the out-of-range event has ended.

In latch mode, when an out-of-range condition is detected and the OUT pin is pulled low, the OUT pin does not return to the default high level when the input signal drops below the trip threshold level. To clear the event, the LATCH terminal must be pulled low for at least 4  $\mu$ s. Pulling the LATCH pin low allows the OUT pin to return to the default high level, provided that the input signal has dropped below the trip threshold. If the input signal is still above the threshold when the LATCH pin is pulled low, the OUT terminal remains low. When the out-of-range event is detected by the system controller, the LATCH pin can be set back to high to place the device back into latch mode.

#### 6.3.5 Power-Up and Power-Down Behavior

The open-drain output powers up in a high-impedance (Hi-Z) state when the low-side supply (VDD2) turns on. After power-up, if the high-side is not functional yet, the output is actively pulled low. As shown in Figure 6-5, this condition happens after the low-side start-up time plus the high-side fault detection delay time ( $t_{LS,STA} + t_{HS,FLT}$ ). Similarly, if the high-side supply drops below the undervoltage threshold (VDD1<sub>UV</sub>), as described in Figure 6-8, for more than the high-side fault detection delay time during normal operation, the open-drain output is pulled low. This delay allows the system to shut down reliably when the high-side supply is missing.

Communication start between the high-side and low-side of the comparator is delayed by the high-side blanking time (t<sub>HS,BLK</sub>, a time constant implemented on the high-voltage side) to allow the voltage on the REF pin to settle, and to avoid unintentional switching of the comparator output during power-up.

Figure 6-5 through Figure 6-10 depict typical power-up and power-down scenarios.

In Figure 6-5, the low-side supply (VDD2) turns on but the high-side supply (VDD1) remains off. The output powers up in a Hi-Z state. After  $t_{HS, FLT}$ , OUT is pulled low indicating a no-power fault on the high side.

In Figure 6-6, the high-side supply (VDD1) turns on long after the low-side supply (VDD2) turns on. The output is initially in an active-low state, see Figure 6-5. After the high-side supply is enabled, there is a duration of  $t_{HS, STA} + t_{HS, BLK}$  before the device assumes normal operation and the output reflects the current state of the comparator.



Figure 6-5. VDD2 Turns On, VDD1 Stays Off



Figure 6-6. VDD2 is On; VDD1 Turns On (Long Delay)

In Figure 6-7, the low-side supply (VDD2) turns on, followed by the high-side supply (VDD1) with only a short delay. The output is initially in a Hi-Z state. The high-side fault detection delay ( $t_{HS,FLT}$ ) is shorter than the high-side blanking time ( $t_{HS,BLK}$ ), and therefore the output is pulled low after  $t_{HS,FLT}$ , indicating that the high-side is not operational yet. After the high-side blanking time ( $t_{HS,BLK}$ ) elapses, the device assumes normal operation and the output reflects the current state of the comparator.

In Figure 6-8, the high-side supply (VDD1) turns off, followed by the low-side supply (VDD2). After the high-side fault detection delay time ( $t_{HS,FLT}$ ), the output is actively pulled low. As soon as VDD2 drops below the VDD2<sub>UV</sub> threshold, the output enters a Hi-Z state.

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated





Figure 6-7. VDD2 Turns On, Followed by VDD1 (Short Delay)

Figure 6-8. VDD1 Turns Off, Followed by VDD2

In Figure 6-9, the low-side supply (VDD2) turns on after the high-side is fully powered up (the delay between VDD1 and VDD2 is greater than  $(t_{HS,STA} + t_{HS,BLK})$ ). The output starts in a Hi-Z state. After the low-side start-up time  $(t_{LS,STA})$ , the device enters normal operation.

In Figure 6-10, the low-side supply (VDD2) turns off, followed by the high-side supply (VDD1). As soon as VDD2 drops below the VDD2 $_{UV}$  threshold, the output enters a Hi-Z state.



Figure 6-9. VDD1 Turns On, Followed by VDD2 (Long Delay)



Figure 6-10. VDD2 Turns Off, Followed by VDD1

#### 6.3.6 VDD1 Brownout and Power-Loss Behavior

Brownout is a condition where the VDD1 supply drops below the specified operating voltage range but the device remains functional. Power loss is a condition where the VDD1 supply drops below a level where the device stops being functional. Depending on the duration and the voltage level, a brownout condition can or can not be noticeable at the output of the device. A power-loss condition is always signaled on the output of the isolated comparator.

Figure 6-11 through Figure 6-13 show typical brownout and power-loss scenarios.

In Figure 6-11, VDD1 droops below the undervoltage detection threshold (VDD1 $_{UV}$ ) but recovers before the high-side-fault detection delay time ( $t_{HS,FLT}$ ) expires. The brownout event has no effect on the comparator output.

In Figure 6-12, VDD1 droops below the undervoltage detection threshold (VDD1 $_{UV}$ ) for more than the high-side-fault detection delay time ( $t_{HS,FLT}$ ). The brownout condition is detected as a fault and the output is pulled low after a delay equal to  $t_{HS,FLT}$ . The device resumes normal operation as soon as VDD1 recovers above the VDD1 $_{UV}$  threshold.





Figure 6-11. Output Response to a Short Brownout Event on VDD1

Figure 6-12. Output Response to a Long Brownout Event on VDD1

In Figure 6-13, VDD1 droops below the power-on-reset (POR) threshold (VDD1<sub>POR</sub>). The power-loss condition is detected as a fault and the output is pulled low after a delay equal to  $t_{HS,FLT}$ . The device resumes normal operation after a delay equal to  $t_{HS,STA} + t_{HS,BLK}$  after VDD1 recovers above the VDD1<sub>UV</sub> threshold.



Figure 6-13. Output Response to a Power-Loss Event on VDD1

Submit Document Feedback

Copyright © 2024 Texas Instruments Incorporated

#### 6.4 Device Functional Modes

The AMC23C12-Q1 is operational when the power supplies VDD1 and VDD2 are applied, as specified in the *Recommended Operating Conditions* table.

Both comparators on the high-side function together as one window comparator when the voltage on the REF pin is below the  $V_{MSEL}$  threshold. If the voltage on the REF pin exceeds the  $V_{MSEL}$  threshold, the negative comparator (Cmp0) is disabled and Cmp1 functions as a single positive comparator with increased hysteresis, as described in the *Reference Input* section.

The device has two output operating modes that are selected based on the LATCH input pin setting: transparent mode and latch mode. These modes affect how the OUT pin responds to the changing input signal conditions. See the *Open-Drain Digital Output* section for details.

# 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

### 7.1 Application Information

With low response time, high common-mode transient immunity (CMTI), and a reinforced isolation barrier, the AMC23C12-Q1 is designed to provide fast and reliable overcurrent and overvoltage detection for high-voltage applications in harsh and noisy environments.

### 7.2 Typical Applications

#### 7.2.1 Overcurrent Detection

Fast overcurrent detection is a common requirement in DC/DC converter and motor-control applications, and can be implemented with an AMC23C12-Q1 isolated window comparator as shown in Figure 7-1.



Figure 7-1. Using the AMC23C12-Q1 for Overcurrent Detection

The load current flowing through an external shunt resistor RSHUNT produces a voltage drop that is sensed by the AMC1300B-Q1 for control purposes. The same voltage is monitored by the AMC23C12-Q1 that is connected in parallel to the current-sensing amplifier and provides a fast sensing path for positive and negative fault-current detection. The overcurrent detection threshold is set by the external resistor R1 and the overcurrent event is signaled on the open-drain output OUT.

As depicted in Figure 7-1, the integrated low-dropout (LDO) regulator on the high-side allows direct connection of the VDD1 input to a commonly used floating gate-driver supply. Alternatively, the AMC23C12-Q1 can share a regulated supply with the AMC1300B-Q1. In that case, the VDD1 pin of the AMC23C12-Q1 connects directly to the VDD1 pin of the AMC1300B-Q1 and R4 is not needed. The fast response time and high common-mode transient immunity (CMTI) of the AMC23C12-Q1 provide reliable and accurate operation even in high-noise environments.

#### 7.2.1.1 Design Requirements

Table 7-1 lists the parameters for the application example in Figure 7-1.

| Table 1 11 Decign Requirements                |                |  |  |  |  |  |  |  |  |
|-----------------------------------------------|----------------|--|--|--|--|--|--|--|--|
| PARAMETER                                     | VALUE          |  |  |  |  |  |  |  |  |
| High-side supply voltage                      | 3 V to 25 V    |  |  |  |  |  |  |  |  |
| Low-side supply voltage                       | 2.7 V to 5.5 V |  |  |  |  |  |  |  |  |
| Shunt-resistor value                          | 10 mΩ          |  |  |  |  |  |  |  |  |
| Linear input voltage range of the AMC1300B-Q1 | ±250 mV        |  |  |  |  |  |  |  |  |
| Maximum peak motor current                    | ±25 A          |  |  |  |  |  |  |  |  |
| Overcurrent detection threshold               | ±20 A          |  |  |  |  |  |  |  |  |

Table 7-1. Design Requirements

#### 7.2.1.2 Detailed Design Procedure

The value of the shunt resistor in this example is 10 m $\Omega$ , determined by the linear input voltage range of the AMC1300B-Q1 current-sensing amplifier (±250 mV) and the full-scale current of ±25 A.

At the desired 20-A overcurrent detection level, the voltage drop across the shunt resistor is 10 m $\Omega$  × 20 A = 200 mV. The positive-going trip threshold of the window comparator is  $V_{REF}$  +  $V_{HYS}$ , where  $V_{HYS}$  is 4 mV as specified in the *Electrical Characteristics* table and V<sub>REF</sub> is the voltage across R1 that is connected between the REF and GND1 pins. R1 is calculated as  $(V_{TRIP} - V_{HYS}) / I_{REF} = (200 \text{ mV} - 4 \text{ mV}) / 100 \mu\text{A} = 1.96 \text{ k}\Omega$  and matches a value from the E96 series (1% accuracy).

A 10-Ω, 1-nF RC filter (R5, C6) is placed at the input of the comparator to filter the input signal and reduce noise sensitivity. This filter adds 10  $\Omega$  × 1 nF = 10 ns of propagation delay that must be considered when calculating the overall response time of the protection circuit. Larger filter constants are preferable to increase noise immunity if the system can tolerate the additional delay.

Table 7-2 summarizes the key parameters of the design.

Table 7-2. Overcurrent Detection Design Example

| PARAMETER                                               | VALUE           |
|---------------------------------------------------------|-----------------|
| Reference resistor value (R1)                           | 1.96 kΩ         |
| Reference capacitor value (C5)                          | 100 nF          |
| Reference voltage                                       | 196 mV          |
| Reference voltage settling time (to 90% of final value) | 470 μs          |
| Overcurrent trip threshold (rising)                     | 200 mV / 20.0 A |
| Overcurrent trip threshold (falling)                    | 196 mV / 19.6 A |

#### 7.2.2 Overvoltage Detection

Isolated amplifiers such as the AMC1311B-Q1 are widely used for measuring the DC link voltage in onboard chargers (OBC), DC/DC converters, and traction inverters. Power stages connected to the DC link rail can be sensitive to overvoltage conditions that can occur (for example, during a braking operation). The isolated amplifier is not always able to alert the system controller fast enough to take appropriate action to reduce the DC link voltage. Therefore, a fast, isolated comparator is required to detect overvoltage conditions.

Figure 7-2 shows a simplified schematic of a traction inverter where the DC link voltage is sensed by an AMC1311B-Q1 isolated amplifier. The AMC23C12-Q1 is connected parallel to the AMC1311B-Q1 and monitors the voltage across RSNS for overvoltage conditions. The overvoltage trip-threshold is set by the R1 resistor connected to the REF pin of the AMC23C12-Q1. The open-drain OUT pin of the AMC23C12-Q1 is connected to a GPIO or interrupt pin of the MCU and is actively pulled low whenever the input voltage ( $V_{IN}$ ) exceeds the reference voltage ( $V_{REF}$ ).



Figure 7-2. Using the AMC23C12-Q1 for Overvoltage Detection



#### 7.2.2.1 Design Requirements

Table 7-3 lists the parameters for the application example in Figure 7-2.

Table 7-3. Design Requirements

| PARAMETER                                          | VALUE        |
|----------------------------------------------------|--------------|
| High-side supply voltage                           | 3 V to 25 V  |
| Low-side supply voltage                            | 3 V to 5.5 V |
| Nominal DC link voltage                            | 400 V        |
| Linear full-scale input voltage of the AMC1311B-Q1 | 2 V          |
| DC link voltage range for linear sensing           | 0 V to 450 V |
| DC link overvoltage detection threshold            | 480 V        |

#### 7.2.2.2 Detailed Design Procedure

The voltage divider consisting of R11, R12, and RSNS is sized such that the voltage drop across RSNS equals the linear full-scale input voltage (2 V) of the AMC1311B-Q1 at the maximum DC-link voltage that is of interest for linear sensing (450 V). Therefore, the voltage drop across RSNS at the overvoltage condition is 480 V / 450 V  $\times$  2 V = 2.133 V. This value is the target value for the reference voltage ( $V_{REF}$ ) of the AMC23C12-Q1.

 $V_{REF}$  is determined by the external resistor R1 and the internal 100- $\mu$ A current source of the AMC23C12-Q1. R1 is calculated as  $(V_{TRIP} - V_{HYS})$  /  $I_{REF}$  = (2133 mV - 25 mV) / 100  $\mu$ A = 21.08 k $\Omega$ . The closest value in the E192 series is 21.0 k $\Omega$ . The comparator hysteresis voltage  $(V_{HYS})$  is subtracted from  $V_{TRIP}$  because the comparator trips at  $V_{REF}$  +  $V_{HYS}$ , see Figure 6-1. The hysteresis value is 25 mV because the reference voltage is greater than 550 mV, as explained in the *Reference Input* section.

Table 7-4 summarizes the key parameters of the design.

Table 7-4. Overvoltage and Undervoltage Detection Design Example

| PARAMETER     VALUE       ference resistor value (R1)     21.0 kΩ       ference capacitor value (C5)     100 nF |  |  |  |  |  |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|--|--|
| VALUE                                                                                                           |  |  |  |  |  |  |  |  |  |
| 21.0 kΩ                                                                                                         |  |  |  |  |  |  |  |  |  |
| 100 nF                                                                                                          |  |  |  |  |  |  |  |  |  |
| 2100 mV                                                                                                         |  |  |  |  |  |  |  |  |  |
| 4.85 ms                                                                                                         |  |  |  |  |  |  |  |  |  |
| 478 V                                                                                                           |  |  |  |  |  |  |  |  |  |
| 472 V                                                                                                           |  |  |  |  |  |  |  |  |  |
|                                                                                                                 |  |  |  |  |  |  |  |  |  |

# 7.2.3 Application Curves

Figure 7-3 shows the typical response of the AMC23C12-Q1 to a bipolar, triangular input waveform with an amplitude of  $720\text{mV}_{PP}$ . The output (OUT) switches when VIN crosses the  $\pm 250\text{mV}$  level determined by the REF pin voltage that is biased to 250mV in this example.



Figure 7-3. Output Response of the AMC23C12-Q1 to a Triangular Input Waveform

The integrated LDO of the AMC23C12-Q1 greatly relaxes the power-supply requirements on the high-voltage side and allows powering the device from non-regulated transformer, charge pump, and bootstrap supplies. As given by the following images, the internal LDO provides a stable operating voltage to the internal circuitry, allowing the trip thresholds to remain mostly undisturbed even at ripple voltages of  $2V_{PP}$  and higher.



Figure 7-4. Trip Threshold Sensitivity to VDD1 Ripple Voltage (Cmp0, f<sub>RIPPLE</sub> = 10kHz)



Figure 7-5. Trip Threshold Sensitivity to VDD1 Ripple Voltage (Cmp1, f<sub>RIPPLE</sub> = 10kHz)



### 7.3 Best Design Practices

Keep the connection between the low-side of the sense resistor and the GND1 pin of the AMC23C12-Q1 short and low impedance. Any voltage drop in the ground line adds error to the voltage sensed at the input of the comparator and leads to inaccuracies in the trip thresholds.

For best common-mode transient immunity, place the filter capacitor C5 as closely to the REF pin as possible as illustrated in Figure 7-7. Use a low-value pullup resistor ( $<10k\Omega$ ) on the open-drain output, as explained in the *Open-Drain Digital Output* section, to minimize the effect of capacitive coupling on the open-drain signal line during a common-mode transient event.

Do not exceed the 300mV V<sub>REF</sub> limit specified in the *Recommended Operating Conditions* table for bidirectional current-sensing applications. Do not operate the device with the REF pin biased close to the V<sub>MSEL</sub> threshold (450mV to the 600mV range) to avoid dynamic switching of the Cmp0 hysteresis as explained in the *Reference Input* section.

The AMC23C12-Q1 provides a limited 200 $\mu$ s blanking time ( $t_{HS,BLK}$ ) to allow the reference voltage ( $V_{REF}$ ) to settle during start-up. For many applications, the reference voltage takes longer to settle than the 200 $\mu$ s blanking time and the output of the comparator can possibly glitch during system start-up as described in Figure 6-2. Consider the reference voltage settling time in the overall system start-up design.

### 7.4 Power Supply Recommendations

The AMC23C12-Q1 does not require any specific power-up sequencing. The high-side power supply (VDD1) is decoupled with a low-ESR, 100nF capacitor (C1) parallel to a low-ESR,  $1\mu$ F capacitor (C2). The low-side power supply (VDD2) is equally decoupled with a low-ESR, 100nF capacitor (C3) parallel to a low-ESR,  $1\mu$ F capacitor (C4). Place all four capacitors (C1, C2, C3, and C4) as close to the device as possible. Figure 7-6 shows a decoupling schematic for the AMC23C12-Q1.

For high VDD1 supply voltages (>5.5V) place a  $10\Omega$  resistor (R4) in series with the VDD1 power supply for additional filtering.



Figure 7-6. Decoupling of the AMC23C12-Q1

Capacitors must provide adequate effective capacitance under the applicable DC bias conditions experienced in the application. Multilayer ceramic capacitors (MLCCs) typically exhibit only a fraction of the nominal capacitance under real-world conditions and this factor must be taken into consideration when selecting these capacitors. This problem is especially acute in low-profile capacitors, in which the dielectric field strength is higher than in taller components. Reputable capacitor manufacturers provide capacitance versus DC bias curves that greatly simplify component selection.

#### 7.5 Layout

### 7.5.1 Layout Guidelines

Figure 7-7 shows a layout recommendation with the critical placement of the decoupling capacitors (as close as possible to the AMC23C12-Q1 supply pins) and placement of the other components required by the device.

#### 7.5.2 Layout Example



Figure 7-7. Recommended Layout of the AMC23C12-Q1



## 8 Device and Documentation Support

### 8.1 Documentation Support

#### 8.1.1 Related Documentation

For related documentation, see the following:

- Texas Instruments, Isolation Glossary application note
- Texas Instruments, Semiconductor and IC Package Thermal Metrics application note
- Texas Instruments, ISO72x Digital Isolator Magnetic-Field Immunity application note
- Texas Instruments, AMC1300B-Q1 Precision, ±250-mV Input, Reinforced Isolated Amplifier data sheet
- Texas Instruments, AMC1311x-Q1 High-Impedance, 2V Input, Reinforced Isolated Amplifiers data sheet
- Texas Instruments, Isolated Amplifier Voltage Sensing Excel Calculator design tool

### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on Notifications to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E<sup>™</sup> is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| Inged reference current from ±2% to ±1% in <i>Features</i> section                               |                |
|--------------------------------------------------------------------------------------------------|----------------|
| (December 2024))                                                                                 | Page           |
| Changed reference current from ±2% to ±1% in <i>Features</i> section                             | 1              |
| • Updated the numbering format for tables, figures, and cross-references throughout the document | 1              |
| Corrected package drawing in Pin Configuration and Functions section                             | 3              |
| Changed V <sub>IOWM</sub> from 750V <sub>RMS</sub> to 1000V <sub>RMS</sub>                       | 6              |
|                                                                                                  |                |
|                                                                                                  |                |
|                                                                                                  |                |
| <ul> <li>Added IDD1 specification for 3.0 V ≤ VDD1 ≤ 3.4 V</li> </ul>                            | <mark>8</mark> |
| Changed propagation delay vs overdrive plots                                                     |                |



| •  | Updated resistor designators of voltage divider                     | 29   |
|----|---------------------------------------------------------------------|------|
|    |                                                                     |      |
|    |                                                                     |      |
|    |                                                                     |      |
| CI | hanges from Revision * (March 2022) to Revision A (July 2022)       | Page |
| •  | Changed document status from advance information to production data | 1    |
|    | ·                                                                   |      |

# 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2024 Texas Instruments Incorporated

www.ti.com

18-Jul-2025

#### PACKAGING INFORMATION

| Orderable part number | Status (1) | Material type | Package   Pins | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|------------|---------------|----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
| AMC23C12QDWVRQ1       | Active     | Production    | SOIC (DWV)   8 | 1000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | MC23C12Q         |
| AMC23C12QDWVRQ1.A     | Active     | Production    | SOIC (DWV)   8 | 1000   LARGE T&R      | Yes             | NIPDAU                        | Level-3-260C-168 HR        | -40 to 125   | MC23C12Q         |
| AMC23C12QDWVRQ1.B     | Active     | Production    | SOIC (DWV)   8 | 1000   LARGE T&R      | -               | Call TI                       | Call TI                    | -40 to 125   |                  |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF AMC23C12-Q1:

Catalog : AMC23C12

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 18-Jul-2025

NOTE: Qualified Version Definitions:

 $_{\bullet}$  Catalog - TI's standard catalog product

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023

### TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device          | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| AMC23C12QDWVRQ1 | SOIC            | DWV                | 8 | 1000 | 330.0                    | 16.4                     | 12.05      | 6.15       | 3.3        | 16.0       | 16.0      | Q1               |

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 5-Dec-2023



### \*All dimensions are nominal

|   | Device          | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------|
| ı | AMC23C12QDWVRQ1 | SOIC         | DWV             | 8    | 1000 | 350.0       | 350.0      | 43.0        |



SOIC



#### NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOIC



NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated