AFE11612-SEP SLASF77A - DECEMBER 2022 - REVISED SEPTEMBER 2023 # AFE11612-SEP Radiation-Tolerant, Analog Monitor and Controller With Multichannel ADC, DACs, and Temperature Sensors ### 1 Features - Radiation tolerant: - Single-event latch-up (SEL) immune up to LET = 43 MeV-cm<sup>2</sup>/mg at 125°C - Single-event functional interrupt (SEFI) characterized up to LET = 43 MeV-cm<sup>2</sup>/mg - Total ionizing dose (TID) RLAT/RHA characterized up to 20 krad(Si) - Space-enhanced plastic (space EP): - Meets ASTM E595 outgassing specification - Vendor item drawing (VID) V62/22614 - Military temperature range: –55°C to +125°C - One fabrication, assembly, and test site - Gold bond wire, NiPdAu lead finish - Wafer lot traceability - Extended product life cycle - 12 monotonic, 12-bit DACs - 0 V to 5 V output range - DAC shutdown to user-defined level - 16 input, 12-bit SAR ADC - High sample rate: 500 kSPS - 16 single-ended inputs or 2 differential and 12 single-ended inputs - Programmable out-of-range alarms - Eight GPIO pins - Internal 2.5-V reference - Two remote temperature sensors - Internal temperature sensor - Configurable SPI and I<sup>2</sup>C interface - 2.7-V to 5.5-V operation ### 2 Applications - Command and data handling (C&DH) - Communications payload - Radar imaging payload - Optical imaging payload - General analog monitoring and control # 3 Description The AFE11612-SEP is a highly integrated analog monitor and control device designed for high-density, general-purpose monitor and control systems. The device includes 12 12-bit digital-to-analog converters (DACs) and a 16-channel, 12-bit, analog-to-digital converter (ADC). The device also incorporates eight general-purpose inputs and outputs (GPIOs), two remote temperature sensor channels, and a local temperature sensor channel. The device has an internal 2.5-V reference that sets the DAC to an output voltage range of 0 V to 5 V. The device also supports operation from an external reference. The device supports communication through both SPI-compatible and I<sup>2</sup>Ccompatible interfaces. The device high level of integration significantly reduces component count and simplifies closed-loop system design, thus making the device a great choice for high-density applications where radiation-tolerance and board space are critical. #### **Package Information** | PART NUMBER | PACKAGE <sup>(1)</sup> | BODY SIZE(2) | |--------------|------------------------|-------------------| | AFE11612-SEP | PAP (HTQFP, 64) | 10.0 mm × 10.0 mm | - For all available packages, see the package option addendum at the end of the data sheet. - The body size (length × width) is a nominal value and does not include pins. Simplified Schematic # **Table of Contents** | 1 Features1 | 7.2 Functional Block Diagram | 25 | |-----------------------------------------------------|-----------------------------------------------------|----| | 2 Applications 1 | 7.3 Feature Description | | | 3 Description1 | 7.4 Device Functional Modes | | | 4 Revision History2 | 7.5 Programming | 47 | | 5 Pin Configuration and Functions3 | 7.6 Register Maps | | | 6 Specifications6 | 8 Application and Implementation | | | 6.1 Absolute Maximum Ratings6 | 8.1 Application Information | | | 6.2 ESD Ratings6 | 8.2 Typical Application | | | 6.3 Recommended Operating Conditions6 | 8.3 Power Supply Recommendations | | | 6.4 Thermal Information7 | 8.4 Layout | 87 | | 6.5 Electrical Characteristics7 | 9 Device and Documentation Support | | | 6.6 Timing Characteristics11 | 9.1 Documentation Support | 88 | | 6.7 Timing Diagrams14 | 9.2 Receiving Notification of Documentation Updates | 88 | | 6.8 Typical Characteristics: DAC | 9.3 Support Resources | 88 | | 6.9 Typical Characteristics: ADC19 | 9.4 Trademarks | 88 | | 6.10 Typical Characteristics: Internal Reference 23 | 9.5 Electrostatic Discharge Caution | 88 | | 6.11 Typical Characteristics: Temperature Sensor24 | 9.6 Glossary | 88 | | 6.12 Typical Characteristics: Digital Inputs24 | 10 Mechanical, Packaging, and Orderable | | | 7 Detailed Description25 | Information | 88 | | 7.1 Overview | | | | | | | # **4 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | Ch | anges from Revision * (December 2022) to Revision A (September 2023) | Page | |----|-------------------------------------------------------------------------------------------------------------|-------------------| | • | Deleted Features bullet regarding extended product change notification | 1 | | • | Changed external reference input voltage minimum value from 2.4 V to 1.4 V in Electrical Characteristics | s 7 | | • | Changed plots to move test conditions from figures to text and improve color contrast in figures containing | | | | multiple plots in all Typical Characteristics sections | | | • | Changed Overview section to provide required information | | | | Added DAC Output Mode subsection. | 44 | | | Added ADC Conversion Modes subsection to Device Functional Modes; moved from Feature Descriptio | n <mark>44</mark> | | • | Changed Table 7-10, Register Maps, to provide more information | | | • | Changed all register subsections to show register name to match global register map | 57 | | • | Changed all register subsection Field Descriptions tables to remove unnecessary content | | | • | Added Field Description tables to subsections that were missing this table | | | • | Changed some registers to be grouped together | | | • | Changed R0, R1, R2 to RATE in Temperature Conversion Rate register | | | • | Changed Table 7-12, Temperature Conversion Time to Table 7-15, Temperature Conversion Rate Field | | | | Descriptions | 63 | | • | Changed Table 7-14, NADJUST and ηEFF Values to Table 7-17, η-Factor Correction Register Field | | | | Descriptions | 64 | | • | Changed ADC Channel Register 1 section text for accuracy | 72 | | • | Added Application and Implementation section and Application Information and Typical Application | | | | subsections | 83 | | • | Added Layout section and Layout Guidelines and Layout Example subsections | | | | | | # **5 Pin Configuration and Functions** Figure 5-1. PAP Package, 64-Pin HTQFP (Top View) ### **Table 5-1. Pin Functions** | PIN | | TYPE(1) | DESCRIPTION | |----------------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | ITPE | DESCRIPTION | | A2 | 11 | 1 | Target address selection A2 for I <sup>2</sup> C when the SPI/I2C pin is low. | | ADC-GND | 32 | 1 | ADC ground. Must be connected to AGND. | | ADC-REF-IN/CMP | 31 | I/O | External ADC reference input when external V <sub>REF</sub> is used to drive the ADC. A compensation capacitor connection (connect a 4.7-µF capacitor between this pin and AGND) when internal V <sub>REF</sub> is used to drive the ADC. | | AGND1 | 54 | I | Analog ground | | AGND2 | 55 | I | Analog ground | | AGND3 | 22 | ı | Analog ground | | AGND4 | 21 | I | Analog ground | | ALARM | 62 | 0 | Global alarm. Open-drain output. An external 10-kΩ pullup resistor is required. This pin goes low (active) when one (or more) analog channels are out of range. | | AVCC1 | 56 | 1 | Positive analog power for DAC6-OUT, DAC7-OUT, DAC8-OUT, DAC9-OUT, DAC10-OUT, and DAC11-OUT; must be tied to AVCC2 | | AVCC2 | 23 | 1 | Positive analog power for DAC0-OUT, DAC1-OUT, DAC2-OUT, DAC3-OUT, DAC4-OUT, and DAC5-OUT; must be tied to AVCC1 | | AVDD1 | 49 | I | Positive analog power supply | | AVDD2 | 50 | I | Positive analog power supply | | CH0 | 33 | I | Analog input of channel 0. CH0, CH1, CH2, and CH3 can be programmed as differential or single-ended. | | CH1 | 34 | ı | Analog input of channel 1. CH0, CH1, CH2, and CH3 can be programmed as differential or single-ended. | | CH2 | 35 | I | Analog input of channel 2. CH0, CH1, CH2, and CH3 can be programmed as differential or single-ended. | | CH3 | 36 | I | Analog input of channel 3. CH0, CH1, CH2, and CH3 can be programmed as differential or single-ended. | | CH4 | 37 | ı | Analog input of channel 4. CH4 to CH15 are single-ended. | | CH5 | 38 | ı | Analog input of channel 5. CH4 to CH15 are single-ended. | | CH6 | 39 | ı | Analog input of channel 6. CH4 to CH15 are single-ended. | | CH7 | 40 | ı | Analog input of channel 7. CH4 to CH15 are single-ended. | | CH8 | 41 | ı | Analog input of channel 8. CH4 to CH15 are single-ended. | | CH9 | 42 | ı | Analog input of channel 9. CH4 to CH15 are single-ended. | | CH10 | 43 | ı | Analog input of channel 10. CH4 to CH15 are single-ended. | | CH11 | 44 | ı | Analog input of channel 11. CH4 to CH15 are single-ended. | | CH12 | 45 | ı | Analog input of channel 12. CH4 to CH15 are single-ended. | | CH13 | 46 | ı | Analog input of channel 13. CH4 to CH15 are single-ended. | | CH14 | 47 | ı | Analog input of channel 14. CH4 to CH15 are single-ended. | | CH15 | 48 | ı | Analog input of channel 15. CH4 to CH15 are single-ended. | | CNVT | 3 | ı | External conversion trigger, active low. The falling edge initiates the sampling and conversion of the ADC. | | CS/A0 | 9 | ı | Chip-select signal for SPI when the SPI/I2C pin high. Target address selection A0 for I <sup>2</sup> C when SPI/I2C low. | | D1-/GPIO4 | 29 | I/O | Remote sensor D1 negative input when D1 enabled; GPIO-6 when D1 disabled. Pullup resistor required for output. | | D1+/GPIO-5 | 30 | I/O | Remote sensor D1 positive input when D1 enabled; GPIO-7 when D1 disabled. Pullup resistor required for output. | | D2-/GPIO-6 | 27 | I/O | Remote sensor D2 negative input when D2 enabled; GPIO-6 when D2 disabled. Pullup resistor required for output. | | D2+/GPIO-7 | 28 | I/O | Remote sensor D2 positive input when D2 enabled; GPIO-7 when D2 disabled. Pullup resistor required for output. | | DAC0-OUT | 26 | 0 | DAC channel 0 output | | DAC1-OUT | 25 | 0 | DAC channel 1 output | | DAC2-OUT | 24 | 0 | DAC channel 2 output | | DAC3-OUT | 20 | 0 | DAC channel 3 output | | DAC4-OUT | 19 | 0 | DAC channel 4 output | | DAC5-OUT | 18 | 0 | DAC channel 5 output | | DAC6-OUT | 51 | 0 | DAC channel 6 output | | DAC7-OUT | 52 | 0 | DAC channel 7 output | | DAC8-OUT | 53 | 0 | DAC channel 8 output | | DAC9-OUT | 59 | 0 | DAC channel 9 output | | DAC10-OUT | 60 | 0 | DAC channel 10 output | | DAC11-OUT | 61 | 0 | DAC channel 11 output | | 2,1011-001 | 01 | | Dr. G. Sharmor, T. Gutput | # **Table 5-1. Pin Functions (continued)** | PIN | | T)(DE(1) | PERCENTION | |-----------|-----|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | NAME | NO. | TYPE <sup>(1)</sup> | DESCRIPTION | | DAC-CLR-0 | 17 | I | DAC clear control signal, digital input, active low. When low, all DACs associated with the DAC-CLR-0 pin enter a CLEAR state, the DAC latch is loaded with a predefined code, and the output is set to the corresponding level. However, the DAC-data register does not change. When the DAC goes back to normal operation, the DAC latch is loaded with the previous data from the DAC-data register and the output returns to the previous level, regardless of the status of the SLDAC-n bit. When this pin is high, the DACs are in normal operation. | | DAC-CLR-1 | 63 | ı | DAC clear control signal, digital input, active low. When low, all DACs associated with the DAC-CLR-1 pin enter a CLEAR state, the DAC latch is loaded with a predefined code, and the output is set to the corresponding level. However, the DAC-data register does not change. When the DAC goes back to normal operation, the DAC latch is loaded with the previous data from the DAC-data register and the output returns to the previous level, regardless of the status of the SLDAC-n bit. When this pin is high, the DACs are in normal operation. | | DAV | 2 | 0 | Data available indicator, active low output. In direct mode, the $\overline{DAV}$ pin goes low (active) when the conversion ends. In auto mode, a 1-µs pulse (active low) appears on this pin when a conversion cycle completes (for details, see the <i>Primary ADC Operation</i> and <i>Register Maps</i> sections). $\overline{DAV}$ stays high when deactivated. | | DGND | 6 | I | Digital ground | | DGND2 | 64 | I | Digital ground | | DVDD | 8 | I | Digital power supply (3 V to 5 V). Must be the same value as AV <sub>DD</sub> . | | | | I/O | General-purpose digital input and output. This bidirectional, open-drain, digital I/O pin requires an external pullup resistor. For more details, see the <i>General-Purpose Input and Output Pins (GPIO-0 To GPIO-7)</i> section. | | GPIO-1 | 14 | I/O | General-purpose digital input and output. This bidirectional, open-drain, digital I/O pin requires an external pullup resistor. For more details, see the <i>General-Purpose Input and Output Pins (GPIO-0 To GPIO-7)</i> section. | | GPIO-2 | 15 | I/O | General-purpose digital input and output. This bidirectional, open-drain, digital I/O pin requires an external pullup resistor. For more details, see the <i>General-Purpose Input and Output Pins (GPIO-0 To GPIO-7)</i> section. | | GPIO-3 | 16 | I/O | General-purpose digital input and output. This bidirectional, open-drain, digital I/O pin requires an external pullup resistor. For more details, see the <i>General-Purpose Input and Output Pins (GPIO-0 To GPIO-7)</i> section. | | IOVDD | 7 | I | Interface power supply | | REF-DAC | 58 | I | DAC reference input | | REF-OUT | 57 | 0 | Internal reference output | | RESET | 1 | - 1 | Reset input, active low. A logic low on this pin causes the device to perform a hardware reset. | | SCLK/SCL | 5 | 1 | Serial clock input of the main serial interface. This pin functions as the SPI clock when the SPI/I2C pin is high. This pin functions as the I <sup>2</sup> C clock when the SPI/I2C pin is low. | | SDI/SDA | 4 | I/O | Serial interface data. This pin functions as SDI for the serial peripheral interface (SPI) when the SPI/I2C pin (pin 12) is high. This pin functions as SDA for the I <sup>2</sup> C interface when the SPI/I2C pin is low. | | SDO/A1 | 10 | I/O | SDO for SPI when the SPI/I2C pin is high. Target address selection A1 for I <sup>2</sup> C when the SPI/I2C pin is low. | | SPI/I2C | 12 | 1 | Interface selection pin; digital input. When this pin is tied to IOVDD, the SPI is enabled and the I <sup>2</sup> C interface is disabled. When this pin is tied to ground, the SPI is disabled and the I <sup>2</sup> C interface is enabled. | <sup>(1)</sup> Signal Types: I = Input, O = Output, I/O = Input or Output. # **6 Specifications** # **6.1 Absolute Maximum Ratings** over operating free-air temperature range (unless otherwise noted)(1) | | | | MIN | MAX | UNIT | |------------------|------------------|------------------------------------------------------------|------|-------------------------|------| | | | AVDD pins to GND | -0.3 | 6 | | | | Supply voltage | DVDD pins to GND | -0.3 | 6 | v | | | Supply voltage | IOVDD pins to GND | -0.3 | 6 | v | | | | AVCC pins to GND | -0.3 | 6 | | | | | Analog input pins to GND | -0.3 | AV <sub>DD</sub> + 0.3 | | | | | Digital input pins to GND | -0.3 | IOV <sub>DD</sub> + 0.3 | | | | Pin voltage | ALARM, GPIO-[0:3], SCLK/SCL, SDI/SDA pins to GND | -0.3 | 6 | V | | | | D1+/GPIO-4, D1-/GPIO-5, D2+/GPIO-6, D2-/GPIO-7 pins to GND | -0.3 | AV <sub>DD</sub> + 0.3 | | | | | SDO and DAV pins to GND | -0.3 | IOV <sub>DD</sub> + 0.3 | | | TJ | Junction tempera | ture | | 150 | °C | | T <sub>stg</sub> | Storage tempera | ture | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. ### 6.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|-------------------------------------------------------------------------------------|-------|------| | V | Electrostatic discharge | Human body model (HBM), per ANSI/ESDA/<br>JEDEC JS-001, all pins <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per ANSI/ESDA/<br>JEDEC JS-002, all pins <sup>(2)</sup> | ±500 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. ### **6.3 Recommended Operating Conditions** over operating free-air temperature range (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |---------------------------------|-------------------------------|-----|---------|------| | AV <sub>DD</sub> <sup>(1)</sup> | Analog supply voltage | 2.7 | 5.5 | V | | $DV_DD$ | Digital supply voltage | 2.7 | 5.5 | V | | IOV <sub>DD</sub> | Digital IO supply voltage | 2.7 | 5.5 | V | | AV <sub>CC</sub> | Output buffer supply voltage | 4.5 | 5.5 | V | | T <sub>A</sub> | Operating ambient temperature | -55 | 125 | °C | (1) $AV_{DD}$ must be greater than or equal to $(V_{REF} + 1.2 \text{ V})$ . #### **6.4 Thermal Information** | | | AFE11612-SEP | | |----------------------|----------------------------------------------|--------------|------| | | THERMAL METRIC(1) | PAP (HTQFP) | UNIT | | | | 64 PINS | | | Θ <sub>JA</sub> | Junction-to-ambient thermal resistance | 33.7 | °C/W | | Θ <sub>JC(top)</sub> | Junction-to-case (top) thermal resistance | 9.5 | °C/W | | Θ <sub>JB</sub> | Junction-to-board thermal resistance | 9.0 | °C/W | | $\Psi_{JT}$ | Junction-to-top characterization parameter | 0.3 | °C/W | | $\Psi_{JB}$ | Junction-to-board characterization parameter | 8.9 | °C/W | | Θ <sub>JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 0.2 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report. #### 6.5 Electrical Characteristics all minimum and maximum specifications at $T_A$ = -55°C to +125°C, all typical specifications at $T_A$ = 25°C, AV<sub>CC</sub> = 5.5 V, AV<sub>DD</sub> = DV<sub>DD</sub> = 4.5 V to 5.5 V, IOV<sub>DD</sub> = 2.7 V to 5.5 V, internal reference, and DAC outputs unloaded (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------|------------------------------------------|-----------------------------------------------------------------------------|-------|------|------|--------------------| | DAC C | HARACTERISTICS(1) | | | | | | | | Resolution | | 12 | | | Bits | | | Full-scale output voltage | V <sub>REF</sub> = 2.5 V | 0 | | 5 | V | | DNL | Differential nonlinearity | Specified 12-bit monotonic | -1 | | 1 | LSB | | INL | Integral nonlinearity | | -1.25 | | 1.25 | LSB | | TUE | Total unadjusted error | T <sub>A</sub> = 25°C | -10 | | 10 | mV | | | Offset error | T <sub>A</sub> = 25°C | -2 | | 2 | mV | | | Offset error temperature drift | | | ±1 | | ppm/°C | | | Gain error | External 2.5-V reference | -0.15 | | 0.15 | %FSR | | | Gain error temperature drift | | | ±2 | | ppm/°C | | | Load current <sup>(2)</sup> | Source within 200 mV of supply | | 10 | | mA | | | Load current(=) | Sink within 300 mV of supply | | -10 | | mA | | | Short-circuit current <sup>(2)</sup> | | | ±30 | | mA | | | Capacitive load stability <sup>(3)</sup> | | 0 | | 10 | nF | | | DC output impedance <sup>(3)</sup> | Midscale code | | 0.3 | | Ω | | | Output voltage settling time | $R_L$ = 2 k $\Omega$ , $C_L$ = 200 pF, 1/4 to 3/4 scale settling to 1/2 LSB | | 3 | | μs | | | Slew rate | 1/4 to 3/4 scale transition, 10% to 90% | | 1.5 | | V/µs | | | Output noise | f = 0.1 Hz to 10 Hz, midscale code | | 8 | | μVpp | | | Output noise density | f = 1 kHz, midscale code, external reference | | 81 | | nV/√ <del>Hz</del> | | | Code change glitch impulse | 1 LSB change around major carrier | | 0.15 | | nV-s | | | Supply ramp-up glitch amplitude | AV <sub>CC</sub> = 0-V to 5-V, 2-ms ramp | | 5 | | mV | | | Digital feedthrough | Device is not accessed | | 0.15 | | nV-s | ### **6.5 Electrical Characteristics (continued)** all minimum and maximum specifications at $T_A = -55^{\circ}\text{C}$ to +125°C, all typical specifications at $T_A = 25^{\circ}\text{C}$ , $AV_{CC} = 5.5 \text{ V}$ , $AV_{DD} = DV_{DD} = 4.5 \text{ V}$ to 5.5 V, $IOV_{DD} = 2.7 \text{ V}$ to 5.5 V, internal reference, and DAC outputs unloaded (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------|-----------------------------|-------------------------------------------------------------------------------------------------------|--------------------------|-------|------------------------|------| | ADC C | HARACTERISTICS | | | | | | | | Resolution | | | 12 | | Bits | | | | Single-ended, 0 V to V <sub>REF</sub> | 0 | | $V_{REF}$ | | | | | Single-ended, 0 V to 2 × V <sub>REF</sub> | 0 | 2 | 2 × V <sub>REF</sub> | | | | Full-scale input voltage | Fully differential, $V_{IN+} - V_{IN-}$ , 0 V to $V_{REF}$ | -V <sub>REF</sub> | | V <sub>REF</sub> | V | | | | Fully differential, $V_{IN+} - V_{IN-}$ , 0 V to 2 × $V_{REF}$ | −2 ×<br>V <sub>REF</sub> | 2 | 2 × V <sub>REF</sub> | | | | Absolute input voltage | | GND –<br>0.2 | | AV <sub>DD</sub> + 0.2 | V | | NL | Differential nonlinearity | Specified 12-bit monotonic | -1 | | 1 | LSB | | NL | Integral nonlinearity | | -1 | | 1 | LSB | | | Offset error | | -3 | | 3 | LSB | | | Offset error match | | | ±0.4 | | LSB | | | | Single-ended mode,<br>external 2.5-V reference | -5 | | 5 | | | | Gain error | Differential mode, 0 V to V <sub>REF</sub> ,<br>V <sub>CM</sub> = 1.25 V, external 2.5-V reference | -5 | | 5 | LSB | | | | Differential mode, 0 V to 2 × V <sub>REF</sub> ,<br>V <sub>CM</sub> = 2.5 V, external 2.5-V reference | -5 | | 5 | | | | O simo amana mantah | Single-ended mode | | ±0.4 | | 1.00 | | | Gain error match | Differential mode | | ±0.5 | | LSB | | | Zero code error | Differential mode, 0 V to V <sub>REF</sub> ,<br>V <sub>CM</sub> = 1.25 V, external 2.5-V reference | -3 | | 3 | LSB | | | Zero code error | Differential mode, 0 V to 2 × V <sub>REF</sub> ,<br>V <sub>CM</sub> = 2.5 V, external 2.5-V reference | -3 | | 3 | LOD | | | Zero code error match | | | ±0.5 | | LSB | | | Common-mode rejection | Differential mode, 0 V to 2 × V <sub>REF</sub> , measured at dc | | 67 | | dB | | | Input conscitance | 0 V to V <sub>REF</sub> | | 118 | | pF | | | Input capacitance | 0 V to 2 × V <sub>REF</sub> | | 73 | | рг | | | Input bias current | Unselected ADC input | | ±10 | | μΑ | | | Conversion rate | External single analog channel, auto-mode conversion | | 500 | | rene | | | Conversion rate | External single analog channel, direct-mode conversion | | 167 | | kSPS | | | Conversion time | External single analog channel | | 2 | | μs | | | Autocycle update rate | All 16 single-ended inputs enabled | | 32 | | μs | | | Throughput rate | SCLK ≥ 12 MHz, external single-channel | | | 500 | kSPS | | NTER | NAL TEMPERATURE SENSOR CHAR | ACTERISTICS | | | | | | | Accuracy | $AV_{DD} = 5 \text{ V}, T_A = -55^{\circ}\text{C to } +125^{\circ}\text{C}$ | -4.5 | | 4.5 | °C | | | Accuracy | AV <sub>DD</sub> = 5 V, T <sub>A</sub> = 0°C to 100°C | -1.5 | | 1.5 | | | | Resolution | | | 0.125 | | °C | | | Conversion rate | Remote temperature sensors disabled | | 15 | | ms | # **6.5 Electrical Characteristics (continued)** all minimum and maximum specifications at $T_A$ = -55°C to +125°C, all typical specifications at $T_A$ = 25°C, AV<sub>CC</sub> = 5.5 V, AV<sub>DD</sub> = DV<sub>DD</sub> = 4.5 V to 5.5 V, IOV<sub>DD</sub> = 2.7 V to 5.5 V, internal reference, and DAC outputs unloaded (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |----------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------------|-------|------|--------------------| | REMOTE | TEMPERATURE SENSOR CHARACTERI | STICS | | | | | | | Accuracy <sup>(4)</sup> | $AV_{DD} = 5 \text{ V}, T_A = -55^{\circ}\text{C to } +125^{\circ}\text{C},$<br>$T_D = -40^{\circ}\text{C to } +150^{\circ}\text{C}$ | -6 | | 6 | °C | | | Accuracy | $AV_{DD} = 5 \text{ V}, T_A = 0^{\circ}\text{C to } +100^{\circ}\text{C},$<br>$T_D = -40^{\circ}\text{C to } +150^{\circ}\text{C}$ | -1.5 | | 1.5 | C | | | Resolution | | | 0.125 | | °C | | | Conversion rate per sensor | With resistance cancellation (RC = 1) | | 93 | | ma | | | Conversion rate per sensor | Without resistance cancellation (RC = 0) | | 44 | | ms | | INTERNA | AL REFERENCE CHARACTERISTICS | | | | | | | V <sub>REF-OUT</sub> | Internal reference voltage | T <sub>A</sub> = 25°C, REF-OUT pin | 2.48 | 2.5 | 2.52 | V | | | Internal reference temperature coefficient | T <sub>A</sub> = -55°C to +125°C | | 25 | | ppm/°C | | | Internal reference impedance | | | 0.4 | | Ω | | | Internal reference output noise | f = 0.1 Hz to 10 Hz | | 13 | | μV <sub>PP</sub> | | | Internal reference noise density | f = 1 kHz | | 260 | | nV/√ <del>Hz</del> | | | Internal reference load current | | | ±5 | | mA | | EXTERN | AL REFERENCE CHARACTERISTICS | | | | | | | ., | | DAC reference input, REF-DAC pin | 1.4 | 2.5 | 2.6 | V | | $V_{REF}$ | Input voltage | ADC reference input, ADC-REF-IN pin | 1.4 | 2.5 | 2.6 | V | | | | DAC reference input, V <sub>REF</sub> = 2.5 V | | 170 | | | | | Input current | ADC reference input, V <sub>REF</sub> = 2.5 V | | 145 | | μA | | | ADC reference buffer offset | T <sub>A</sub> = 25°C | -5 | | 5 | mV | | DIGITAL | INPUT CHARACTERISTICS | | | | | | | | | IOV <sub>DD</sub> = 5 V | 2.1 | | | | | $V_{IH}$ | High-level input voltage | IOV <sub>DD</sub> = 3.3 V | 2.2 | | | V | | | | IOV <sub>DD</sub> = 5 V | | | 0.8 | | | $V_{IL}$ | Low-level input voltage | IOV <sub>DD</sub> = 3.3 V | | | 0.7 | V | | | | All except SCL, SDA, ALARM and GPIO | -1 | | 1 | | | | Input current | SCL, SDA, ALARM and GPIO | <b>–</b> 5 | | 5 | μA | | | Input pin capacitance | | | 5 | | pF | | DIGITAL | OUTPUT CHARACTERISTICS | | | | | | | | | IOV <sub>DD</sub> = 5 V, I <sub>SOURCE</sub> = 3 mA | 4.8 | | | | | $V_{OH}$ | High-level output voltage | IOV <sub>DD</sub> = 3.3 V, I <sub>SOURCE</sub> = 3 mA | 2.9 | | | V | | V <sub>OL</sub> | Low-level output voltage | I <sub>SINK</sub> = 3 mA | | | 0.4 | V | | <u> </u> | | GPIO and ALARM, IOV <sub>DD</sub> = 5 V,<br>I <sub>SINK</sub> = 5 mA | | | 0.4 | | | ., | | GPIO and ALARM, IOV <sub>DD</sub> = 3.3 V,<br>I <sub>SINK</sub> = 2 mA | | | 0.4 | | | V <sub>OL</sub> | Open-drain low-level output voltage | SDA and SCL, IOV <sub>DD</sub> = 5 V,<br>I <sub>SINK</sub> = 3 mA | | | 0.4 | V | | | | SDA and SCL, IOV <sub>DD</sub> = 3.3 V,<br>I <sub>SINK</sub> = 3 mA | | | 0.4 | | | | High-impedance leakage | | <b>–</b> 5 | | 5 | μΑ | | | Output pin capacitance | | | 10 | | pF | ### 6.5 Electrical Characteristics (continued) all minimum and maximum specifications at $T_A = -55^{\circ}\text{C}$ to +125°C, all typical specifications at $T_A = 25^{\circ}\text{C}$ , AV<sub>CC</sub> = 5.5 V, AV<sub>DD</sub> = DV<sub>DD</sub> = 4.5 V to 5.5 V, IOV<sub>DD</sub> = 2.7 V to 5.5 V, internal reference, and DAC outputs unloaded (unless otherwise noted) | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------|------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | POWER CONSUMPTION CHARACTERISTICS | | | | | | | | I <sub>VDD</sub> | AV <sub>DD</sub> and DV <sub>DD</sub> supply current | AV <sub>DD</sub> and DV <sub>DD</sub> combined, no DAC load,<br>DACs at midscale code and ADC at the<br>fastest autoconversion rate | 1.6 | | 19 | mA | | | | AV <sub>DD</sub> and DV <sub>DD</sub> combined, power-down mode | | | | | | I <sub>AVCC</sub> | AV <sub>CC</sub> supply current | No DAC load, DACs at midscale code and ADC at the fastest autoconversion rate | | | 7 | mA | | | Power consumption | No DAC load, DACs at midscale code<br>and ADC at the fastest autoconversion<br>rate, AV <sub>DD</sub> = DV <sub>DD</sub> = 5 V, AV <sub>CC</sub> = 5 V | | 95 | 120 | mW | End point fit between codes 32 to 4095. <sup>(2)</sup> Overload condition protection. Junction temperature can be exceeded during current limit. Operation greater than the specified maximum junction temperature can impair device reliability. <sup>(3)</sup> Specified by design and characterization. Not tested during production. <sup>(4)</sup> T<sub>D</sub> is the external diode temperature. # **6.6 Timing Characteristics** all minimum and maximum specifications at $T_A$ = -55°C to +125°C, all typical specifications at $T_A$ = 25°C, AV<sub>CC</sub> = 5.5 V, AV<sub>DD</sub> = DV<sub>DD</sub> = 4.5 V to 5.5 V, IOV<sub>DD</sub> = 2.7 V to 5.5 V, internal reference, and DAC outputs unloaded (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |------------------------|-------------------------------------------------------------------------------------------|-------------------------|---------|------| | I <sup>2</sup> C STAN | DARD MODE TIMING REQUIREMENTS | | | | | f <sub>(SCL)</sub> (1) | I <sup>2</sup> C clock frequency | 0 | 100 | kHz | | t <sub>(LOW)</sub> | SCL clock low period | 4.7 | | μs | | t <sub>(HIGH)</sub> | SCL clock high period | 4.0 | | μs | | t <sub>(SUSTA)</sub> | Repeated start condition setup time | 4.7 | | μs | | t <sub>(HDSTA)</sub> | Hold time after repeated start condition. After this period, the first clock is generated | 4.0 | | μs | | t <sub>(SUSTO)</sub> | Stop condition setup time | 4.0 | | μs | | t <sub>(BUF)</sub> | Bus free time between stop and start condition | 4.7 | | μs | | t <sub>(SUDAT)</sub> | Data setup time | 250 | | ns | | t <sub>(HDDAT)</sub> | Data hold time | 0 | 3.45 | μs | | t <sub>R,SCL</sub> | Clock rise time | | 1000 | ns | | t <sub>F,SCL</sub> | Clock fall time | | 300 | ns | | t <sub>R,SDA</sub> | Data rise time | | 1000 | ns | | F,SDA | Data fall time | | 300 | ns | | C <sub>B</sub> | Capacitive load for each bus line | | 400 | pF | | <sup>2</sup> C FAST | MODE TIMING REQUIREMENTS | , | | | | f <sub>(SCL)</sub> (1) | I <sup>2</sup> C clock frequency | 0 | 400 | kHz | | t <sub>(LOW)</sub> | SCL clock low period | 1.3 | | μs | | t <sub>(HIGH)</sub> | SCL clock high period | 0.6 | | μs | | t <sub>(SUSTA)</sub> | Repeated start condition setup time | 0.6 | | μs | | t <sub>(HDSTA)</sub> | Hold time after repeated start condition. After this period, the first clock is generated | 0.6 | | μs | | t <sub>(SUSTO)</sub> | Stop condition setup time | 0.6 | | μs | | (BUF) | Bus free time between stop and start condition | 1.3 | | μs | | (SUDAT) | Data setup time | 100 | | ns | | t <sub>(HDDAT)</sub> | Data hold time | 0 | 0.9 | μs | | R,SCL | Clock rise time | 20 + 0.1 C <sub>B</sub> | 300 | ns | | F,SCL | Clock fall time | 20 + 0.1 C <sub>B</sub> | 300 | ns | | R,SDA | Data rise time | 20 + 0.1 C <sub>B</sub> | 300 | ns | | F,SDA | Data fall time | 20 + 0.1 C <sub>B</sub> | 300 | ns | | C <sub>B</sub> | Capacitive load for each bus line | | 400 | pF | | t <sub>(SP)</sub> | Pulse duration of spike suppressed | 0 | 50 | ns | ### **6.6 Timing Characteristics (continued)** all minimum and maximum specifications at $T_A$ = -55°C to +125°C, all typical specifications at $T_A$ = 25°C, AV<sub>CC</sub> = 5.5 V, AV<sub>DD</sub> = DV<sub>DD</sub> = 4.5 V to 5.5 V, IOV<sub>DD</sub> = 2.7 V to 5.5 V, internal reference, and DAC outputs unloaded (unless otherwise noted) | | | MIN | NOM MAX | UNIT | |-------------------------------|-------------------------------------------------------------------------------|-----|---------|------| | I <sup>2</sup> C Hs MC | DDE TIMING REQUIREMENTS, C <sub>B</sub> = 400 pF | | - | | | f <sub>(SCL)</sub> (1) | I <sup>2</sup> C clock frequency | 0 | 1.7 | MHz | | t <sub>(LOW)</sub> | SCL clock low period | 320 | | ns | | t <sub>(HIGH)</sub> | SCL clock high period | 120 | | ns | | t <sub>(SUSTA)</sub> | Repeated start condition setup time | 160 | | ns | | (HDSTA) | Hold time after repeated start condition | 160 | | ns | | t <sub>(SUSTO)</sub> | Stop condition setup time | 160 | | ns | | t <sub>(SUDAT)</sub> | Data setup time | 10 | | ns | | t <sub>(HDDAT)</sub> | Data hold time | 0 | 150 | ns | | t <sub>R,SCL</sub> | Clock rise time | 20 | 80 | ns | | t <sub>R,SCL1</sub> | Clock rise time after a repeated start condition and after an acknowledge bit | 20 | 160 | ns | | F,SCL | Clock fall time | 20 | 80 | ns | | t <sub>R,SDA</sub> | Data rise time | 20 | 160 | ns | | F,SDA | Data fall time | 20 | 160 | ns | | C <sub>B</sub> <sup>(2)</sup> | Capacitive load for each bus line | | 400 | pF | | t <sub>(SP)</sub> | Pulse duration of spike suppressed | 0 | 10 | ns | | <sup>2</sup> C Hs MC | DDE TIMING REQUIREMENTS, C <sub>B</sub> = 10 pF to 100 pF | | 1 | | | f <sub>(SCL)</sub> | I <sup>2</sup> C clock frequency | 0 | 3.4 | MHz | | t <sub>(LOW)</sub> | SCL clock low period | 160 | | ns | | t <sub>(HIGH)</sub> | SCL clock high period | 60 | | ns | | t <sub>(SUSTA)</sub> | Repeated start condition setup time | 160 | | ns | | t <sub>(HDSTA)</sub> | Hold time after repeated start condition | 160 | | ns | | t <sub>(SUSTO)</sub> | Stop condition setup time | 160 | | ns | | t <sub>(SUDAT)</sub> | Data setup time | 10 | | ns | | t <sub>(HDDAT)</sub> | Data hold time | 0 | 70 | ns | | t <sub>R,SCL</sub> | Clock rise time | 10 | 40 | ns | | R,SCL1 | Clock rise time after a repeated start condition and after an acknowledge bit | 10 | 80 | ns | | F,SCL | Clock fall time | 10 | 40 | ns | | R,SDA | Data rise time | 10 | 80 | ns | | F,SDA | Data fall time | 10 | 80 | ns | | C <sub>B</sub> (2) | Capacitive load for each bus line | 10 | 100 | pF | | (SP) | Pulse duration of spike suppressed | 0 | 10 | ns | # **6.6 Timing Characteristics (continued)** all minimum and maximum specifications at $T_A = -55^{\circ}\text{C}$ to +125°C, all typical specifications at $T_A = 25^{\circ}\text{C}$ , $AV_{CC} = 5.5 \text{ V}$ , $AV_{DD} = DV_{DD} = 4.5 \text{ V}$ to 5.5 V, $IOV_{DD} = 2.7 \text{ V}$ to 5.5 V, internal reference, and DAC outputs unloaded (unless otherwise noted) | | | MIN | NOM | MAX | UNIT | | |---------------------------|------------------|-----|-----|-----|------|--| | SPI TIMING REQUIREMENTS | | | | | | | | f <sub>(SCLK)</sub> | SCLK frequency | | | 20 | MHz | | | t <sub>(SCLKHIGH)</sub> | SCLK high time | 8 | | | ns | | | t <sub>(SCLKLOW)</sub> | SCLK low time | 8 | | | ns | | | t <sub>(SDISU)</sub> | SDI setup time | 5 | | | ns | | | t <sub>(SDIHD)</sub> | SDI hold time | 4 | | | ns | | | t <sub>(SDODLY)</sub> (3) | SDO output delay | 3 | | 20 | ns | | | t <sub>(CSSU)</sub> | CS setup time | 5 | | | ns | | | t <sub>(CSHD)</sub> | CS hold time | 10 | | | ns | | | t <sub>(CSHIGH)</sub> | CS high time | 30 | | | ns | | - (1) Use an SCL operating frequency of at least 1 kHz to avoid the I<sup>2</sup>C timeout function. - (2) For bus line loads where CB is between 100 pF and 400 pF, linearly interpolate the timing parameters. - (3) SDO loaded with 10-pF load capacitance. ### **6.7 Timing Diagrams** Figure 6-1. Timing for Standard and Fast Mode Devices on I<sup>2</sup>C Bus Figure 6-2. Timing for High-Speed (Hs) Mode Devices on I<sup>2</sup>C Bus Figure 6-3. Timing for SPI Single-Chip Write Operation Figure 6-4. Timing for SPI Single-Chip Read Operation Figure 6-5. Timing for SPI Daisy-Chain Operation # 6.8 Typical Characteristics: DAC # **6.8 Typical Characteristics: DAC (continued)** # **6.8 Typical Characteristics: DAC (continued)** # 6.9 Typical Characteristics: ADC # **6.9 Typical Characteristics: ADC (continued)** # **6.9 Typical Characteristics: ADC (continued)** # 6.9 Typical Characteristics: ADC (continued) # 6.10 Typical Characteristics: Internal Reference at +25°C (unless otherwise noted) # **6.11 Typical Characteristics: Temperature Sensor** at +25°C (unless otherwise noted) # 6.12 Typical Characteristics: Digital Inputs at +25°C (unless otherwise noted) # 7 Detailed Description #### 7.1 Overview The AFE11612-SEP is a highly integrated analog monitor and control device with gate bias switch control that is capable of voltage and temperature supervision. The AFE11612-SEP features twelve 12-bit digital-to-analog converters (DACs) that all operate at a 0-V to 5-V output voltage range. The device also features a 2.5-V internal reference, with an output current limited to 200 mA. The AFE11612-SEP external signal supervisor uses an accurate analog-to-digital converter (ADC) that samples input data using two unique conversion modes. The supervisor is capable of monitoring high-voltage external inputs, high-common mode current sense inputs, and the device internal temperature. Communication to the device is performed through an SPI- and I<sup>2</sup>C-compatible interface. ### 7.2 Functional Block Diagram ### 7.3 Feature Description #### 7.3.1 Primary ADC Operation The device has two analog-to-digital converters (ADCs): a primary ADC and a secondary ADC. The primary ADC features a 16-channel multiplexer, an on-chip track-and-hold, and a successive approximation register (SAR) ADC based on a capacitive digital-to-analog converter (DAC). This ADC runs at 500 kSPS and converts the analog channel inputs, CH0 to CH15. The analog input range for the device can be selected as 0 V to $V_{REF}$ or 0 V to (2 × $V_{REF}$ ). The analog input can be configured for either single-ended or differential signals. The device has an on-chip 2.5-V reference that can be disabled when an external reference is preferred. If the internal ADC reference is to be used elsewhere in the system, the output must first be buffered. The various monitored and uncommitted input signals are multiplexed into the ADC. The secondary ADC is a part of the temperature-sensing function that converts the analog temperature signals. #### 7.3.1.1 Analog Inputs The device has 16 uncommitted analog inputs; 12 of these inputs (CH4 to CH15) are single-ended. The inputs for CH0 to CH3 can be configured as four single-ended inputs or two fully-differential channels, depending on the setup of the ADC channel registers, ADC Channel Register 0 and ADC Channel Register 1. See Section 7.6 for details. Figure 7-1 shows the device equivalent input circuit. The (peak) input current through the analog inputs depends on the sample rate, input voltage, and source impedance. The current into the device charges the internal capacitor array during the sample period. After this capacitance is fully charged, there is no further input current. The source of the analog input voltage must be able to charge the input capacitance to a 12-bit settling level within the acquisition time. When the converter goes into hold mode, the input impedance is greater than 1 $G\Omega$ . Figure 7-1. Equivalent Input Circuit #### 7.3.1.1.1 Single-Ended Analog Input In applications where the signal source has high impedance, buffer the analog input. The analog input range can be programmed to be either 0 V to $V_{REF}$ or 0 V to $(2 \times V_{REF})$ . In 2 × $V_{REF}$ mode, the input is effectively divided by two before the conversion takes place. The voltage with respect to GND on the ADC analog input pins cannot exceed $AV_{DD}$ . #### 7.3.1.1.2 Fully Differential Input When the device is configured as a differential input, the differential signal is defined as $V_{DM}$ , as shown in Figure 7-2(a). The differential signal is the equivalent of the difference between the V1 and V2 signals, as shown in Figure 7-2(b). The common-mode input $V_{COMMON}$ is equal to (V1 + V2) / 2. Figure 7-2. Fully Differential Analog Input When the conversion occurs, only the differential mode voltage ( $V_{DM}$ ) is converted; the common-mode voltage ( $V_{COMMON}$ ) is rejected. This process results in a virtually noise-free signal with a maximum amplitude of $-V_{REF}$ to $+V_{REF}$ for the $V_{REF}$ range, or ( $-2 \times V_{REF}$ ) to ( $+2 \times V_{REF}$ ) for the ( $2 \times V_{REF}$ ) range. The results are stored in straight binary or 2's complement format. #### 7.3.1.2 ADC Trigger Signals (See AFE configuration register 0) The ADC can be triggered externally by the falling edge of the external trigger $\overline{\text{CNVT}}$ , or internally by writing to the ICONV bit in AFE Configuration Register 0. The ADC channel registers specify which external analog channel is converted. When a new trigger activates, the ADC stops any existing conversion immediately and starts a new cycle. For example, the ADC is programmed to sample channel 0 to channel 3 repeatedly (auto-mode). During the conversion of channel 1, an external trigger is activated. The ADC stops converting channel 1 immediately and starts converting channel 0 again, instead of proceeding to convert channel 2. #### 7.3.1.3 Double-Buffered ADC Data Registers The host can access all 16, double-buffered ADC data registers, as shown in Figure 7-3. The conversion result from the analog input with channel address n (where n=0 to 15) is stored in the ADC-n-data register. When the conversion of an individual channel completes, the data are immediately transferred into the corresponding ADC-n temporary (TMPRY) register, the first stage of the data buffer. When the conversion of the last channel completes, all data in the ADC-n TMPRY registers are simultaneously transferred into the corresponding ADC-n-data registers, the second stage of the data buffer. However, if a data transfer is in progress between any ADC-n-data register and the AFE shift register, no ADC-n-data registers are updated until the data transfer is complete. The conversion result from channel address n is stored in the ADC-n-data register. For example, the result from channel 0 is stored in the ADC-0-data register, and the result from channel 3 is stored in the ADC-3-data register. Figure 7-3. Double-Buffered ADC Structure #### 7.3.1.3.1 ADC Data Format For a single-ended input, the conversion result is stored in straight binary format. For a differential input, the results are stored in 2's complement format. #### 7.3.1.4 SCLK Clock Noise Reduction To avoid noise caused by the bus clock, TI recommends that no bus clock activity occur for at least the conversion process time immediately after the ADC conversion starts. #### 7.3.1.5 Data Available Pin (DAV) $\overline{DAV}$ is an output pin that indicates the completion of ADC conversions. The DAVF bit in AFE configuration register 0 determines the status of the $\overline{DAV}$ pin. In direct mode, after the selected group of input channels are converted and the ADC is stopped, the DAVF bit is set to 1 and the $\overline{DAV}$ pin is driven to logic low (active). In ADC auto mode, each time the group of input channels are sequentially converted, a 1- $\mu$ s pulse (low) appears on the $\overline{DAV}$ pin. ### 7.3.1.6 Convert Pin (CNVT) CNVT is the input pin for the external ADC trigger signal. ADC channel conversions begin on the falling edge of the CNVT pulse. If a CNVT pulse occurs when the ADC is already converting, then the ADC continues converting the current channel. After the current channel completes, the existing conversion cycle finishes and a new conversion cycle starts. The selected channels specified in the ADC channel registers are converted sequentially in order of enabled channels. ### 7.3.1.7 Analog Input Out-of-Range Detection (See The Analog Input Out-of-Range Alarm Section) The CH0 to CH3 analog inputs and the temperature inputs are implemented with out-of-range detection. When any of these inputs is out of the preset range, the corresponding alarm flag in the status register is set. If any inputs are out of range, the global out-of-range pin ( ALARM) goes low. To avoid a false alarm, the device is implemented with false-alarm protection. See the *Alarm Operation* section for more details. ### 7.3.1.8 Full-Scale Range of the Analog Input The gain bit of the ADC gain register determines the full-scale range of the analog input. Full-scale range is $V_{REF}$ when ADGn=0, or $(2 \times V_{REF})$ when ADGn=1. If a channel pair is configured for differential operation, the input ranges are either $\pm V_{REF}$ or $\pm (2 \times V_{REF})$ . In $(2 \times V_{REF})$ mode, the input is effectively divided by two before the conversion takes place. Each input must not exceed the supply value of $AV_{DD}+0.2\ V$ or AGND $-0.2\ V$ . When the REF-OUT pin is connected to the REF-ADC pin, the internal reference is used as the ADC reference. When an external reference voltage is applied to the REF-ADC pin, the external reference is used as the ADC reference. #### 7.3.2 Secondary ADC and Temperature Sensor Operation The device contains one local and two remote temperature sensors. The temperature sensors continuously monitor the three temperature inputs, and new readings are automatically available every cycle. The on-chip integrated temperature sensor (shown in Figure 7-4) is used to measure the device temperature. Two remote diode sensor inputs are used to measure the two external temperatures. All analog signals are converted by the secondary ADC that runs in the background at a lower speed. The measurement relies on the characteristics of a semiconductor junction operation at a fixed current level. The forward voltage of the diode $(V_{BE})$ depends on the current passing through the diode and the ambient temperature. The change in $V_{BE}$ when the diode operates at two different currents (a low current of $I_{LOW}$ and a high current of $I_{HIGH}$ ) is shown in Equation 1: $$V_{BE\_HIGH} - V_{BE\_LOW} = \frac{\eta kT}{q} ln \left( \frac{I_{HIGH}}{I_{LOW}} \right)$$ (1) #### where: - k is Boltzmann's constant. - · q is the charge of the carrier. - T is the absolute temperature in kelvins (K). - η is the ideality of the transistor as a sensor. Figure 7-4. Integrated Local Temperature Sensor The remote sensing transistor can be a discrete, small-signal type transistor or a substrate transistor built within the microprocessor. This architecture is shown in Figure 7-5. An internal voltage source biases the D– pin above ground to prevent the ground noise from interfering with measurement. An external capacitor (up to 330 pF) can be placed between D+ and D– to further reduce noise interference. Figure 7-5. Remote Temperature Sensor The device has three temperature sensors: two remote (D1 and D2) and one on-chip (LT). If any sensor is not used, the sensor can be disabled by clearing the corresponding enable bit (bits D2EN, D1EN, and LTEN of the temperature configuration register). When disabled, the sensors are not converted. The device continuously monitors the selected temperature sensors in the background, leaving the user free to perform conversions on the other channels. When one monitor cycle finishes, a signal passes to the control logic to automatically initiate a new conversion. The analog sensing signal is preprocessed by a low-pass filter and signal-conditioning circuitry, and then digitized by the ADC. The resulting digital signal is further processed by the digital filter and processing unit. The final result is stored in the LT-temperature-data register, the D1-temperature-data register, and the D2-temperature-data register, respectively. The format of the final result is in 2's complement, as shown in Table 7-1. | TEMPERATURE (°C) | DIGITAL CODE | |------------------|--------------| | +255.875 | 01111111111 | | +150 | 010010110000 | | +100 | 001100100000 | | +50 | 000110010000 | | +25 | 000011001000 | | +1 | 00000001000 | | 0 | 00000000000 | | -1 | 11111111000 | | -25 | 111100111000 | | -50 | 111001110000 | | -100 | 110011100000 | | -150 | 101101010000 | | -256 | 10000000000 | **Table 7-1. Temperature Data Format** ### 7.3.2.1 Remote Sensing Diode Errors in remote temperature sensor readings are typically the consequence of the ideality factor and current excitation used by the device versus the manufacturer-specified operating current for a given transistor. Some manufacturers specify a low-level ( $I_{LOW}$ ) and high-level ( $I_{HIGH}$ ) current for the temperature-sensing substrate transistors. The device uses 6 $\mu$ A for $I_{LOW}$ and 120 $\mu$ A for $I_{HIGH}$ . The device is designed to function with discrete transistors, such as the 2N3904 and 2N3906. If an alternative transistor is used, the device operates as specified, as long as the following conditions are met: - 1. Base-emitter voltage is greater than 0.25 V at 6 μA, at the highest sensed temperature. - 2. Base-emitter voltage is less than 0.95 V at 120 μA, at the lowest sensed temperature. - 3. Base resistance is less than 100 $\Omega$ . - Tight control of V<sub>BE</sub> characteristics indicated by small variations in h<sub>FE</sub> (that is, 50 to 150). ### 7.3.2.2 Ideality Factor The ideality factor $(\eta)$ is a measured characteristic of a remote temperature sensor diode as compared to an ideal diode. The device allows for different $\eta$ -factor values, according to Table 7-2. The device is trimmed for a power-on reset (POR) value of $\eta$ = 1.008. If $\eta$ is different, the $\eta$ -factor correction register can be used. The value $(N_{ADJUST})$ written in this register must be in 2's complement format, as shown in Table 7-2. This value is used to adjust the effective $\eta$ -factor according to Equation 2 and Equation 3. Table 7-2. η-Factor Range (Single Byte) | N <sub>AD</sub> | | | | |-----------------|-----|---------|------------------| | BINARY | HEX | DECIMAL | η <sub>EFF</sub> | | 0111 1111 | 7F | 127 | 1.747977 | | 0000 1010 | 0A | 10 | 1.042759 | | 0000 1000 | 08 | 8 | 1.035616 | | 0000 0110 | 06 | 6 | 1.028571 | | 0000 0100 | 04 | 4 | 1.021622 | | 0000 0010 | 02 | 2 | 1.014765 | | 0000 0001 | 01 | 1 | 1.011371 | | 0000 0000 | 00 | 0 | 1.008 | | 1111 1111 | FF | -1 | 1.004651 | | 1111 1110 | FE | -2 | 1.001325 | | 1111 1100 | FC | -4 | 0.994737 | | 1111 1010 | FA | -6 | 0.988235 | | 1111 1000 | F8 | -8 | 0.981818 | | 1111 0110 | F6 | -10 | 0.975484 | | 1000 0000 | 80 | -128 | 0.706542 | $$\eta_{\text{eff}} = \frac{1.008 \times 300}{300 - N_{\text{ADJUST}}} \tag{2}$$ $$N_{ADJUST} = 300 - \left(\frac{300 \times 1.008}{\eta_{eff}}\right) \tag{3}$$ ### where: - η<sub>EFF</sub> is the actual ideality of the transistor used and - N<sub>ADJUST</sub> is the corrected ideality used in the calculation. #### 7.3.2.3 Filtering Figure 7-6(a) and Figure 7-6(b) show the connection of recommended NPN or PNP transistors, respectively. Remote junction temperature sensors are usually implemented in a noisy environment. Noise is most often created by fast digital signals, and can corrupt measurements. The device has a built-in 65-kHz filter on the D+ and D- inputs to minimize the effects of noise. However, a bypass capacitor placed differentially across the inputs of the remote temperature sensor can make the application more robust against unwanted coupled signals. If filtering is required, limit the capacitance between D+ and D- to 330 pF or less for good measurement performance. This capacitance includes any cable capacitance between the remote temperature sensor and the device. Figure 7-6. Remote Temperature Sensor Using Transistor #### 7.3.2.4 Series Resistance Cancellation Parasitic resistance (in series with the remote diode) to the D+ and D- inputs of the device is caused by a variety of factors, including printed circuit board (PCB) trace resistance and trace length. This series resistance appears as a temperature offset in the remote sensor temperature measurement, and causes more than 0.45°C error per ohm. The device implements a technology to automatically cancel out the effect of this series resistance, thus providing a more accurate result without requiring user characterization of this resistance. With this technology, the device is able to reduce the effects of series resistance to typically less than 0.0075°C per ohm. The resistance cancellation is disabled when the RC bit in the temperature configuration register is cleared (0). #### 7.3.2.5 Reading Temperature Data Temperature is always read as 12-bit data. When the conversion finishes, the temperature is sent to the corresponding temperature-data register. However, if a data transfer is in progress between the temperature-data register and the AFE shift register, the temperature-data register is frozen until data transfer completes. #### 7.3.2.6 Conversion Time The conversion time depends on the type of sensor and configuration, as shown in Table 7-3. **PROGRAMMABLE** MONITORING **TEMPERATURE SENSOR** CYCLE TIME (ms) **DELAY RANGE (s)** 15 0.48 to 3.84 Local sensor is active, remote sensors are disabled or in power-down One remote sensor is active and RC = 0. local sensor and one remote sensor are disabled 44 1.40 to 11.2 or in power-down One remote sensor is active and RC = 1, local sensor and one remote sensor are disabled 93 2.97 to 23.8 or in power-down One remote sensor and local sensor are active and RC = 0, one remote sensor is disabled 59 1.89 to 15.1 or in power-down One remote sensor and local sensor are active and RC = 1, one remote sensor is disabled 108 3.45 to 27.65 or in power-down Two remote sensors are active and RC = 0, local sensor is disabled or in power-down 88 2.81 to 22.5 Two remote sensors are active and RC = 1, local sensor is disabled or in power-down 5.95 to 47.6 186 All sensors are active and RC is 0 103 3.92 to 26.38 All sensors are active and RC is 1 201 6.43 to 51.45 Table 7-3. Conversion Times #### 7.3.3 Reference Operation This section describes the operation of the internal and external references. #### 7.3.3.1 Internal Reference The device includes a 2.5-V internal reference. The internal reference is externally available at the REF-OUT pin. A 100-pF to 10-nF capacitor is recommended between the reference output and GND for noise filtering. The internal reference is a bipolar transistor-based, precision band-gap voltage reference. The output current is limited by design to approximately 100 mA. The internal reference drives all temperature sensors. When connecting the REF-OUT pin to the REF-DAC pin, the internal reference functions as the DAC reference. The ADC-REF-IN/CMP pin has a dual function. When an external reference is connected to this pin, the external reference is used as the ADC reference. When a compensation capacitor (4.7 µF, typical) is connected between this pin and AGND, the internal reference is used as the ADC reference. When using an external reference to drive the ADC, the ADC-REF-INT bit in AFE configuration register 0 must be cleared (0) to turn off the ADC reference buffer. When using the internal reference to drive the ADC, the ADC-REF-INT bit in AFE configuration register 0 must be set to 1 to turn on the ADC reference buffer. #### 7.3.3.2 External Reference Figure 7-7 shows how the external reference is used as the DAC reference when applied on the DAC-REF pin, and as the ADC reference when applied on the ADC-REF pin. Figure 7-8 shows the use of the internal reference. Figure 7-7. Use of the External Reference Figure 7-8. Use of the Internal Reference #### 7.3.4 DAC Operation The device contains 12 DACs that provide digital control with 12 bits of resolution using an internal or external reference. The DAC core is a 12-bit string DAC and output buffer. The DAC drives the output buffer to provide an output voltage. Refer to the DAC configuration register for details. Figure 7-9 shows a function block diagram of the DAC architecture. The DAC latch stores the code that determines the output voltage from the DAC string. The code is transferred from the DAC-*n*-data register to the DAC latch when the internal DAC-load signal is generated. Figure 7-9. DAC Block Diagram ### 7.3.4.1 Resistor String The resistor string structure is shown in Figure 7-10. The resistor string consists of a string of resistors, each of value *R*. The code loaded to the DAC latch determines at which node on the string the voltage is tapped off to be fed into the output amplifier. The voltage is tapped off by closing one of the switches connecting the string to the amplifier. This architecture is inherently monotonic, voltage out, and low glitch. The resistor string architecture is also linear because all the resistors are of equal value. Figure 7-10. Resistor String #### 7.3.4.2 DAC Output The output range is set by the gain bits in the DAC gain register to 0 V to $(2 \times V_{REF})$ . The maximum output is $AV_{CC}$ . The output buffer amplifier is capable of generating rail-to-rail voltages on the output, giving an output range of 0 V to $AV_{CC}$ . The source and sink capabilities of the output amplifier can be seen in the Typical Characteristics. #### 7.3.4.2.1 Full-Scale Output Range The full-scale output range of each DAC is set by the product of the value of the reference voltage times the gain of the DAC output buffer ( $V_{REF} \times gain$ ). The gain bits of the DAC gain register set the output range of each DAC-n to 0 V to (2 × $V_{REF}$ ). The full-scale output range of each DAC is limited by the analog power supply. The maximum output from the DAC must not be greater than $AV_{CC}$ , and the minimum output must not be less than AGND. #### 7.3.4.2.2 DAC Output After Power-On Reset After power-on, the DAC output buffer is in power-down mode. The output buffer is in a Hi-Z state and the DACx-OUT (where x = 0 to 11) output pin connects to the analog ground through an internal 10-k $\Omega$ resistor. After power-on or a hardware reset, all DAC-n-data registers, DAC-n latches, and the DAC output are set to default values (000h). #### 7.3.4.3 Double-Buffered DAC Data Registers There are 12 double-buffered DAC data registers. Each DAC has an internal latch preceded by a DAC data register. Data are initially written to an individual DAC-*n*-data register and then transferred to the corresponding DAC-*n* latch. When the DAC-*n* latch is updated, the output of DAC-*n* changes to the newly set value. When the host reads the register memory map location labeled DAC-*n*-data, the value held in the DAC-*n* latch is returned (not the value held in the input DAC-*n*-data register). #### 7.3.4.4 Load DAC Latch See Figure 7-9 for the structure of the DAC register and DAC latch. The contents of the DAC-*n* latch determine the output level of the DAC-*n* pin. After writing to the DAC-*n*-data register, the DAC latch updates when the synchronous DAC loading signal triggers. Set the ILDAC bit in AFE configuration register 0 to trigger the loading signal. ## 7.3.4.5 Synchronous Output Updating The SLDA-*n* (synchronous load) bit of the DAC configuration register must be set to 1 to enable proper DAC output update operation. Table 7-4. DAC-n Output Update Summary for Manual Mode Update | SLDA-n BIT | WRITING TO ILDAC BIT | OPERATION | |------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | Don't care | Reserved for DACs not being updated. | | 1 | 1 | Simultaneously update all DACs by internal trigger. Writing 1 to the ILDAC bit generates an internal load DAC trigger signal that updates the DAC- <i>n</i> latches and DAC- <i>n</i> outputs with the contents of the corresponding DAC- <i>n</i> -data register. | The value of the DAC-*n*-data register is transferred to the DAC-*n* latch only after an active DAC synchronous loading signal (ILDAC) occurs, which immediately updates the DAC-*n* output. Under synchronous loading operation, writing data into a DAC-*n*-data register changes only the value in that register, but not the content of DAC-*n* latch nor the output of DAC-*n*, until the synchronous load signal occurs. The DAC synchronous load is triggered by writing 1 to the ILDAC bit in AFE configuration register 0. When this DAC synchronous load signal occurs, all DACs with the SLDA-n bit set to 1 are simultaneously updated with the value of the corresponding DAC-n-data register. By setting the SLDA-n bit properly, several DACs can be updated at the same time. For example, to update DAC0 and DAC1 synchronously, set bits SLDA-n0 and SLDA-n1 to 1 first, and then write the proper values into the DAC-n0-data and DAC-n1-data registers, respectively. After this presetting, set the ILDAC bit to 1 to simultaneously load DAC0 and DAC1. The outputs of DAC0 and DAC1 change at the same time. The device updates the DAC latch only if the latch was accessed from the last time ILDAC was issued, thereby eliminating any unnecessary glitches. Any DAC channels that are not accessed are not reloaded again. When the DAC latch is updated, the corresponding output changes to the new level immediately. #### Note When DACs are *cleared* by an external DAC-CLR-n or by the internal CLR bit, the DAC latch is loaded with the predefined value of the DAC-*n*-CLR-setting register and the output is set to the corresponding level immediately, regardless of the SLDA-*n* bit value. However, the DAC data register does not change. #### 7.3.4.6 Clear DACs DAC-*n* can be cleared with hardware or software, as shown in Figure 7-11. When DAC-*n* goes to a *clear* state, DAC-*n* is immediately loaded with predefined code in the DAC-*n*-CLR-setting register, and the output is set to the corresponding level to shut down the external LDMOS device. However, the DAC-*n*-data register does not change. When the DAC goes back to normal operation, DAC-*n* is immediately loaded with the previous data from the DAC-*n*-data register and the output of DAC*n*-OUT is set back to the previous level to restore LDMOS to the status before shutdown, regardless of the SLDAC-*n* bit status. Figure 7-11. Clearing DAC-n The device is implemented with two external control lines, the $\overline{DAC\text{-}CLR\text{-}0}$ and $\overline{DAC\text{-}CLR\text{-}1}$ pins, to clear the DACs. When either pin goes low, the corresponding user-selected DACs are in a *cleared* state. The HW\_DAC-CLR-0 register determines which DAC is cleared when the $\overline{DAC\text{-}CLR\text{-}0}$ pin is low. The register contains 12 clear bits (CLR-n), one per DAC. If the CLR-n bit is 1, DAC-n is in a cleared state when the $\overline{DAC\text{-}CLR\text{-}0}$ pin is low. However, if the CLR-n bit is 0, DAC-n does not change when the pin is low. Likewise, the HW-DAC-CLR-1 register determines which DAC is cleared when the $\overline{DAC\text{-}CLR\text{-}1}$ pin is low. Writing directly to the SW\_DAC\_CLR register puts the selected DACs in a cleared state. DACs can also be forced into a clear state by alarm events. The AUTO-DAC-CLR-SOURCE register specifies which alarm events force the DACs into a clear state, and the AUTO-DAC-CLR-EN register defines which DACs are forced into a clear state. Refer to the AUTO-DAC-CLR-SOURCE register and AUTO-DAC-CLR-EN register for further details. #### 7.3.4.7 DAC Output Thermal Protection A significant amount of power can be dissipated in the DAC outputs. The device implements a thermal protection circuit that sets the THERM-ALR bit in the status register if the die temperature exceeds +150°C. The THERM-ALR bit can be used in combination with THERM-ALR-CLR (bit 2 in the AUTO-DAC-CLR-SOURCE register) and ACLR-n (bits[14:3] in the AUTO-DAC-CLR-EN register) to set the DAC output to a predefined code when this condition occurs. Note that this feature is disabled when the local temperature sensor powers down. #### 7.3.5 Alarm Operation The device continuously monitors all analog inputs and temperatures in normal operation. When any input is out of the specified range, an alarm triggers. When an alarm state occurs, the corresponding individual alarm bit in the status register is set (1). The global alarm bit (GALR) in AFE configuration register 0 is the OR of individual alarms, see Figure 7-12. When the ALARM-LATCH-DIS bit in the alarm control register is cleared (0), the alarm is latched. The global alarm bit (GALR) maintains 1 until the corresponding error conditions subside and the alarm status is read. The alarm bits are referred to as being *latched* because these bits remain set until read by software. This design makes sure that out-of-limit events cannot be missed if the software is polling the device periodically. All bits are cleared when reading the status register, and all bits are reasserted if the out-of limit condition still exists on the next monitoring cycle, unless otherwise noted. Figure 7-12. Global Alarm Bit When the ALARM-LATCH-DIS bit in the alarm control register is set (1), the alarm bit is not latched. The alarm bit in the status register goes to 0 when the error condition subsides, regardless of whether the bit is read or not. When GALR is 1, the ALARM pin goes low. When the GALR bit is 0, the ALARM is high (inactive). ## 7.3.5.1 Analog Input Out-of-Range Alarm The device provides out-of-range detection for four individual analog inputs (CH0, CH1, CH2, and CH3), as shown in Figure 7-13. When the measurement is out-of-range, the corresponding alarm bit in the status register is set to 1 to flag the out-of-range condition. The value in the high-threshold register defines the upper bound threshold of the *N*th analog input, while the value in the low-threshold register defines the lower bound. These two bounds specify a window for the out-of-range detection. Figure 7-13. Chn Out-of-Range Alarm The device also has high-limit or low-limit detection for the temperature sensors (D1, D2, and LT), as shown in Figure 7-14. To implement single, upper-bound threshold detection for analog input CHn, the host processor can set the upper-bound threshold to the desired value and the lower-bound threshold to the default value. For lower-bound threshold detection, the host processor can set the lower-bound threshold to the desired value and the upper-bound threshold to the default value. Note that the value of the high-threshold register must not be less than the value of the low-threshold register; otherwise, ALR-n is always set to 1 and the alarm indicator is always active. Each temperature sensor has two alarm bits: High-ALR (high-limit alarm) and Low-ALR (low-limit alarm). Figure 7-14. Temperature Out-of-Range Alarm #### 7.3.5.2 **ALARM** Pin The ALARM pin is a global alarm indicator. ALARM is an open-drain pin, as Figure 7-15 illustrates; an external pullup resistor is required. When the pin is activated, the pin goes low. When the pin is inactive, the pin is in Hi-Z status. The ALARM pin functions as an interrupt to the host so that this pin can query the status register to determine the alarm source. Any alarm event (including analog inputs, temperatures, diode status, and device thermal condition) activates the pin if the alarm is not masked (the corresponding EALR bit in the alarm control register is 1). When the alarm pin is masked (EN-ALARM bit is 0), the occurrence of the event sets the corresponding status bit in status register to 1, but does not activate the ALARM pin. Figure 7-15. ALARM Pin When the ALARM-LATCH-DIS bit in the alarm control register is cleared (0), the alarm is latched. Reading the status register clears the alarm status bit. Whenever an alarm status bit is set, indicating an alarm condition, the bit remains set until the event that caused the alarm is resolved and the status register is read. The alarm bit can only be cleared by reading the status register after the event is resolved, or by a hardware reset, software reset, or power-on reset (POR). All bits are cleared when reading the status register, and all bits are reasserted if the out-of-limit condition still exists after the next conversion cycle, unless otherwise noted. When the ALARM-LATCH-DIS bit in the alarm control register is set (1), the ALARM pin is not latched. The alarm bit clears to 0 when the error condition subsides, regardless of whether the bit is read or not. #### 7.3.5.3 Hysteresis The device continuously monitors the analog input channels and temperatures. If any alarms are out of range and the alarm is enabled, the alarm bit is set (1). However, the alarm condition is cleared only when the conversion result returns to a value of at least *hys* below the value of the high threshold register, or *hys* above the value of low threshold register. The hysteresis registers store the value for each analog input (CH0, CH1, CH2, and CH3) and temperature (D1, D2, and LT). *hys* is the value of hysteresis that is programmable: 0 LSB to 127 LSB for analog inputs, and 0°C to +31°C for temperatures. For the THERM-ALR bit, the hysteresis is fixed at 8°C. The hysteresis behavior is shown in Figure 7-16. Figure 7-16. Hysteresis #### 7.3.5.4 False-Alarm Protection As noted previously, the device continuously monitors all analog inputs and temperatures in normal operation. When any input is out of the specified range in N consecutive conversions, the corresponding alarm bit is set (1). If the input returns to the normal range before N consecutive times, the alarm bit remains clear (0). This design avoids false alarms. The number *N* is programmable by the CH-FALR-CT-[2:0] bits in AFE configuration register 1 for analog input CHn as shown in Table 7-5, or by the TEMP-FALR-CT-[1:0] bits for temperature monitors as shown in Table 7-6. Table 7-5. Consecutive Sample Number for False Alarm Protection for Chn | CH-FALR-CT-2 | CH-FALR-CT-1 | CH-FALR-CT-0 | N CONSECUTIVE SAMPLES BEFORE ALARM IS SET | |--------------|--------------|--------------|-------------------------------------------| | 0 | 0 | 0 | 1 | | 0 | 0 | 1 | 4 | | 0 | 1 | 0 | 8 | | 0 | 1 | 1 | 16 (default) | | 1 | 0 | 0 | 32 | | 1 | 0 | 1 | 64 | | 1 | 1 | 0 | 128 | | 1 | 1 | 1 | 256 | Table 7-6. Consecutive Sample Number for False Alarm Protection for Temperature Channels | | • | • • • • • • • • • • • • • • • • • • • | |----------------|----------------|-------------------------------------------| | TEMP-FALR-CT-1 | TEMP-FALR-CT-0 | N CONSECUTIVE SAMPLES BEFORE ALARM IS SET | | 0 | 0 | 1 | | 0 | 1 | 2 | | 1 | 0 | 4 (default) | | 1 | 1 | 8 | #### 7.3.6 General-Purpose Input and Output Pins (GPIO-0 To GPIO-7) The device has eight GPIO pins. The GPIO-0, GPIO-1, GPIO-2 and GPIO-3 pins are dedicated to general, bidirectional, digital I/O signals. GPIO-4, GPIO-5, GPIO-6, and GPIO-7 are dual-function pins and can be programmed as either bidirectional digital I/O pins or remote temperature sensors D1 and D2. When D1 or D2 is disabled, the pins function as GPIOs. These pins can receive an input or produce an output. When the GPIO-*n* pin functions as an output, the pin has an open-drain and the status is determined by the corresponding GPIO-*n* bit of the GPIO register. The output state is high impedance when the GPIO-*n* bit is set to 1, and is logic low when the GPIO-*n* bit is cleared (0). A 10-kΩ pullup resistor is required when using the GPIO-*n* pin as an output; see Figure 7-17. Do not tie the dual-function pins GPIO-4, GPIO-5, GPIO-6, and GPIO-7 to a pullup voltage that exceeds the AV<sub>DD</sub> supply. The dedicated GPIO-0, GPIO-1, GPIO-2, and GPIO-3 pins are only restricted by the absolute maximum voltage. To use the GPIO-*n* pin as an input, the corresponding GPIO-*n* bits in the GPIO register must be set to 1. When the GPIO-*n* pin functions as an input, the digital value on the pin is acquired by reading the corresponding GPIO-*n* bit. After a power-on reset or any forced hardware or software reset, all GPIO-*n* bits are set to 1, and the GPIO-*n* pin goes to a high-impedance state. Figure 7-17. GPIO Pins #### 7.3.7 Device Reset Options The device can be reset through a power-on reset (POR) condition as well as customer-initiated hardware and software reset events. #### 7.3.7.1 Hardware Reset Pulling the RESET pin low performs a hardware reset. When the RESET pin is low, the device enters a reset state and all registers are set to default values (including the power-down register). Therefore, all function blocks (except the internal temperature sensor) are in power-down mode. On the RESET rising edge, the device returns to the normal operating mode. After returning to this mode, all registers remain set to default values until a new value is written. After reset, the power-down register must be properly written to activate the device. Only issue a hardware reset when DVDD reaches the minimum specification of 2.7 V or greater. #### 7.3.7.2 Software Reset Software reset returns all register settings to default values and is performed by writing to the software reset register. In the case of $I^2C$ communication, any value written to this register results in a reset condition. In the case of SPI communications, only writing the specific value of 6600h to this register resets the device; for details, see *Section 7.6*. During reset, all communication is blocked. After issuing the reset, wait at least 30 $\mu$ s before attempting to resume communication. ## 7.3.7.3 Power-On Reset (POR) When powered on, the internal POR circuit invokes a power-on reset, which performs the equivalent function of the RESET pin. To perform a POR, DVDD must start from a level less than 750 mV. #### 7.4 Device Functional Modes The device has one output mode for the DAC channels, and two conversion modes for the ADC channels. ## 7.4.1 DAC Output Mode In the AFE11612-SEP, the DAC channels can only be set to a positive voltage-output range (0 V to 5 V). The maximum DAC output for each group cannot be greater than the corresponding $AV_{CC}$ voltage. In all-positive DAC range mode, the AVCC1 and AVCC2 pins must be connected to a positive supply voltage; however these pins are not required to be tied to the same potential. Typically, the positive voltage at each of these pins is dictated by the desired positive-voltage output range, but this configuration is not required. #### 7.4.2 ADC Conversion Modes Two types of ADC conversion modes are available: direct and auto. The conversion mode (CMODE) bit of the AFE Configuration 0 register specifies the conversion mode. In direct mode, each analog channel within the specified group is converted a single time. After the last channel is converted, the ADC enters an idle state and waits for a new trigger. Auto mode is a continuous operation. In auto mode, each analog channel within the specified group is converted sequentially and repeatedly. The flow chart of the ADC conversion sequence in Figure 7-18 shows the conversion process. Figure 7-18. ADC Conversion Sequence The current conversion cycle stops immediately if: - A new trigger is issued - The conversion mode changes - Either ADC channel register is rewritten - Any of the analog input threshold registers are rewritten When a new external or internal trigger activates, the ADC starts a new conversion cycle. Do not issue the internal trigger at the same time the conversion mode is changed. If a 1 is simultaneously written to the ICONV bit when changing the CMODE bit to 0 or 1, the current conversion stops and immediately returns to the *wait for ADC trigger* state. ## 7.4.2.1 Programmable Conversion Rate The maximum conversion rate is 500 kSPS for a single channel in auto mode, as shown in Table 7-7. The conversion rate is programmable through the CONV-RATE-[1:0] bits of the AFE configuration register 1. When more than one channel is selected, the conversion rate is divided by the number of channels selected in ADC channel register 0 and ADC channel register 1. In auto mode, the CONV-RATE-[1:0] bits determine the actual conversion rate. In direct mode, the CONV-RATE-[1:0] bits limit the maximum possible conversion rate. The actual conversion rate in direct mode is determined by the rate of the conversion trigger. Be aware that when a trigger is issued, there can be a delay of up to 4 µs to internally synchronize and initiate the start of the sequential channel conversion process. In both direct and auto modes, when the CONV-RATE-[1:0] bits are set to a value other than the maximum rate (00), nap mode is activated between conversions. By activating nap mode, the Al<sub>DD</sub> supply current is reduced; see Figure 6-42. **THROUGHPUT** NAP tACQ tconv **CONV-RATE-1** CONV-RATE-0 **ENABLED** (Single-Channel Auto Mode) (µs) (µs) 0 0 500 kSPS (default) 0.375 1.625 Nο 0 250 kSPS 1 2.375 1.625 Yes 1 0 6.375 1.625 125 kSPS 1 1 14.375 1.625 Yes 62.5 kSPS **Table 7-7. ADC Conversion Rate** #### 7.4.2.2 Handshaking with the Host (See AFE configuration register 0) The DAV pin and the DAVF (data available flag) bit in AFE configuration register 0 provide handshaking with the host. Pin and bit status depend on the conversion mode (direct or auto); see Figure 7-19 and Figure 7-20. In direct mode, after ADC-*n*-data registers of all selected channels are updated, the DAVF bit in AFE configuration register 0 is set immediately to 1, and the DAV pin is active (low) to signify that new data are available. By reading the ADC-*n*-data register or restarting through the external CNVT pin, the ADC clears the DAVF bit to 0 and deactivates the DAV pin (high). If an internal convert start (ICONV bit) is used to start the new ADC conversion, an ADC-*n*-data register must be read after the current conversion completes before a new conversion can be started to reset the DAV status. In auto-mode, after the ADC-*n*-data registers of the selected channels are updated, a pulse of 1 µs (low) appears on the DAV pin to signify that new data are available. However, the DAVF bit is always cleared to 0 in auto-mode. #### a) Internal Trigger, Direct Mode: #### b) Internal Trigger, Auto Mode: Figure 7-19. ADC Internal Trigger ## a) External Trigger, Direct Mode: ## b) External Trigger, Auto Mode: Figure 7-20. ADC External Trigger #### 7.5 Programming The device communicates with the system controller through the primary communication interface, which can be configured as either an I<sup>2</sup>C-compatible two-wire bus or an SPI bus. When the SPI/I2C pin is tied to ground, the I<sup>2</sup>C interface is enabled and the SPI is disabled. When the SPI/I2C pin is tied to IOVDD, the I<sup>2</sup>C interface is disabled and the SPI is enabled. #### 7.5.1 I<sup>2</sup>C-Compatible Interface This device uses a two-wire serial interface compatible with the I<sup>2</sup>C-bus specification, version 2.1. The bus consists of a data line (SDA) and a clock line (SCL) with pullup structures. When the bus is idle, both SDA and SCL lines are pulled high. All I<sup>2</sup>C-compatible devices connect to the I<sup>2</sup>C bus through open-drain I/O pins SDA and SCL. A controller device, usually a microcontroller or a digital signal processor (DSP), controls the bus. The controller is responsible for generating the SCL signal and device addresses. The controller also generates specific conditions that indicate the start and stop of data transfers. A target device receives and transmits data on the bus under control of the controller device. The device functions as a target and supports the following data transfer modes, as defined in the I<sup>2</sup>C-bus specification: standard mode (100Kbps), fast mode (400Kbps), and high-speed mode (3.4Mbps). The data transfer protocol for standard and fast modes is exactly the same; therefore, both are referred to as F/S mode in this document. The protocol for high-speed mode is different from the F/S mode, and is referred to as Hs mode. The device supports 7-bit addressing. However 10-bit addressing and general-call addressing are not supported. The device target address is determined by the status of pins A0, A1, and A2, as shown in Table 7-8. **Table 7-8. Target Addresses** | Α0 | A1 | A2 | TARGET ADDRESS | | | | | |-------------------|-------------------|-------------------|----------------|--|--|--|--| | GND | GND | GND | 1100001 | | | | | | GND | GND | IOV <sub>DD</sub> | 0101100 | | | | | | GND | IOV <sub>DD</sub> | GND | 1100100 | | | | | | GND | IOV <sub>DD</sub> | IOV <sub>DD</sub> | 0101110 | | | | | | IOV <sub>DD</sub> | GND | GND | 1100010 | | | | | | IOV <sub>DD</sub> | GND | IOV <sub>DD</sub> | 0101101 | | | | | | IOV <sub>DD</sub> | IOV <sub>DD</sub> | GND | 1100101 | | | | | | IOV <sub>DD</sub> | IOV <sub>DD</sub> | IOV <sub>DD</sub> | 0101111 | | | | | #### 7.5.1.1 F/S-Mode Protocol The controller initiates the data transfer by generating a start condition. The start condition is when a high-to-low transition occurs on the SDA line while SCL is high. All I<sup>2</sup>C-compatible devices must recognize a start condition. The controller then generates the SCL pulses, and transmits the 7-bit address and the read or write direction bit (R/W) on the SDA line. During all transmissions, the controller makes sure that data are valid. A valid data condition requires that the SDA line is stable during the entire high period of the clock pulse. All devices recognize the address sent by the controller and compare the address to the internal fixed addresses. Only the target device with a matching address generates an acknowledge by pulling the SDA line low during the entire high period of the ninth SCL cycle. When this acknowledge is detected, the controller recognizes that a communication link is established with a target. The controller generates further SCL cycles to either transmit data to the target (R/W bit is 1) or receive data from the target (R/W bit is 0). In either case, the receiver must acknowledge the data sent by the transmitter. Therefore, an acknowledge signal can either be generated by the controller or by the target, depending on which one is the receiver. The 9-bit valid data sequences consisting of 8-bit data and 1-bit acknowledge can continue as long as necessary. To signal the end of the data transfer, the controller generates a stop condition by pulling the SDA line from low-to-high while the SCL line is high. This action releases the bus and stops the communication link with the addressed target. All I<sup>2</sup>C-compatible devices must recognize the stop condition. When a stop condition is received, all devices recognize that the bus is released and wait for a start condition followed by a matching address. #### 7.5.1.2 Hs-Mode Protocol When the bus is idle, both SDA and SCL lines are pulled high by the pull-up devices. The controller generates a start condition followed by a valid serial byte containing Hs controller code 00001xxx. This transmission is made in F/S mode at no more than 400Kbps. No device is allowed to acknowledge the Hs controller code, but all devices must recognize the Hs controller code and switch the internal setting to support 3.4Mbps operation. The controller then generates a repeated start condition (a repeated start condition has the same timing as the start condition). After this repeated start condition, the protocol is the same as for F/S mode, except that transmission speeds up to 3.4Mbps are allowed. A stop condition ends Hs mode and switches all internal settings of the target devices to support F/S mode. Instead of using a stop condition, repeated start conditions are used to secure the bus in Hs mode. #### 7.5.1.3 Address Pointer The device address pointer register is an 8-bit register. Each register has an address and, when accessed, the address pointer points to the register address. All the device registers are 16 bits, consisting of a high byte (D[15:8]) and a low byte (D[7:0]). The high byte is always accessed first, and the low byte accessed second. When the register is accessed, the entire register is frozen until the operation on the low byte is complete. During a write operation, the new content does not take effect until the low byte is written. In read operation, the whole register value is frozen until the low byte is read. The address pointer does not change after the current register is accessed. To change the pointer, the controller issues a target address byte with the R/W bit low, followed by the pointer register byte; no additional data are required. #### 7.5.1.4 Timeout Function The device resets the serial interface if either SCL or SDA are held low for 32.8 ms (typical) between a START and STOP condition. If the device is holding the bus low, the device releases the bus and waits for a START condition. To avoid activating the timeout function, a communication speed of at least 1 kHz for the SCL operating frequency must be maintained. #### 7.5.1.5 Device Communication Protocol For I<sup>2</sup>C The device uses the following $I^2C$ protocols: writing a single word of data to a 16-bit register, writing multiple words to different registers, reading a single word from any register, and reading the same register multiple times. This section discusses these $I^2C$ protocols. #### 7.5.1.5.1 Writing A Single Register (Figure 7-21) Figure 7-21 shows a diagram of this protocol. Steps for this protocol are: - 1. The controller device asserts a start condition. - 2. The controller then sends the 7-bit device target address followed by a 0 for the direction bit, indicating a write operation. - 3. The device asserts an acknowledge signal on SDA. - 4. The controller sends a register address. - 5. The device asserts an acknowledge signal on SDA. - 6. The controller sends a data byte of the high byte of the register (D[15:8]). - 7. The device asserts an acknowledge signal on SDA. - 8. The controller sends a data byte of the low byte of the register (D[7:0]). - 9. The device asserts an acknowledge signal on SDA. - 10. The controller asserts a stop condition to end the transaction. Figure 7-21. Write Single Register #### 7.5.1.5.2 Writing Multiple Registers (Figure 7-22) A complete word must be written to a register (high byte and low byte) for proper operation, as shown in Figure 7-22. Steps for this process are: - 1. The controller device asserts a start condition. - 2. The controller then sends the 7-bit device target address followed by a 0 for the direction bit, indicating a write operation. - 3. The device asserts an acknowledge signal on SDA. - 4. The controller sends the first register address. - 5. The device asserts an acknowledge signal on SDA. - 6. The controller sends the high byte of the data word to the first register. - 7. The device asserts an acknowledge signal on SDA. - 8. The controller sends the low byte of the data word to the first register. - 9. The device asserts an acknowledge signal on SDA. - 10. The controller sends a second register address. - 11. The device asserts an acknowledge signal on SDA. - 12. The controller then sends the high byte of the data word to the second register. - 13. The device asserts an acknowledge on SDA. - 14. The controller sends the low byte of the data word to the second register. - 15. The device asserts an acknowledge signal on SDA. - 16. The controller and the device repeat steps 4 to 15 until the last data are transferred. - 17. The controller then asserts a stop condition to end the transaction. Figure 7-22. Write to Multiple Registers #### 7.5.1.5.3 Reading a Single Register (Figure 7-23) Figure 7-23 shows a diagram of this protocol. Steps for this protocol are: - 1. The controller device asserts a start condition. - 2. The controller then sends the 7-bit device target address followed by a 0 for the direction bit, indicating a write operation. - 3. The device asserts an acknowledge signal on SDA. - 4. The controller sends a register address. - 5. The device asserts an acknowledge signal on SDA. - 6. The controller device asserts a restart condition. - 7. The controller then sends the 7-bit device target address followed by a 1 for the direction bit, indicating a read operation. - 8. The device asserts an acknowledge signal on SDA. - 9. The device then sends the high byte of the register (D[15:8]). - 10. The controller asserts an acknowledge signal on SDA. - 11. The device sends the low byte of the register (D[7:0]). - 12. The controller asserts a not acknowledge signal on SDA. - 13. The controller then asserts a stop condition to end the transaction. Figure 7-23. Read A Single Register #### 7.5.1.5.4 Reading Multiple Registers (Figure 7-24 and Figure 7-25) Figure 7-24 and Figure 7-25 illustrate the process for this protocol. Steps for this protocol are: - 1. The controller device asserts a start condition. - 2. The controller then sends the 7-bit device target address followed by a 0 for the direction bit, indicating a write operation. - 3. The device asserts an acknowledge signal on SDA. - 4. The controller sends a register address. - 5. The device asserts an acknowledge signal on SDA. - 6. The controller device asserts a restart condition. - 7. The controller then sends the 7-bit device target address followed by a 1 for the direction bit, indicating a read operation. - 8. The device asserts an acknowledge signal on SDA. - 9. The device then sends the high byte of the register (D[15:8]). - 10. The controller asserts an acknowledge signal on SDA. - 11. The device sends the low byte of the register (D[7:0]). - 12. The controller asserts an acknowledge signal on SDA. - 13. The device and the controller repeat steps 9 to 12 until the low byte of last reading is transferred. - 14. After receiving the low byte of the last register, the controller asserts a not acknowledge signal on SDA. - 15. The controller then asserts a stop condition to end the transaction. Figure 7-24. Read Same Register Multiple Times Figure 7-25. Read Multiple Registers Using the Reading Single Word From Any Register Method #### 7.5.2 Serial Peripheral Interface (SPI) The device can be controlled over a versatile three-wire serial interface that operates at clock rates of up to 20 MHz. The SPI communication command consists of a read or write (R/W) bit, seven register address bits, and 16 data bits (see Table 7-9), for a total of 24 bits. #### 7.5.2.1 SPI Shift Register The SPI shift register is 24 bits wide. Data are loaded into the device MSB first as a 24-bit word under the control of the serial clock input, SCLK. The $\overline{CS}$ falling edge starts the communication cycle. Data are latched into the SPI shift register on the SCLK falling edge, while $\overline{CS}$ is low. When $\overline{CS}$ is high, the SCLK and SDI signals are blocked out and the SDO line is in a high-impedance state. The contents of the SPI shift register are loaded into the device internal register on the $\overline{CS}$ rising edge (with delay). During the transfer, the command is decoded and new data are transferred into the proper registers. The serial interface functions with both a continuous and non-continuous serial clock. A continuous SCLK source can only be used if $\overline{CS}$ is held low for the correct number of clock cycles. In gated clock mode, a burst clock containing the exact number of clock cycles must be used and $\overline{CS}$ must be taken high after the final clock to latch the data. #### 7.5.2.2 SPI Communications Command The device is entirely controlled by registers. Reading from and writing to these registers is accomplished by issuing a 24-bit operation word shown in Table 7-9. | OPERATION | I/O | BIT 23 (MSB) | BIT22:BIT16 | BIT15:BIT0 | | | | | |----------------|-------------|--------------------|--------------------|---------------------------------------------------|--|--|--|--| | | SDI | 0 (R/W) | Addr[6:0] | Data to be written | | | | | | Write | SDO | Data are undefined | Data are undefined | Undefined or data depending on the previous frame | | | | | | | SDI 1 (R/W) | | Addr[6:0] | Don't care | | | | | | Read frame 1 | SDO | Data are undefined | Data are undefined | Undefined or data depending on the previous frame | | | | | | Read frame 2 | SDI | 1 (R/W) | Addr[6:0] | Don't care | | | | | | Reau Iraille 2 | SDO | Data are undefined | Data are undefined | Data for address specified in frame 1 | | | | | Bit 23 R/W. Indicates a read from or a write to the addressed register. 0 = The write operation is set and data are written to the specified register 1 = A read operation where bits Addr[6:0] select the register to be read. The remaining bits are *don't care*. Data read from the selected register appear on the SDO pin in the next SPI cycle. Bits[22:16] Addr6:Addr0. Register address; specifies which register is accessed. Bits[15:0] DATA. 16-bit data bits. In a write operation, these bits are written to bits[15:0] of the register with the address of (Addr[6:0]). In a read operation, these bits are determined by the previous operation. If the previous operation is a read, these bits are from bits[15:0] of the internal register specified in previous read operation. If the previous operation is a write, these data bits are *don't care* (undefined). Data read from the current read operation appear on SDO in the next operation cycle. #### 7.5.2.3 Standalone Operation In standalone mode, as shown in Figure 7-26, each device has an SPI bus. The serial clock can be continuous or gated. The first $\overline{\text{CS}}$ falling edge starts the operation cycle. Exactly 24 falling clock edges must be applied before $\overline{\text{CS}}$ is brought high again. If $\overline{\text{CS}}$ is brought high before the 24th falling SCLK edge, or if more than 24 SCLK falling edges are applied before $\overline{\text{CS}}$ is brought high, then the input data are incorrect. The device input register is updated from the shift register on the $\overline{\text{CS}}$ rising edge, and data are automatically transferred to the addressed registers as well. For another serial transfer to occur, $\overline{\text{CS}}$ must be brought low again. Figure 7-27 and Figure 7-28 show write and read operations in standalone mode. Figure 7-26. Standalone Operation Wn = Write Command for Register N XX = Don't care, undefined Figure 7-27. Write Operation in Standalone Mode Rn = Read Command for Register N Dn = Data from Register N XX = Don't care, undefined Figure 7-28. Read Operation in Standalone Mode #### 7.5.2.4 Daisy-Chain Operation For systems that contain several devices, the SDO pin can be used to daisy-chain multiple devices together. This daisy-chain feature is useful in reducing the number of serial interface lines. The first $\overline{CS}$ falling edge starts the operation cycle. SCLK is continuously applied to the input shift register when $\overline{CS}$ is low. If more than 24 clock pulses are applied, data ripple out of the shift register and appear on the SDO line. These data are clocked out on the SCLK rising edge and are valid on the falling edge. By connecting the SDO output of the first device to the SDI input of the next device in the chain, a multiple-device interface is constructed. Each device in the system requires 24 clock pulses. Therefore, the total number of clock cycles must equal 24N, where N is the total number of devices in the daisy chain. When the serial transfer to all devices is complete, $\overline{CS}$ is taken high. This action transfers data from the SPI shifter registers to the internal register of each device in the daisy-chain and prevents any further data from being clocked in. The serial clock can be continuous or gated. A continuous SCLK source can only be used if $\overline{CS}$ is held low for the correct number of clock cycles. In gated clock mode, a burst clock containing the exact number of clock cycles must be used and $\overline{CS}$ must be taken high after the final clock in order to latch the data. Figure 7-29 to Figure 7-32 illustrate the daisy-chain operation. Figure 7-29. Three devices in a Daisy-Chain Configuration RAn (RBn, RCn) = Read Command for Register N of device A (B,C) ADn (BDn, CDn) = Data from Register N of device A (B, C) XX = Don't care, undefined Figure 7-30. Reading Multiple Registers WBn (WCn) = Write Command for Register N of device A (B,C) RAn (RBn, RCn) = Read Command for Register N of device A (B, C) ADn (BDn, CDn) = Data from Register N of device A (B, C) XX = Don't care, undefined Figure 7-31. Mixed Operation: Reading Devices A and C, and Writing to Device B; Then Reading A, and Writing to B and C; Then Reading A, B, and C Twice Figure 7-32. Writing to Devices A and B, and Reading Device C # 7.6 Register Maps The device has several 16-bit registers that consist of a high byte (8 MSBs) and a low byte (8 LSBs). An 8-bit register pointer points to the proper register. The pointer does not change after an operation. Table 7-10 lists the registers for the device. The default values are for SPI operation; see the following subsections for I<sup>2</sup>C default values. Table 7-10. Register Map | ADDR | REGISTER | TYPE | RESET | | BIT DESCRIPTION | | | | | | | | | | | | | | | | | |-------|------------------------|------|-------|----------------|-----------------|--------|------|--------|-----------|-------------|---|--|----------|----|---------|--------|----------|-----------|-------------|---|--| | (HEX) | REGISTER | ITPE | (HEX) | 15 | 14 | 1; | 3 12 | 11 | 10 | 9 | 8 | | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | 00 | LT_<br>TEMP | R | 0000 | LT_DATA [11:0] | | | | | | | | | Reserved | | | | | | | | | | 01 | D1_<br>TEMP | R | 0000 | | | | | | D1_C | OATA [11:0] | | | | | | | | Rese | erved | | | | 02 | D2_<br>TEMP | R | 0000 | | | | | | D2_0 | OATA [11:0] | | | | | | | | Rese | erved | | | | 0A | TEMP_<br>CONFIG | R/W | 003C | | | | | Res | served | | | | | | D2EN | D1EN | LTEN | RC | RC Reserved | | | | 0B | TEMP_<br>CONV_<br>RATE | R/W | 0007 | | | | | | | Reserved | ı | | | | ı | I | | RATE[2:0] | | | | | 21 | D1_N_<br>ADJUST | R/W | 0000 | | | | Re | served | | | | | | | | N_ADJI | UST[7:0] | | | | | | 22 | D2_N_<br>ADJUST | R/W | 0000 | | | | Re | served | | | | | | | | N_ADJI | UST[7:0] | | | | | | 23 | ADC_0 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 24 | ADC_1 | R | 0000 | | Re | served | | | ADC[11:0] | | | | | | | | | | | | | | 25 | ADC_2 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 26 | ADC_3 | R | 0000 | | Re | served | | | ADC[11:0] | | | | | | | | | | | | | | 27 | ADC_4 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 28 | ADC_5 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 29 | ADC_6 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 2A | ADC_7 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 2B | ADC_8 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 2C | ADC_9 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 2D | ADC_10 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 2E | ADC_11 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 2F | ADC_12 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 30 | ADC_13 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 31 | ADC_14 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 32 | ADC_15 | R | 0000 | | Re | served | | | | | | | | AD | C[11:0] | | | | | | | | 33 | DAC_0 | R/W | 0000 | | Re | served | | | | | | | | DA | C[11:0] | | | | | | | | 34 | DAC_1 | R/W | 0000 | | Re | served | | | | | | | | DA | C[11:0] | | | | | | | | 35 | DAC_2 | R/W | 0000 | | Re | served | | | | | | | | DA | C[11:0] | | | | | | | | 36 | DAC_3 | R/W | 0000 | | Re | served | | | | | | | | DA | C[11:0] | | | | | | | | 37 | DAC_4 | R/W | 0000 | | Re | served | | | | | | | | DA | C[11:0] | | | | | | | Table 7-10. Register Map (continued) | | | | | | | | | Table 7 | <u>-10.</u> Reg | gister M | ap (con | tinued) | | | | | | | | |-------|------------------|------|-------|----------|--------------|--------------|-----------------------|---------------|---------------------|-----------------------|---------------------|----------------------|----------------------|----------------------|-----------------------------|------------------------|-------------------------|----------|--------| | ADDR | REGISTER | TYPE | RESET | | | | | | | | | SCRIPTION | | | | | | | | | (HEX) | REGISTER | ITPE | (HEX) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 38 | DAC_5 | R/W | 0000 | | Rese | rved | | | | | | | DA | C[11:0] | | | | | | | 39 | DAC_6 | R/W | 0000 | | Rese | rved | | | | | | | DA | C[11:0] | | | | | | | 3A | DAC_7 | R/W | 0000 | | Rese | rved | | | DAC[11:0] | | | | | | | | | | | | 3B | DAC_8 | R/W | 0000 | | Rese | rved | | | DAC[11:0] | | | | | | | | | | | | 3C | DAC_9 | R/W | 0000 | | Rese | rved | | | DAC[11:0] | | | | | | | | | | | | 3D | DAC_10 | R/W | 0000 | | Rese | erved | | | DAC[11:0] | | | | | | | | | | | | 3E | DAC_11 | R/W | 0000 | | Rese | rved | | | DAC[11:0] | | | | | | | | | | | | 3F | DAC_0_<br>CLR | R/W | 0000 | | Rese | erved | | | | | | | DAC_ | CLR[11:0] | | | | | | | 40 | DAC_1_<br>CLR | R/W | 0000 | | Rese | erved | | | DAC_CLR[11:0] | | | | | | | | | | | | 41 | DAC_2_<br>CLR | R/W | 0000 | | Rese | rved | | | DAC_CLR[11:0] | | | | | | | | | | | | 42 | DAC_3_<br>CLR | R/W | 0000 | | Rese | erved | | | | | | | DAC_ | CLR[11:0] | | | | | | | 43 | DAC_4_<br>CLR | R/W | 0000 | | Rese | erved | | | | | | | DAC_ | CLR[11:0] | | | | | | | 44 | DAC_5_<br>CLR | R/W | 0000 | | Rese | erved | | | | | | | DAC_ | CLR[11:0] | | | | | | | 45 | DAC_6_<br>CLR | R/W | 0000 | | Reserved | | | | | | | | DAC_ | CLR[11:0] | | | | | | | 46 | DAC_7_<br>CLR | R/W | 0000 | | Reserved | | | | | | | DAC_CLR[11:0] | | | | | | | | | 47 | DAC_8_<br>CLR | R/W | 0000 | | Rese | erved | | DAC_CLR[11:0] | | | | | | | | | | | | | 48 | DAC_9_ | R/W | 0000 | | Rese | erved | | DAC_CLR[11:0] | | | | | | | | | | | | | 49 | CLR<br>DAC_10_ | R/W | 0000 | | Rese | erved | | DAC_CLR[11:0] | | | | | | | | | | | | | | CLR | | | | | | | | | | | | | | | | | | | | 4A | DAC_11_<br>CLR | R/W | 0000 | | Rese | erved | | | | | | | DAC_ | CLR[11:0] | | | | | | | 4B | GPIO | R/W | 00FF | | | | Rese | erved | 1 | | | | | T | GPI | O[7:0] | | | | | 4C | AFE_<br>CONFIG_0 | R/W | 2000 | Reser | ved | CMODE | ICONV | ILDAC | ADC_<br>REF_<br>INT | EN_<br>ALARM | Reserved | DAVF | GALR | | | Res | erved | | | | 4D | AFE_<br>CONFIG_1 | R/W | 0070 | Reserved | | | | | | CONV_<br>RATE_1 | CONV_<br>RATE_0 | CH_<br>FALR_<br>CT_2 | CH_<br>FALR_<br>CT_1 | CH_<br>FALR_<br>CT_0 | TEMP_<br>FALR_<br>CT_1 | TEMP_<br>FALR_<br>CT_0 | | Reserved | | | 4E | ALR_CTRL | R/W | 0000 | Reserved | EALR_<br>CH0 | EALR_<br>CH1 | EALR_<br>CH2 | EALR_<br>CH3 | EALR_<br>LT_<br>LOW | EALR_<br>LT_<br>HIGH | EALR_<br>D1_<br>LOW | EALR_<br>D1_<br>HIGH | EALR_<br>D2_<br>LOW | EALR_<br>D2_<br>HIGH | EALR_<br>D1_<br>FAIL | EALR_<br>D2_<br>FAIL | ALARM_<br>LATCH_<br>DIS | Re | served | | 4F | STATUS | R | 0000 | Reserved | CH0_<br>ALR | CH1_<br>ALR | CH2_<br>ALR | CH3_<br>ALR | LT_<br>LOW_<br>ALR | LT_<br>HIGH_<br>ALR | D1_<br>LOW_<br>ALR | D1_<br>HIGH_<br>ALR | D2_<br>LOW_<br>ALR | D2_<br>HIGH_<br>ALR | D1_ D2_ THERM_ ALR Reserved | | | served | | | 50 | ADC_CH0 | R/W | 0000 | Reserved | SE0 | SE1 | DF<br>(CH0+,<br>CH1-) | SE2 | SE3 | DF<br>(CH2+,<br>CH3-) | SE4 | SE5 | SE6 | SE7 | SE8 | SE9 | SE10 | SE11 | SE12 | www.ti.com # Table 7-10. Register Map (continued) | ADDR | | | RESET | | | | l | iable 7- | ·10. Reg | JISTEI IVI | | SCRIPTION | | | | | | | | |-------|-----------------------------|------|-------|----------|---------------------|-------------|---------------------|---------------------|----------------------------|-----------------------------|----------------------------|-----------------------------|----------------------------|-----------------------------|-----------------------------|-----------------------------|-----------------------|----------|-------| | (HEX) | REGISTER | TYPE | (HEX) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 51 | ADC_CH1 | R/W | 0000 | Reserved | SE13 | SE14 | SE15 | | | | | | | served | | | | | | | 52 | ADC_GAIN | R/W | FFFF | ADG0 | ADG1 | ADG2 | ADG3 | ADG4 | ADG5 | ADG6 | ADG7 | ADG8 | ADG9 | ADG10 | ADG11 | ADG12 | ADG13 | ADG14 | ADG15 | | 53 | AUTO_DAC_<br>CLR_<br>SOURCE | R/W | 0004 | Reserved | CH0_<br>ALR_<br>CLR | CH1_<br>ALR | CH2_<br>ALR_<br>CLR | CH3_<br>ALR_<br>CLR | LT_<br>LOW_<br>ALR_<br>CLR | LT_<br>HIGH_<br>ALR_<br>CLR | D1_<br>LOW_<br>ALR_<br>CLR | D1_<br>HIGH_<br>ALR_<br>CLR | D2_<br>LOW_<br>ALR_<br>CLR | D2_<br>HIGH_<br>ALR_<br>CLR | D1_<br>FAIL_<br>ALR_<br>CLR | D2_<br>FAIL_<br>ALR_<br>CLR | THERM_<br>ALR_<br>CLR | Res | erved | | 54 | AUTO_DAC_<br>CLR_EN | R/W | 0000 | Reserved | | | | | ACLR[11:0] | | | | | | | | Reserved | | | | 55 | SW_DAC_<br>CLR | R/W | 0000 | Reserved | | | | | | ICL | .R[11:0] | | | | | | | Reserved | | | 56 | HW_DAC_<br>CLR_EN_0 | R/W | 0000 | Reserved | | | | | | H0C | LR[11:0] | | | | | | | Reserved | | | 57 | HW_DAC_<br>CLR_EN_1 | R/W | 0000 | Reserved | | | | | | H1C | LR[11:0] | | | | | | | Reserved | | | 58 | DAC_CONFIG | R/W | 0000 | | Rese | rved | | | | | | | SLE | OA[11:0] | | | | | | | 59 | DAC_GAIN | R/W | 0000 | | Rese | rved | | | | | | | DAC_0 | GAIN[11:0] | | | | | | | 5A | IN_0_<br>HIGH_<br>THRESHOLD | R/W | 0FFF | | Rese | rved | | | | | | | THE | RH[11:0] | | | | | | | 5B | IN_0_<br>LOW_<br>THRESHOLD | R/W | 0000 | | Rese | rved | | | | | | | THE | RL[11:0] | | | | | | | 5C | IN_1_<br>HIGH_<br>THRESHOLD | R/W | 0FFF | | Rese | rved | | | | | | | THE | RH[11:0] | | | | | | | 5D | IN_1_<br>LOW_<br>THRESHOLD | R/W | 0000 | | Rese | rved | | THRL[11:0] | | | | | | | | | | | | | 5E | IN_2_<br>HIGH_<br>THRESHOLD | R/W | 0FFF | | Rese | rved | | THRH[11:0] | | | | | | | | | | | | | 5F | IN_2_<br>LOW_<br>THRESHOLD | R/W | 0000 | | Rese | rved | | THRL[11:0] | | | | | | | | | | | | | 60 | IN_3_<br>HIGH_<br>THRESHOLD | R/W | 0FFF | | Rese | rved | | | | | | | THE | RH[11:0] | | | | | | | 61 | IN_3_<br>LOW_<br>THRESHOLD | R/W | 0000 | | Rese | rved | | THRL[11:0] | | | | | | | | | | | | | 62 | LT_<br>HIGH_<br>THRESHOLD | R/W | 07FF | | Rese | rved | | THRH[11:0] | | | | | | | | | | | | | 63 | LT_<br>LOW_<br>THRESHOLD | R/W | 0800 | | Rese | rved | | THRL[11:0] | | | | | | | | | | | | | 64 | D1_<br>HIGH_<br>THRESHOLD | R/W | 07FF | | Rese | rved | | | | | | | THE | RH[11:0] | | | | | | **Table 7-10. Register Map (continued)** | | | | | | | | | | | , | | , | | | | | | | | |-------|---------------------------|------|-------|----------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|---------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------| | ADDR | REGISTER | TYPE | RESET | | | | | | | | BIT DES | SCRIPTION | | | | | | | | | (HEX) | REGISTER | ITPE | (HEX) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | 65 | D1_<br>LOW_<br>THRESHOLD | R/W | 0800 | | Rese | rved | | | | | | | THR | RL[11:0] | | | | | | | 66 | D2_<br>HIGH_<br>THRESHOLD | R/W | 07FF | | Rese | rved | | | | | | | THR | H[11:0] | | | | | | | 67 | D2_<br>LOW_<br>THRESHOLD | R/W | 0800 | Reserved | | | | | | | | | THR | RL[11:0] | | | | | | | 68 | HYST_0 | R/W | 0810 | Reserved | | | C | CH0_HYS [6: | 0] | | | CH1_HYS [6:0] | | | | | | | Reserved | | 69 | HYST_1 | R/W | 0810 | Reserved | | | C | CH2_HYS [6: | 0] | | | CH3_HYS [6:0] | | | | | | Reserved | | | 6A | HYST_2 | R/W | 2108 | Reserved | D2_<br>HYS_7 | D2_<br>HYS_6 | D2_<br>HYS_5 | D2_<br>HYS_4 | D2_<br>HYS_3 | D1_<br>HYS_7 | D1_<br>HYS_6 | D1_<br>HYS_5 | D1_<br>HYS_4 | D1_<br>HYS_3 | LT_<br>HYS_7 | LT_<br>HYS_6 | LT_<br>HYS_5 | LT_<br>HYS_4 | LT_<br>HYS_3 | | 6B | PWR_DOWN | R/W | 0000 | Reserved | PADC | PREF | PDAC0 | PDAC1 | PDAC2 | PDAC3 | PDAC4 | PDAC5 | PDAC6 | PDAC7 | PDAC8 | PDAC9 | PDAC10 | PDAC11 | Reserved | | 6C | DEVICE_ID | R | 1220 | | | | | | | | DEVIC | E_ID[15:0] | | | | | | | | | 7C | SW_RST | R/W | N/A | | | | | | | | SW_F | RST[15:0] | | | | | | | | #### Note A few registers have different reset values when using SPI and $I^2C$ respectively; for these registers, the table lists the SPI reset value (register descriptions contain separate $I^2C$ reset values wherever applicable). ## 7.6.1 Temperature Data Registers (Read-Only) In 2's complement format, 0.125°C/LSB. ## 7.6.1.1 LT-Temperature-Data (LT\_TEMP) Register (address = 00h) [reset = 0000h, 0°C] Figure 7-33. LT-Temperature-Data (LT\_TEMP) Register Table 7-11. LT\_TEMP Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------|------|-------|-----------------------------------------------------------------| | 15-4 | LT_DATA | R | 0h | Local temperature sensor reading in 2's complement data format. | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 7.6.1.2 D1-Temperature-Data (D1\_TEMP) Register (address = 01h) [reset = 0000h, 0°C] Figure 7-34. D1-Temperature-Data Register Table 7-12. D1-Temperature-Data Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------|------|-------|---------------------------------------------------------------------| | 15-4 | D1_DATA | R | 0h | Remote temperature sensor D1 reading in 2's complement data format. | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### 7.6.1.3 D2-Temperature-Data (D2\_TEMP) Register (address = 02h) [reset = 0000h, 0°C] Store the remote temperature sensor D2 reading in 2's complement data format. #### Figure 7-35. D2-Temperature-Data Register #### Table 7-13. D2-Temperature-Data Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------|------|-------|---------------------------------------------------------------------| | 15-4 | D2_DATA | R | 0h | Remote temperature sensor D2 reading in 2's complement data format. | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset # 7.6.2 Temperature Configuration (TEMP\_CONFIG) Register (address = 0Ah) [reset = 003Ch or 3CFFh] When using the SPI, the bit configuration shown in Figure 7-36 must be used; default = 003Ch. Figure 7-36. Temperature Configuration Register for SPI | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----|----|----|----|----|---|---|---|---|-------|-------|-------|-------|-------|-----| | Reserved | | | | | | | | | | D2EN | D1EN | LTEN | RC | Reser | ved | | R/W-0h | | | | | | | | | | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W- | 0h | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset When using the $I^2C$ interface, the bit configuration shown in Figure 7-37 must be used; default = 3CFFh. Figure 7-37. Temperature Configuration Register for I<sup>2</sup>C | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|-------|------|------|---|---|---|------|------|---|---|---| | Rese | erved | D2EN | D1EN | LTEN | RC | Rese | rved | | | | Rese | rved | | | | | R/V | V-0h | R/W-1 | R/W-1 | R/W-1 | R/W-1 | R/W | '-0h | | | | R/W- | FFh | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset Bit descriptions for the temperature configuration register are shown in Table 7-14. **Table 7-14. Temperature Configuration Register Field Descriptions** | Bit | Field | Туре | Reset | Description | |--------------------------------|-------|------|-------|--------------------------------------------------------------------------------------| | 13 (I <sup>2</sup> C), 5 (SPI) | D2EN | R/W | 1 | Remote temperature sensor D2 enable. 0 = D2 is disabled 1 = D2 is enabled | | 12 (I <sup>2</sup> C), 4 (SPI) | D1EN | R/W | 1 | Remote temperature sensor D1 enable. 0 = D1 is disabled 1 = D1 is enabled | | 11 (I <sup>2</sup> C), 3 (SPI) | LTEN | R/W | 1 | Local temperature sensor enable. 0 = LT is disabled 1 = LT is enabled | | 10 (I <sup>2</sup> C), 2 (SPI) | RC | R/W | 1 | Resistance correction enable. 0 = Correction is disabled 1 = Correction is enabled | # 7.6.3 Temperature Conversion Rate (TEMP\_CONV\_RATE) Register (address = 0Bh) [reset = 0007h or 07FFh] When using the SPI, the bit configuration shown in Figure 7-38 must be used; default = 0007h. ## Figure 7-38. Temperature Conversion Rate Register for SPI | 15 | 5 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | |----|----------|----|----|----|----|----|---|---|---|---|---|---|---|--------|------------|---|--| | | Reserved | | | | | | | | | | | | | F | RATE [2:0] | | | | | R/W-0h | | | | | | | | | | | | | R/W-7h | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset When using the $I^2C$ interface, the bit configuration shown in Figure 7-39 must be used; default = 07FFh. ## Figure 7-39. Temperature Conversion Rate Register for I<sup>2</sup>C | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|--------|----------|----|----|-----------|--------|---|---|---|------|-------|------|---|---|---| | | | Reserved | | R | RATE [2:0 | 0] | | | | Rese | erved | | | | | | | R/W-0h | | | | | R/W-7h | | | | | R/W- | -FFh | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### **Table 7-15. Temperature Conversion Rate Field Descriptions** | Bit | Field | Туре | Reset | Description | |---------------------------------------|-------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 10-8 (I <sup>2</sup> C),<br>2-0 (SPI) | RATE | R/W | | Configures conversion rate for temperature data. 000: 128 × speed 001: 64 × speed 010: 32 × speed 011: 16 × speed 100: 8 × speed 101: 4 × speed 110: 2 × speed 111: base (minimum) speed | #### **Table 7-16. Temperature Monitoring Cycle Time** | TEMPERATURE SENSOR STATUS | MONITORING<br>CYCLE TIME (ms) | |------------------------------------------------------------------------------------------------------------|-------------------------------| | Local sensor is active, remote sensors are disabled or in power-down. | 15 | | One remote sensor is active and RC is 0, local sensor and one remote sensor are disabled or in power-down. | 44 | | One remote sensor is active and RC is 1, local sensor and one remote sensor are disabled or in power-down. | 93 | | One remote sensor and local sensor are active and RC is 0, one remote sensor is disabled or in power-down. | 59 | | One remote sensor and local sensor are active and RC is 1, one remote sensor is disabled or in power-down. | 108 | | Two remote sensors are active and RC is 0, local sensor is disabled or in power-down. | 88 | | Two remote sensors are active and RC is 1, local sensor is disabled or in power-down. | 186 | | All sensors are active and RC is 0. | 103 | | All sensors are active and RC is 1. | 201 | # 7.6.4 $\eta$ -Factor Correction Registers: D1\_N\_ADJUST and D2\_N\_ADJUST (address = 21h and 22h) [reset = 0000h or 00FFh] Only the low byte is used; the high byte is ignored. When using the SPI, the bit configuration shown in Figure 7-40 must be used; default = 0000h. ## Figure 7-40. η-Factor Correction Register for SPI | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----|----|------|------|----|---|---|---|---|---|-----------------|------|---|---|---| | | | | Rese | rved | | | | | | | N <sub>AD</sub> | JUST | | | | | | | | R/W | /-0h | | | | | | | R/W | /-0h | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset When using the $I^2C$ , the bit configuration shown in Figure 7-41 must be used; default = 00FFh. # Figure 7-41. η-Factor Correction Register for I<sup>2</sup>C | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---------------------|----|----|----|----|----|---|---|---|---|---|------|-------|---|---|---| | N <sub>ADJUST</sub> | | | | | | | | | | | Rese | erved | | | | | R/W-0h | | | | | | | | | | | R/W | -FFh | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## **Table 7-17. η-Factor Correction Register Field Descriptions** | Bit | Field | Туре | Reset | Description | |---------------------------------------|---------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15-8 (I <sup>2</sup> C),<br>7-0 (SPI) | N <sub>ADJUST</sub> | R/W | Oh | Configures η-Factor correction term for remote temperature data. 7Fh: $η_{EFF} = 1.747977$ 0Ah: $η_{EFF} = 1.042759$ 08h: $η_{EFF} = 1.035616$ 06h: $η_{EFF} = 1.028571$ 04h: $η_{EFF} = 1.021622$ 02h: $η_{EFF} = 1.014675$ 01h: $η_{EFF} = 1.011371$ 00h: $η_{EFF} = 1.008$ (default) FFh: $η_{EFF} = 1.004651$ FEh: $η_{EFF} = 1.001325$ FCh: $η_{EFF} = 0.994737$ FAh: $η_{EFF} = 0.988235$ F8h: $η_{EFF} = 0.981818$ F6h: $η_{EFF} = 0.975484$ 80h: $η_{EFF} = 0.706542$ | For further details, see Section 7.3.2.2. ## 7.6.5 ADC-n-Data (ADC\_n) Registers (addresses = 23h to 32h) [reset = 0000h] # Figure 7-42. ADC-n-Data Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|------|-----------|----|------------|----|---|---|---|---|---|---|---|---|---|---| | | Rese | erved | | ADC [11:0] | | | | | | | | | | | | | | R- | R-0h R-0h | | | | | | | | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 7-18. ADC-n-Data Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|------------------------------------| | 11-0 | ADC | R | 000h | ADC data, stored in binary format. | Four ADC data registers are available. The ADC-n-data registers (where n = 0 to 15) store the conversion results of the corresponding analog channel-n, as shown in Table 7-19. ## Table 7-19. ADC Data Register Definitions | | | CONVERSION RESULT | | |---------------|--------------|----------------------|-----------------| | INPUT CHANNEL | INPUT TYPE | STORED IN | FORMAT | | Channel 0 | Single-ended | ADC-0-data register | Straight binary | | Channel 1 | Single-ended | ADC-1-data register | Straight binary | | Channel 2 | Single-ended | ADC-2-data register | Straight binary | | Channel 3 | Single-ended | ADC-3-data register | Straight binary | | CH0+ or CH1- | Differential | ADC-0-data register | 2's complement | | CH2+ or CH3- | Differential | ADC-2-data register | 2's complement | | Channel 4 | Single-ended | ADC-4-data register | Straight binary | | Channel 5 | Single-ended | ADC-5-data register | Straight binary | | Channel 6 | Single-ended | ADC-6-data register | Straight binary | | Channel 7 | Single-ended | ADC-7-data register | Straight binary | | Channel 8 | Single-ended | ADC-8-data register | Straight binary | | Channel 9 | Single-ended | ADC-9-data register | Straight binary | | Channel 10 | Single-ended | ADC-10-data register | Straight binary | | Channel 11 | Single-ended | ADC-11-data register | Straight binary | | Channel 12 | Single-ended | ADC-12-data register | Straight binary | | Channel 13 | Single-ended | ADC-13-data register | Straight binary | | Channel 14 | Single-ended | ADC-14-data register | Straight binary | | Channel 15 | Single-ended | ADC-15-data register | Straight binary | ## 7.6.6 DAC-n-Data (DAC\_n) Registers (addresses = 33h to 3Eh) [reset = 0000h) Each DAC has a DAC data register to store the data (DAC[11:0]) that are loaded into the DAC latches. #### Figure 7-43. DAC-n-Data Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|----------|------|----|----|----|---|---|---|-----|--------|---|---|---|---|---| | | Reserved | | | | | | | | DAC | [11:0] | | | | | | | | R/W | /-0h | | | | | | | R/W | /-0h | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 7-20. DAC-n-Data Register Field Descriptions | _ | | | | | | |---|------|-------|------|-------|----------------------------| | | Bit | Field | Туре | Reset | Description | | | 11-0 | DAC | R/W | 000h | DAC data, in binary format | ## 7.6.7 DAC-n-CLR-Setting (DAC\_n\_CLR) Registers (addresses = 3Fh to 4Ah) [reset = 0000h] Each DAC has a DAC-CLR-setting register to store the data to be loaded into the DAC latch when the DAC is cleared. Figure 7-44. DAC-n-CLR-Setting Register Table 7-21. DAC-n-CLR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------|------|-------|-----------------------------------------------------------------------------| | 11-0 | DAC_CLR | R/W | | Stores binary data, to be loaded into the DAC latch when the DAC is cleared | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## 7.6.8 GPIO Register (address = 4Bh) [reset = 00FFh] ## Figure 7-45. GPIO Register | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | |----------|----|----|----|-----|------|----|---|---|---|------------|---|-----|------|---|---|---|--|--| | Reserved | | | | | | | | | | GPIO [7:0] | | | | | | | | | | | | | | R/W | /-0h | | | | | | | R/W | /-7h | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 7-22. DAC-n-Data Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11-0 | GPIO | R/W | | For write operations, the GPIO pin operates as an output. Each of the <i>n</i> bits can be set to 0 or 1. 0: GPIO- <i>n</i> pin to logic low. 1: GPIO- <i>n</i> pin to high impedance. For read operations, the GPIO pin operates as an input | #### Note After power-on reset, or any forced hardware or software reset, the GPIO-*n* bit is set to 1 and is in a high-impedance state. #### Note When D1 is enabled, GPIO-4 and GPIO-5 are ignored. When D2 is enabled, GPIO-6 and GPIO-7 are ignored. # 7.6.9 AFE Configuration Register 0 (AFE\_CONFIG\_0) (address = 4Ch) [reset = 2000h] # Figure 7-46. AFE Configuration Register 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|-------|-------|-------|-------|---------------------|--------------|----------|------|------|---|---|------|-------|---|---| | Rese | erved | CMODE | ICONV | ILDAC | ADC-<br>REF-<br>INT | EN-<br>ALARM | Reserved | DAVF | GALR | | | Rese | erved | | | | R- | 0h | R/W-1 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R-0 | R-0 | R-0 | | | R- | 0h | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 7-23. AFE Configuration Register 0 Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|-------------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 13 | CMODE | R/W | 1 | ADC conversion mode bit. This bit selects between the two operating conversion modes (direct or auto). 0: Direct mode. The analog inputs specified in the ADC channel registers are converted sequentially (see the ADC channel registers) one time. When one set of conversions are complete, the ADC is idle and waits for a new trigger. 1: Auto mode. The analog inputs specified in the AFE channel registers are converted sequentially and repeatedly (see the ADC channel registers). When one set of conversions are complete, the ADC multiplexer returns to the first channel and repeats the process. Repetitive conversions continue until the CMODE bit is cleared (0). | | 12 | ICONV | R/W | 0 | Internal conversion bit. Set this bit to 1 to start the ADC conversion internally. The bit is automatically cleared (0) after the ADC conversion starts. | | 11 | ILDAC | R/W | 0 | Load DAC bit. Set this bit to 1 to synchronously load the DAC data registers, which are programmed for synchronous update mode (SLDAC- <i>n</i> = 1). The device updates the DAC latch only if the ILDAC bit is set (1), thereby eliminating any unnecessary glitches. Any DAC channels that are not accessed are not reloaded. When the DAC latch is updated, the corresponding output changes to the new level immediately. This bit is cleared (0) after the DAC data register is updated. | | 10 | ADC-REF-INT | R/W | 0 | ADC V <sub>REF</sub> select bit. 0: The internal reference buffer is off and the external reference drives the ADC. 1: The internal buffer is on and the internal reference drives the ADC. Note that a compensation capacitor is required. | | 9 | EN-ALARM | R/W | 0 | Enable ALARM pin bit. 0: The ALARM pin is disabled 1: The ALARM pin is enabled | | 7 | DAVF | R | | ADC Data available flag bit. For direct mode only. Always cleared (set to 0) in Auto mode. 0: The ADC conversion is in progress (data are not ready) or the ADC is in auto mode. 1: The ADC conversions are complete and new data are available. In direct mode, the DAVF bit sets the DAV pin. DAV goes low when DAVF is 1, and goes high when DAVF is 0. In auto mode, DAVF is always cleared to 0. However, a 1-µs pulse (active low) appears on the DAV pin when the last input specified in the ADC channel registers is converted. DAVF is cleared to 0 in one of three ways: by reading the ADC data register, by starting a new ADC conversion, or by writing 0 to this bit. Reading the status register does not clear this bit. | | 6 | GALR | R | 0 | Global alarm bit. This bit is the OR function of all individual alarm bits of the status register. This bit is set (1) when any alarm condition occurs, and remains 1 until the status register is read. This bit is cleared (0) after reading the status register. | # 7.6.10 AFE Configuration Register 1 (AFE\_CONFIG\_1) (Address = 4Dh) [reset = 0070h] # Figure 7-47. AFE Configuration Register 1 | 15 | 14 | 13 | 12 | 2 11 10 | | 9 | 9 8 | | 7 6 5 | | 4 | 4 3 | | 2 1 | | |----------|----|----|----|---------|--|--------|-----------|------|--------|---------|---------|--------------|----------|------|--| | Reserved | | | | | | CONV_R | ATE [1:0] | CH_F | ALR_C | Т [2:0] | TEMP_F/ | ALR_CT<br>0] | Reserved | | | | R-0h | | | | | | R/W | V-0h | | R/W-3h | | R/W | -2h | | R-0h | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 7-24. AFE Configuration Register 1 Field Descriptions | Bit | Field | Reset | Туре | Description | |-----|--------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9-8 | CONV_RATE | 0h | R/W | ADC conversion rate bit setting. 00h: 500 kSPS (default). 01h: 250 kSPS. 10h: 125 kSPS. 11h: 62.5 kSPS. | | 7-5 | CH_FALR_CT | 3h | R/W | Count of consecutive out-of-range samples to be taken before alarm is set, for CH0 through CH3. 000h: 1. 001h: 4. 010h: 8. 011h: 16 (default). 100h: 32. 101h: 64. 110h: 128. 111h: 256. | | 4-3 | TEMP_FALR_CT | 2h | R/W | Count of consecutive out-of-range samples to be taken before alarm is set, for temperature sensor. 00h: 1 (default). 01h: 2. 10h: 4. 11h: 8. | # 7.6.11 Alarm Control Register (ALR\_CTRL) (address = 4Eh) [reset = 0000h] ## Figure 7-48. Alarm Control Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|--------------|--------------|--------------|--------------|---------------------|----------------------|---------------------|----------------------|---------------------|----------------------|----------------------|----------------------|-------------------------|--------|-----| | Reserved | EALR_<br>CH0 | EALR_<br>CH1 | EALR_<br>CH2 | EALR_<br>CH3 | EALR_<br>LT_<br>LOW | EALR_<br>LT_<br>HIGH | EALR_<br>D1_<br>LOW | EALR_<br>D1_<br>HIGH | EALR_<br>D2_<br>LOW | EALR_<br>D2_<br>HIGH | EALR_<br>D1_<br>FAIL | EALR_<br>D1_<br>FAIL | ALARM_<br>LATCH_<br>DIS | Reserv | red | | R-0 | R/W-0 R-0h | 1 | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 7-25. Alarm Control Register Field Descriptions | Bit | Field | Туре | Reset | Description | |-----|----------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | EALR_CH0 | R/W | 0 | CH0 and (CH0+, CH1-) alarm enable bit. 0: The alarm is masked. When the input of CH0 or (CH0+, CH1-) is out of range, the ALARM pin does not go low, but the CH0_ALR bit is set. 1: The alarm is enabled, the CH0_ALR bit is set, and the ALARM pin goes low (if enabled) when the input of CH0 or (CH0+, CH1-) is out of range. | | 13 | EALR_CH1 | R/W | 0 | CH1 alarm enable bit. 0: The alarm is masked. When the input of CH1 is out of range, the ALARM pin does not go low, but the CH1_ALR bit is set. 1: The alarm is enabled, the CH1_ALR bit is set, and the ALARM pin goes low (if enabled) when the input of CH1 is out of range. | # Table 7-25. Alarm Control Register Field Descriptions (continued) | Bit | Field | Type | Reset | Description | |-----|---------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | EALR_CH2 | R/W | 0 | CH2 and (CH2+, CH3–) alarm enable bit. 0: The alarm is masked. When the input of CH2 or (CH2+, CH3–) is out of range, the ALARM pin does not go low, but the CH2_ALR bit is set. 1: The alarm is enabled, the CH2_ALR bit is set, and the ALARM pin goes low (if enabled) when the input of CH2 or (CH2+, CH3–) is out of range. | | 11 | EALR_CH3 | R/W | 0 | CH3 alarm enable bit. 0: The alarm is masked. When the input of CH3 is out of range, the ALARM pin does not go low, but the CH3_ALR bit is set. 1: The alarm is enabled, the CH3_ALR bit is set, and the ALARM pin goes low (if enabled) when the input of CH3 is out of range. | | 10 | EALR_LT_LOW | R/W | 0 | Local sensor low alarm enable bit. 0: The LT_Low alarm is masked. When LT is below the specified range, the ALARM pin does not go low, but the LT_Low_ALR bit is set. 1: The LT_Low alarm is enabled. When LT is below the specified range, the LT_Low_ALR bit is set (1) and the ALARM pin goes low (if enabled). | | 9 | EALR_LT_HIGH | R/W | 0 | Local sensor high alarm enable bit. 0: The LT-High alarm is masked. When LT is above the specified range, the ALARM pin does not go low, but the LT_High_ALR bit is set. 1: The LT-High alarm is enabled. When LT is above the specified range, the LT-High-ALR bit is set (1) and the ALARM pin goes low (if enabled). | | 8 | EALR_D1_LOW | R/W | 0 | D1 low alarm enable bit. 0: The D1-Low alarm is masked. When D1 is below the specified range, the ALARM pin does not go low, but the D1_Low_ALR bit is set. 1: The D1-Low alarm is enabled. When D1 is below the specified range, the D1_Low_ALR bit is set (1), and the ALARM pin goes low (if enabled). | | 7 | EALR_D1_HIGH | R/W | 0 | D1 high alarm enable bit. 0: The D1-High alarm is masked. When D1 is above the specified range, the ALARM pin does not go low, but the D1_High_ALR bit is set. 1: The D1-High alarm is enabled. When D1 is above the specified range, the D1_High_ALR bit is set (1), and the ALARM pin goes low (if enabled). | | 6 | EALR_D2_LOW | R/W | 0 | D2 low alarm enable bit. 0: The D2-Low alarm is masked. When D2 is below the specified range, the ALARM pin does not go low, but the D2_Low_ALR bit is set. 1: The D2-Low alarm is enabled. When D2 is below the specified range, the D2_Low_ALR bit is set (1), and the ALARM pin goes low (if enabled). | | 5 | EALR_D2_HIGH | R/W | 0 | D2 high alarm enable bit. 0: The D2-High alarm is masked. When D2 is above the specified range, the ALARM pin does not go low, but the D2_High_ALR bit is set. 1: The D2-High alarm is enabled. When D2 is above the specified range, the D2_High_ALR bit is set (1), and the ALARM pin goes low (if enabled). | | 4 | EALR_D1_FAIL | R/W | 0 | D1 fail alarm enable bit. 0: The D1-FAIL alarm is masked. When D1 fails, the ALARM pin does not go low, but the D1_FAIL_ALR bit is set. 1: The D1-Fail alarm is enabled. When D1 fails, the D1_FAIL_ALR bit is set (1), the ALARM pin goes low (if enabled). | | 3 | EALR_D2_FAIL | R/W | 0 | D2 fail alarm enable bit. 0: The D2-FAIL alarm is masked. When D2 fails, the ALARM pin does not go low, but the D2_FAIL_ALR bit is set. 1: The D2-Fail alarm is enabled. When D2 fails, the D2_FAIL_ALR bit is set (1), the ALARM pin goes low (if enabled). | | 2 | ALARM_LATCH_<br>DIS | R/W | 0 | Alarm latch disable bit. 0: The status register bits are latched. When an alarm occurs, the corresponding alarm bit is set (1). The alarm bit remains 1 until the error condition subsides and the status register is read. Before reading, the alarm bit is not cleared (0) even if the alarm condition disappears. 1: The status register bits are not latched. When the alarm condition subsides, the alarm bits are cleared regardless of whether the status register is read or not. | # 7.6.12 STATUS Register (Address = 4Fh) [reset = 0000h] # Figure 7-49. Status Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------------|-------------|-------------|-------------|--------------------|---------------------|--------------------|---------------------|--------------------|---------------------|---------------------|---------------------|---------------|--------|-----| | Reserved | CH0_<br>ALR | CH1_<br>ALR | CH2_<br>ALR | CH3_<br>ALR | LT_<br>LOW_<br>ALR | LT_<br>HIGH_<br>ALR | D1_<br>LOW_<br>ALR | D1_<br>HIGH_<br>ALR | D2_<br>LOW_<br>ALR | D2_<br>HIGH_<br>ALR | D1_<br>FAIL_<br>ALR | D2_<br>FAIL_<br>ALR | THERM_<br>ALR | Reserv | ved | | R-0 R-0h | h | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 7-26. Status Register Field Descriptions | Field | Reset | Туре | Description | |-------------|------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CH0_ALR | 0 | R | 0: The analog input is not out of the specified range. 1: The single-ended channel 0 or differential input pair (CH0+, CH1–) is out of the range defined by the corresponding threshold registers. | | CH1_ALR | 0 | R | 0: The analog input is not out of the specified range. 1: The single-ended channel 1 is out of the range defined by the corresponding threshold registers. | | CH2_ALR | 0 | R | 0: The analog input is not out of the specified range. 1: The single-ended channel 2 or differential input pair (CH2+, CH3–) is out of the range defined by the corresponding threshold registers. | | CH3_ALR | 0 | R | O: The analog input is not out of the specified range. 1: The single-ended channel 3 is out of the range defined by the corresponding threshold registers. | | | | | Local temperature underrange flag. | | LT_LOW_ALR | 0 | R | 0: The local temperature is not less than the range. 1: The local temperature is less than the low-bound threshold. This bit is only checked when LT is enabled (EN-LT is 1); this bit is ignored when EN-LT is 0. | | | | | Local temperature overrange flag. | | LT_HIGH_ALR | 0 | R | O: The local temperature is not greater than the range. 1: The local temperature is greater than the high-bound threshold. This bit is only checked when LT is enabled (EN-LT is 1); this bit is ignored when EN-LT is 0. | | | | | Remote temperature reading of D1 when less than the range flag. | | D1_LOW_ALR | 0 | R | O: The local temperature is not less than the range. 1: The local temperature is less than the low-bound threshold. This bit is only checked when D1 is enabled (EN-D1 is 1); this bit is ignored when EN-D1 is 0. | | | | | Remote temperature reading of D1 when greater than the range flag. | | D1_HIGH_ALR | 0 | R | 0: The local temperature is not greater than the range. 1: The local temperature is greater than the high-bound threshold. This bit is only checked when D1 is enabled (EN-D1 is 1); this bit is ignored when EN-D1 is 0. | | | | | Remote temperature reading of D2 when less than the range flag. | | D2_LOW_ALR | 0 | R | 0: The local temperature is not less than the range. 1: The local temperature is less than the low-bound threshold. This bit is only checked when D2 is enabled (EN-D2 is 1); this bit is ignored when EN-D2 is 0. | | | | | Remote temperature reading of D2 when greater than the range flag. | | D2_HIGH_ALR | 0 | R | 0: The local temperature is not greater than the range. 1: The local temperature is greater than the high-bound threshold. This bit is only checked when D2 is enabled (EN-D2 is 1); this bit is ignored when EN-D2 is 0. | | | | | Remote sensor D1 failure flag. | | D1_FAIL_ALR | 0 | R | 0: The sensor is in a normal condition. 1: The sensor is an open-circuit or short-circuit. This bit is only checked when D1 is enabled (EN-D1 is 1); this bit is ignored when EN-D1 is 0. | | | | | Remote sensor D2 failure flag. | | D2_FAIL_ALR | 0 | R | 0: The sensor is in a normal condition. 1: The sensor is an open-circuit or short-circuit. This bit is only checked when D2 is enabled (EN-D2 is 1); this is ignored when EN-D2 is 0. | | THERM_ALR | 0 | R | Thermal alarm flag. When the die temperature is equal to or greater than +150°C, the bit is set (1) and the THERM-ALR flag activates. The on-chip temperature sensor (LT) monitors the die temperature. If LT is disabled, the THERM-ALR bit is always 0. The hysteresis of this alarm is 8°C. | | | CH1_ALR CH2_ALR CH3_ALR LT_LOW_ALR LT_HIGH_ALR D1_LOW_ALR D2_LOW_ALR D2_LOW_ALR D1_FAIL_ALR D2_FAIL_ALR | CH0_ALR 0 CH1_ALR 0 CH2_ALR 0 CH3_ALR 0 LT_LOW_ALR 0 LT_HIGH_ALR 0 D1_LOW_ALR 0 D2_LOW_ALR 0 D2_HIGH_ALR 0 D1_FAIL_ALR 0 D2_FAIL_ALR 0 | CH0_ALR 0 R CH1_ALR 0 R CH2_ALR 0 R CH3_ALR 0 R LT_LOW_ALR 0 R LT_HIGH_ALR 0 R D1_LOW_ALR 0 R D2_LOW_ALR 0 R D2_HIGH_ALR 0 R D1_FAIL_ALR 0 R D2_FAIL_ALR 0 R | # 7.6.13 ADC Channel Register 0 (ADC\_CH0) (address = 50h) [reset = 0000h] ## Figure 7-50. ADC Channel Register 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------|-------|-----------------------|-------|-------|-----------------------|-------|-------|-------|-------|-------|-------|-------|-------|-------| | Reserved | SE0 | SE1 | DF<br>(CH0+,<br>CH1–) | SE2 | SE3 | DF<br>(CH2+,<br>CH3–) | SE4 | SE5 | SE6 | SE7 | SE8 | SE9 | SE10 | SE11 | SE12 | | R-0 | R/W-0 LEGEND: R/W = Read/Write; R = Read only; -n = value after reset These bits specify the external analog auxiliary input channels (CH0 to CH12) to be converted. The specified channels are accessed sequentially in order from bit 14 to bit 0. The input is converted when the corresponding bit is set (1). ## Table 7-27. ADC Channel Register 0 Field Descriptions | Bit | Field | Туре | Reset | Description | |------------------------|-----------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14, 13, 11,<br>10, 8-0 | SE0 to SE12 | R/W | 0 | External single-ended analog input for CHn. The result is stored in ADC-n-data register in straight binary format. | | 12 | DF (CH0+, CH1-) | R/W | 0 | External analog differential input pair, CH0 and CH1, with CH0 as positive and CH1 as negative. The difference of (CH0 – CH1) is converted and the result is stored in the ADC-0-data register in 2's complement format. | | 9 | DF (CH2+, CH3-) | R/W | 0 | External analog differential input pair, CH2 and CH3, with CH2 as positive and CH3 as negative. The difference of (CH2 – CH3) is converted and the result is stored in the ADC-2-data register in 2's complement format. | ## Table 7-28. CH0 and CH1 Bit Settings | BIT 14 | BIT 13 | BIT 12 | DESCRIPTION | | | | | | | |--------|--------|--------|----------------------------------------------------------------------------------|--|--|--|--|--|--| | 1 | 1 | 0 | CH0 and CH1 are both accessed as single-ended inputs. Bit 12 is ignored. | | | | | | | | 1 | 0 | 0 | CH0 is accessed as a single-ended input. CH1 is not accessed. Bit 12 is ignored. | | | | | | | | 0 | 1 | 0 | CH1 is accessed as a singled-ended. CH0 is not accessed. Bit 12 is ignored. | | | | | | | | 0 | 0 | 1 | Differential input pair CH0 + and CH1- is accessed as a differential input. | | | | | | | | 0 | 0 | 0 | CH0, CH1, and differential pair CH0+, CH1– are not accessed. | | | | | | | #### Table 7-29. CH2 and CH3 Bit Settings | BIT 11 | BIT 10 | BIT 9 | DESCRIPTION | |--------|--------|-------|---------------------------------------------------------------------------------| | 1 | 1 | 0 | CH2 and CH3 are both accessed as single-ended inputs. Bit 9 is ignored. | | 1 | 0 | 0 | CH2 is accessed as a single-ended input. CH3 is not accessed. Bit 9 is ignored. | | 0 | 1 | 0 | CH3 is accessed as a singled-end input. CH2 is not accessed. Bit 9 is ignored. | | 0 | 0 | 1 | Differential input pair CH2+ and CH3- is accessed as a differential input. | | 0 | 0 | 0 | CH2, CH3, and differential pair CH2+, CH3– are not accessed. | ## Table 7-30. CH4 to CH12 Bit Settings | | | | | i abio : co. ciii to ciii z bit cottiii go | | | | | | | | | | |-------|-------|-------|-------|--------------------------------------------|-------|-------|-------|-------|------------------------------------------|--|--|--|--| | BIT 8 | BIT 7 | BIT 6 | BIT 5 | BIT 4 | BIT 3 | BIT 2 | BIT 1 | BIT 0 | DESCRIPTION | | | | | | 1 | _ | _ | _ | _ | _ | _ | _ | _ | CH4 is accessed as a single-ended input | | | | | | _ | 1 | _ | _ | _ | _ | _ | _ | _ | CH5 is accessed as a single-ended input | | | | | | _ | _ | 1 | _ | _ | _ | _ | _ | _ | CH6 is accessed as a single-ended input | | | | | | _ | _ | _ | 1 | _ | _ | _ | _ | _ | CH7 is accessed as a single-ended input | | | | | | _ | _ | _ | _ | 1 | _ | _ | _ | _ | CH8 is accessed as a single-ended input | | | | | | _ | _ | _ | _ | _ | 1 | _ | _ | _ | CH9 is accessed as a single-ended input | | | | | | _ | _ | _ | _ | _ | _ | 1 | _ | _ | CH10 is accessed as a single-ended input | | | | | | _ | _ | _ | _ | _ | _ | _ | 1 | _ | CH11 is accessed as a single-ended input | | | | | | _ | _ | _ | _ | _ | _ | _ | _ | 1 | CH12 is accessed as a single-ended input | | | | | ## 7.6.14 ADC Channel Register 1 (ADC\_CH1) (address = 51h) [reset = 0000h] # Figure 7-51. ADC Channel Register 1 | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |---|----------|-------|-------|-------|----|----|---|---|---|------|-------|---|---|---|---|---| | r | Reserved | SE13 | SE14 | SE15 | | | | | | Rese | erved | | | | | | | Ī | R/W-0 | R/W-0 | R/W-0 | R/W-0 | | | | | | R/W | /-0h | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset The specified channel is accessed sequentially in the order from bit 14 to bit 0 of ADC channel register 0, and then bit 14 to bit 12 of ADC channel register 1. The input is converted when the corresponding bit is set (1). ## Table 7-31. ADC Channel Register 1 Field Descriptions | Bit | Field | Туре | Reset | Description | |-------|--------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14-12 | SE13 to SE15 | R/W | 0 | These bits specify the external analog auxiliary input channels (CH13, CH14, and CH15) to be converted. The input is converted when the corresponding bit is set (1). The result is stored in the ADC- <i>n</i> -data register in straight binary format. | ## 7.6.15 ADC Gain Register (ADC\_GAIN) (address = 52h) [reset = FFFFh] #### Figure 7-52. ADC Gain Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----------|----------|----------|----------|----------|----------|----------|----------|----------|-----------|-----------|-----------|-----------|-----------|-----------| | ADG<br>0 | ADG<br>1 | ADG<br>2 | ADG<br>3 | ADG<br>4 | ADG<br>5 | ADG<br>6 | ADG<br>7 | ADG<br>8 | ADG<br>9 | ADG<br>10 | ADG<br>11 | ADG<br>12 | ADG<br>13 | ADG<br>14 | ADG<br>15 | | R/W-1 LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 7-32. ADC Gain Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 15 | ADG0 | R/W | 1 | 0: The analog input range of single-ended input CH0 (SE0) is 0 V to $V_{REF}$ or differential input pair DF (CH0+, CH1–) is $-V_{REF}$ to $+V_{REF}$ 1: The analog input range of single-ended input CH0 (SE0) is 0 V to (2 × $V_{REF}$ ) or differential input pair DF (CH0+, CH1–) is ( $-2 \times V_{REF}$ ) to ( $+2 \times V_{REF}$ ) | | 14 | ADG1 | R/W | 1 | 0: The analog input range of single-ended input CH1 (SE1) is 0 V to $V_{REF}$ 1: The analog input range is 0 V to (2 × $V_{REF}$ ) | | 13 | ADG2 | R/W | 1 | 0: The analog input range of single-ended input CH2 (SE2) is 0 V to $V_{REF}$ or differential input pair DF (CH2+, CH3–) is $-V_{REF}$ to +V $_{REF}$ 1: The analog input range of single-ended input CH2 (SE2) is 0 V to (2 × $V_{REF}$ ) or differential input pair DF (CH2+, CH3–) is (–2 × $V_{REF}$ ) to (+2 × $V_{REF}$ ) | | 12 | ADG3 | R/W | 1 | 0: The analog input range of single-end input CH3 (SE3) is 0 V to $V_{REF}$ 1: The analog input range is 0 V to (2 × $V_{REF}$ ) | | 11-0 | ADG4 to ADG15 | R/W | 1 | 0: The analog input range of CH $n$ (where n = 4 to 15) is 0 V to V <sub>REF</sub> 1: The analog input range is 0 V to (2 × V <sub>REF</sub> ) | ## 7.6.16 AUTO\_DAC\_CLR\_SOURCE Register (address = 53h) [reset = 0004h] This register selects which alarm forces the DAC into a *clear* state, regardless of which DAC operation mode is active, auto, or manual. ## Figure 7-53. AUTO\_DAC\_CLR\_SOURCE Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|---------------------|---------------------|---------------------|---------------------|----------------------------|-----------------------------|----------------------------|-----------------------------|----------------------------|-----------------------------|---------------------|---------------------|-----------------------|--------|-----| | Reserved | CH0_<br>ALR_<br>CLR | CH1_<br>ALR_<br>CLR | CH2_<br>ALR_<br>CLR | CH3_<br>ALR_<br>CLR | LT_<br>LOW_<br>ALR_<br>CLR | LT_<br>HIGH_<br>ALR_<br>CLR | D1_<br>LOW_<br>ALR_<br>CLR | D1_<br>HIGH_<br>ALR_<br>CLR | D2_<br>LOW_<br>ALR_<br>CLR | D2_<br>HIGH_<br>ALR_<br>CLR | D1_<br>FAIL_<br>CLR | D2_<br>FAIL_<br>CLR | THERM_<br>ALR_<br>CLR | Reserv | /ed | | R-0 | R/W-0 R/W-1 | R-0h | ı | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 7-33. AUTO\_DAC\_CLR\_SOURCE Register | Bit | Field | Туре | Reset | Description | |-----|---------------------|------|-------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14 | CH0_ALR_CLR | R/W | 0 | CH0 alarm clear bit. 0: CH1_ALR goes to 1 and does not force any DAC to a clear status 1: DACn is forced to a clear status if both the ACLRn bit in the AUTO_DAC_CLR_EN register and the CH0_ALR bit in the status register are set (1) | | 13 | CH1_ALR_CLR | R/W | 0 | CH1 alarm clear bit. 0: CH1_ALR goes to 1 and does not force any DAC to a clear status 1: DACn is forced to a clear status if both the ACLRn bit in the AUTO_DAC_CLR_EN register and the CH1_ALR bit in the status register are set (1) | | 12 | CH2_ALR_CLR | R/W | 0 | CH2 alarm clear bit. 0: CH2_ALR goes to 1 and does not force any DAC to a clear status 1: DACn is forced to a clear status if both the ACLRn bit in the AUTO_DAC_CLR_EN register and the CH2_ALR bit in the status register are set (1) | | 11 | CH3_ALR_CLR | R/W | 0 | CH3 alarm clear bit. 0: CH3_ALR goes to 1 and does not force any DAC to a clear status 1: DACn is forced to a clear status if both the ACLRn bit in the AUTO_DAC_CLR_EN register and the CH3_ALR bit in the status register are set (1) | | 10 | LT_LOW_ALR_<br>CLR | R/W | 0 | Local temperature sensor low alarm clear bit. 0: LT_LOW_ALR goes to 1 and does not force any DAC to a clear status 1: DACn is forced to a clear status if both the ACLRn bit in the AUTO_DAC_CLR_EN register and the LT_LOW_ALR bit in the status register are set (1) | | 9 | LT_HIGH_ALR_<br>CLR | R/W | 0 | Local temperature sensor high alarm clear bit. 0: LT_HIGH_ALR goes to 1 and does not force any DAC to a clear status 1: DACn is forced to a clear status if both the ACLRn bit in the AUTO_DAC_CLR_EN register and the LT_HIGH_ALR bit in the status register are set (1) | | 8 | D1_LOW_ALR_<br>CLR | R/W | 0 | Remote temperature sensor D1 low alarm clear bit. 0: D1_LOW_ALR goes to 1 and does not force any DAC to a clear status 1: DACn is forced to a clear status if both the ACLRn bit in the AUTO_DAC_CLR_EN register and the D1_LOW_ALR bit in the status register are set (1) | | 7 | D1_HIGH_ALR_<br>CLR | R/W | 0 | Remote temperature sensor D1 high alarm clear bit. 0: D1_High_ALR goes to 1 and does not force any DAC to a clear status 1: DACn is forced to a clear status if both the ACLRn bit in the AUTO_DAC_CLR_EN register and the D1_High_ALR bit in the status register are set (1) | | 6 | D2_LOW_ALR_<br>CLR | R/W | 0 | Remote temperature sensor D2 low alarm clear bit. 0: D2_LOW_ALR goes to 1 and does not force any DAC to a clear status 1: DACn is forced to a clear status if both the ACLRn bit in the AUTO_DAC_CLR_EN register and the D2_LOW_ALR bit in the status register are set (1) | | 5 | D2_HIGH_ALR_<br>CLR | R/W | 0 | Remote temperature sensor D2 high alarm clear bit. 0: D2_HIGH_ALR goes to 1 and does not force any DAC to a clear status 1: DACn is forced to a clear status if both the ACLRn bit in the AUTO_DAC_CLR_EN register and the D2_HIGH_ALR bit in the status register are set (1) | | 4 | D1_FAIL_CLR | R/W | 0 | D1 fail alarm clear bit. 0: D1_FAIL_ALR goes to 1 and does not force any DAC to a clear status 1: DACn is forced to a clear status if both the ACLRn bit in the AUTO_DAC_CLR_EN register and the D2_FAIL_ALR bit in the status register are set (1) | ## Table 7-33. AUTO DAC CLR SOURCE Register (continued) | Bit | Field | Туре | Reset | Description | |-----|-------------------|------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3 | D2_FAIL_CLR | R/W | 0 | D2 fail alarm clear bit. 0: D2_FAIL_ALR goes to 1 and does not force any DAC to a clear status 1: DACn is forced to a clear status if both the ACLRn bit in the AUTO_DAC_CLR_EN register and the D2_FAIL_ALR bit in the status register are set (1) | | 2 | THERM_ALR_<br>CLR | R/W | 1 | Thermal alarm clear bit. 0: THERM_ALR goes to 1 and does not force any DAC to a clear status 1: DACn is forced to a clear status if both the ACLRn bit in the AUTO_DAC_CLR_EN register and the THERM_ALR bit in the status register are set (1) | ## 7.6.17 AUTO\_DAC\_CLR\_EN Register (address = 54h) [reset = 0000h] ## Figure 7-54. AUTO\_DAC\_CLR\_EN Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----|----|----|----|----|------|--------|---|---|---|---|---|---|----------|---| | Reserved | | | | | | ACLR | [11:0] | | | | | | ı | Reserved | | | R/W-0 | | | | | | R/W | /-0h | | | | | | | R/W-0h | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### Table 7-34. AUTO\_DAC\_CLR\_EN Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14-3 | ACLR | R/W | | Auto clear DAC- <i>n</i> enable bit. 0: DAC- <i>n</i> is not forced to a clear state when the alarm occurs (default) 1: DAC- <i>n</i> is forced to a clear state when the alarm occurs | #### Note ACLR*n* is always ignored when an alarm occurs for a temperature greater than +150°C (THERM-ALR is 1). If an alarm activates for a temperature greater than +150°C, and if the THERM-ALR-CLR bit in the AUTO-DAC-CLR-SOURCE register is set (1), all DACs are forced into a clear status. However, if THERM-ALR-CLR is cleared (0), the over +150°C alarm does not force any DAC to a clear status. ### 7.6.18 SW\_DAC\_CLR Register (address = 55h) [reset = 0000h] This register uses software to force the DAC into a clear state. ### Figure 7-55. SW\_DAC\_CLR Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------------------------------------------------------------------------|-------------|----|----|----|---|---|---|---|---|---|--------|---|----------|---| | Reserved | | ICLR [11:0] | | | | | | | | | | | | Reserved | | | R/W-0 | R/W-0 | | | | | | | | | | | R/W-0h | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 7-35. SW\_DAC\_CLR Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|-------------------------------------------------------------------------------------------------------------------------------| | 14-3 | ICLR | R/W | 1 | Software clear DAC <i>n</i> bit. 0: DAC <i>n</i> is restored to normal operation 1: DAC <i>n</i> is forced into a clear state | ## 7.6.19 HW\_DAC\_CLR\_EN\_0 Register (address = 56h) [reset = 0000h] This register determines which DAC is in a clear state when the DAC-CLR-0 pin goes low. ## Figure 7-56. HW\_DAC\_CLR\_EN\_0 Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----|--------------|----|----|----|---|---|---|---|---|---|---|--------|----------|---| | Reserved | | H0CLR [11:0] | | | | | | | | | | | F | Reserved | | | R/W-0 | | R/W-0 | | | | | | | | | | | R/W-0h | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 7-36. HW\_DAC\_CLR\_EN\_0 Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 14-3 | H0CLR | R/W | 0 | Hardware clear DAC- $n$ enable 0 bit.<br>If.H0CLR $n$ = 1, DAC- $n$ is forced into a clear state when the DAC-CLR-0 pin goes low.<br>If H0CLR $n$ = 0, pulling the DAC-CLR-0 pin low does not effect the state of DAC- $n$ . | ## 7.6.20 HW\_DAC\_CLR\_EN\_1 Register (address = 57h) [reset = 0000h] This register determines which DAC is in a clear state when the DAC-CLR-1 pin goes low. ## Figure 7-57. HW\_DAC\_CLR\_EN\_1 Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|--------|----|----|----|----|---|---|---|---|----------|---|---|---|---|---| | Reserved | H1CLR | | | | | | | | F | Reserved | | | | | | | R/W-0 | R/W-0h | | | | | | | | | R/W-0h | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 7-37. HW DAC CLR EN 1 Register Field Descriptions | | | | | 3 | |------|-------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Bit | Field | Туре | Reset | Description | | 14-3 | H1CLR | R/W | 0h | Hardware clear DAC- <i>n</i> enable 1 bit. If H1CLR <i>n</i> = 0, pulling the DAC-CLR-1 pin low does not effect the state of DAC- <i>n</i> If H1CLR <i>n</i> = 1, DAC- <i>n</i> is forced into a clear state when the DAC-CLR-1 pin goes low | ## 7.6.21 DAC Configuration (DAC\_CONFIG) Register (address = 58h) [reset = 0000h] ## Figure 7-58. DAC Configuration Register | | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |--------|----|------|-------|----|----|----|---|---|-----|------|--------|---|---|---|---|---| | | | Rese | erved | | | | | | | SLDA | [11:0] | | | | | | | R/W-0h | | | | | | | | | R/V | V-0h | | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 7-38. DAC Configuration Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 11-0 | SLDA | R/W | 0h | DAC synchronous load enable bit. 0: Reserved for DACs not being updated. The synchronous load DAC signal (ILDAC) does not affect DACn. The default value of SLDA-n is 0. 1: Synchronous load must be enabled for proper DAC operation. When internal load DAC signal ILDAC occurs, the DAC-n latch is loaded with the value of the corresponding DACn-data register, and the output of DAC-n updates immediately. The internal load DAC signal ILDAC is generated by writing a 1 to the ILDAC bit in the AFE configuration register. A write command to the DAC-n-data register updates that register only, and does not change the DAC-n output. Any DAC channels that are not accessed are not reloaded. | #### Note The DACs can be forced to a clear state immediately by the external $\overline{DAC\text{-}CLR\text{-}n}$ signal, by alarm events, and by writing to the SW-DAC-CLR register. In these cases, the SLDA-n bit is ignored. ## 7.6.22 DAC Gain (DAC\_GAIN) Register (address = 59h) [reset = 0000h] The DAC*n* GAIN bits specify the output range of DAC*n*. #### Figure 7-59. DAC Gain Register | | | | | | | _ | | | _ | | | | | | | |----|------|-------|----|----|----|---|---|---|------|-------|---|---|---|---|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Rese | erved | | | | | | | DAC_ | _GAIN | | | | | | | | R- | 0h | | | | | | | R- | 0h | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 7-39. DAC Gain Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|----------|------|--------------|------------------------------------------------------------------------------------------------------------| | 11-0 | DAC_GAIN | R | 1() <b>n</b> | DAC $n$ gain bits. In this device, gain is fixed at 2 and the output is always 0 V to 2 × V <sub>REF</sub> | ## 7.6.23 Analog Input Channel Threshold Registers (addresses = 5Ah To 61h) Four analog auxiliary inputs (CH0, CH1, CH2, and CH3) and three temperature sensors (LT, D1, and D2; see *Section 7.6.24*) implement an out-of-range alarm function. Threshold-High-n and Threshold-Low-n (where n = 0, 1, 2, 3) define the upper bound and lower bound of the nth analog input range, as shown in Table 7-40. This window determines whether the nth input is out-of-range. When the input is outside the window, the corresponding CH-ALR-n bit in the status register is set to 1. For normal operation, the value of Threshold-High-*n* must be greater than the value of Threshold-Low-*n*; otherwise, CH-ALR-*n* is always set to 1 and an alarm is always indicated. When the analog channel is accessed as single-ended input, the analog-channel threshold is in a straight binary format. However, when the channel is accessed as a differential pair, the threshold is in 2's complement format. Table 7-40. Threshold Coding | INPUT CHANNEL | INPUT TYPE | THRESHOLD STORED IN | FORMAT | |---------------|--------------|-----------------------------------------------------------|-----------------| | Channel 0 | Single-ended | Input-0-Threshold-High-Byte<br>Input-0-Threshold-Low-Byte | Straight binary | | Channel 1 | Single-ended | Input-1-Threshold-High-Byte<br>Input-1-Threshold-Low-Byte | Straight binary | | Channel 2 | Single-ended | Input-2-Threshold-High-Byte<br>Input-2-Threshold-Low-Byte | Straight binary | | Channel 3 | Single-ended | Input-3-Threshold-High-Byte<br>Input-3-Threshold-Low-Byte | Straight binary | | CH0+, CH1- | Differential | Input-0-Threshold-High-Byte<br>Input-0-Threshold-Low-Byte | 2's complement | | CH2+, CH3- | Differential | Input-2-Threshold-High-Byte<br>Input-2-Threshold-Low-Byte | 2's complement | # 7.6.23.1 Input-n-High-Threshold Register (where n = 0, 1, 2, 3; addresses: 0 = 5Ah, 1 = 5Ch, 2 = 5Eh, 3 = 60h) [reset = 0FFFh] Figure 7-60. Input-n-High-Threshold Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |------|------|-------|----|----|----|---|---|---|------|--------|---|---|---|---|---| | | Rese | erved | | | | | | | THRH | [11:0] | | | | | | | R-0h | | | | | | | | | R/W- | FFFh | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 7-41. Input-n-High-Threshold Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|-------------------------------------------------------------------------| | 11-0 | THRH | R/W | FFFh | Data bits of the upper-bound threshold of the <i>n</i> th analog input. | # 7.6.23.2 Input-n-Low-Threshold Register (where n = 0, 1, 2, 3; addresses: 0 = 5Bh, 1 = 5Dh, 2 = 5Fh, 3 = 61h) (reset = 0000h) ## Figure 7-61. Input-*n*-Low-Threshold Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----|----|----|----|----|---|---|---|------|--------|---|---|---|---|---| | Reserved | | | | | | | | | THRL | [11:0] | | | | | | | R-0h | | | | | | | | | R/W | /-0h | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 7-42. Input-n-Low-Threshold Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|-------------------------------------------------------------------------| | 11-0 | THRH | R/W | 0h | Data bits of the lower-bound threshold of the <i>n</i> th analog input. | ## 7.6.24 Temperature Threshold Registers ### 7.6.24.1 LT\_HIGH\_THRESHOLD Register (address = 62h) [reset = 07FFh, +255.875°C] ## Figure 7-62. LT\_HIGH\_THRESHOLD Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|------|-------|----|----|----|---|---|---|------|------|---|---|---|---|---| | | Rese | erved | | | | | | | TH | RH | | | | | | | | R-0h | | | | | | | | R/W- | 7FFh | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 7-43. LT\_HIGH\_THRESHOLD Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|--------------------------------------------------------------------------| | 11-0 | THRH | R/W | 7FFh | Data bits of the upper-bound threshold for the local temperature sensor. | ## 7.6.24.2 LT\_LOW\_THRESHOLD Register (address = 63h) [reset = 0800h, -256°C] ## Figure 7-63. LT\_LOW\_THRESHOLD Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|------|-------|----|----|----|---|---|---|------|------|---|---|---|---|---| | | Rese | erved | | | | | | | TH | RL | | | | | | | | R- | 0h | | | | | | | R/W- | 800h | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### Table 7-44. LT\_LOW\_THRESHOLD Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|--------------------------------------------------------------------------| | 11-0 | THRL | R/W | ∣800h | Data bits of the lower-bound threshold for the local temperature sensor. | ## 7.6.24.3 D1\_HIGH\_THRESHOLD Register (address = 64h) [reset = 07FFh, +255.875°C] #### Figure 7-64. D1\_HIGH\_THRESHOLD Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|------|-------|----|----|----|---|---|---|------|------|---|---|---|---|---| | | Rese | erved | | | | | | | TH | RH | | | | | | | | R- | 0h | | | | | | | R/W- | 7FFh | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 7-45. D1 HIGH THRESHOLD Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|--------------------------------------------------------------------------------| | 11-0 | THRH | R/W | ∣/⊨⊨h | Data bits of the upper-bound threshold for the remote temperature sensor (D1). | ## 7.6.24.4 D1\_LOW\_THRESHOLD Register (address = 65h) [reset = 0800h, -256°C] ## Figure 7-65. D1\_LOW\_THRESHOLD Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|------|-------|----|----|----|---|---|---|------|------|---|---|---|---|---| | | Rese | erved | | | | | | | TH | RL | | | | | | | | R- | 0h | | | | | | | R/W- | 800h | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 7-46. D1\_LOW\_THRESHOLD Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|--------------------------------------------------------------------------------| | 11-0 | THRL | R/W | ROOh | Data bits of the lower-bound threshold for the remote temperature sensor (D1). | ## 7.6.24.5 D2\_HIGH\_THRESHOLD Register (address = 66h) [reset = 07FFh, +255.875°C] ## Figure 7-66. D2\_HIGH\_THRESHOLD Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----|------|-------|----|----|----|---|---|---|------|------|---|---|---|---|---| | | Rese | erved | | | | | | | TH | RH | | | | | | | | R- | 0h | | | | | | | R/W- | 7FFh | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 7-47. D2\_HIGH\_THRESHOLD Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|--------------------------------------------------------------------------------| | 11-0 | THRH | R/W | I/EEN | Data bits of the upper-bound threshold for the remote temperature sensor (D1). | ## 7.6.24.6 D2\_LOW\_THRESHOLD Register (address = 67h) [reset = 0800h, -256°C] ## Figure 7-67. D2\_LOW\_THRESHOLD Register | | | | | | 9 | - | | | | | | | | | | |----|------|-------|----|----|----|---|---|---|------|------|---|---|---|---|---| | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | Rese | erved | | | | | | | TH | RL | | | | | | | | R- | 0h | | | | | | | R/W- | 800h | | | | | | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### Table 7-48. D2\_LOW\_THRESHOLD Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-------|------|-------|--------------------------------------------------------------------------------| | 11-0 | THRL | R/W | 1800h | Data bits of the lower-bound threshold for the remote temperature sensor (D2). | ## 7.6.25 Hysteresis Registers The hysteresis registers define the hysteresis in the alarm detection of an individual alarm. ## 7.6.25.1 Hysteresis Register 0 (HYST\_0) (address = 68h) [reset = 0810h, 8 LSB] This register contains the hysteresis values for CH0 and CH1. #### Figure 7-68. Hysteresis Register 0 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----|----|----|---------|-------|---|---|---|---|----|---------|------|---|---|----------| | Reserved | I | | СН | 0_HYS [ | [6:0] | | | | | СН | 1_HYS [ | 6:0] | | | Reserved | | R/W-0 | | | | R/W-8h | | | | | | | R/W-8h | | | | R/W-0 | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 7-49. Hysteresis Register 0 Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------|------|-------|------------------------------------| | 14-8 | CH0_HYS | R/W | 08h | Hysteresis of CH0, 1 LSB per step. | | 7-1 | CH1_HYS | R/W | 08h | Hysteresis of CH1, 1 LSB per step. | ## 7.6.25.2 Hysteresis Register 1 (HYST\_1) (address = 69h) [reset = 0810h, 8 LSB] This register contains the hysteresis values for CH2 and CH3. ## Figure 7-69. Hysteresis Register 1 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|----|----|----|---------|------|---|---|---|---|----|---------|------|---|---|----------| | Reserved | | | СН | 2_HYS [ | 6:0] | | | | | СН | 3_HYS [ | 6:0] | | | Reserved | | R/W-0 | | | | R/W-8h | | | | | | | R/W-8h | | | | R/W-0 | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 7-50. Hysteresis Register 1 Field Descriptions | Bit | Field | Туре | Reset | Description | |------|---------|------|-------|------------------------------------| | 14-8 | CH2_HYS | R/W | 08h | Hysteresis of CH0, 1 LSB per step. | | 7-1 | CH3_HYS | R/W | 08h | Hysteresis of CH1, 1 LSB per step. | ### 7.6.25.3 Hysteresis Register 2 (HYST\_2) (address = 6Ah) [reset = 2108h, 8°C] This register contains the hysteresis values for D2, D1, and LT. The range is 0°C to +31°C. ## Figure 7-70. Hysteresis Register 2 | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------|--------------| | Reserved | D2_<br>HYS_7 | D2_<br>HYS_6 | D2_<br>HYS_5 | D2_<br>HYS_4 | D2_<br>HYS_3 | D1_<br>HYS_7 | D1_<br>HYS_6 | D1_<br>HYS_5 | D1_<br>HYS_4 | D1_<br>HYS_3 | LT_<br>HYS_7 | LT_<br>HYS_6 | LT_<br>HYS_5 | LT_<br>HYS_4 | LT_<br>HYS_3 | | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | R/W-0 | R/W-1 | R/W-0 | R/W-0 | R/W-0 | LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### Table 7-51. Hysteresis Register 2 Field Descriptions | Bit | Field | Туре | Reset | Description | | | | | |-------|--------------------------------|------|-------|-----------------------------------------------------------------------------|--|--|--|--| | 14-10 | D2-HYS_7 to D2_HYS_3 R/W 01000 | | 01000 | Hysteresis of D2, 1°C per step. Note that bits D2_HYS_n [2:0] are always | | | | | | 9-5 | D1_HYS_7 to D1_HYS_3 | R/W | 01000 | Hysteresis of D1, 1°C per step. Note that bits D1_HYS_n [2:0] are always 0. | | | | | | 4-0 | LT_HYS_7 to LT_HYS_3 | R/W | 01000 | Hysteresis of LT, 1°C per step. Note that bits LT_HYS_n [2:0] are always 0. | | | | | ## 7.6.26 Power-Down Register (PWR\_DOWN) (address = 6Bh) [reset = 0000h) ## Figure 7-71. Power-Down Register | 15 | 14 | 13 | 12 | 11 | 10 | 9 | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |----------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|-------|--------|--------|----------| | Reserved | PADC | PREF | PDAC0 | PDAC1 | PDAC2 | PDAC3 | PDAC4 | PDAC5 | PDAC6 | PDAC7 | PDAC8 | PDAC9 | PDAC10 | PDAC11 | Reserved | | R/W-0 LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ## Table 7-52. Power-Down Register Field Descriptions | Bit | Field | Туре | Reset | Description | | | | | |------|-----------------|------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | 14 | PADC | RW | 0 | Power-down mode control bit. 0: The ADC is inactive in low-power mode. 1: The ADC is in normal operating mode. | | | | | | 13 | PREF | R/W | 0 | Internal reference in power-down mode control bit. 0: The reference buffer amplifier is inactive in low-power mode. 1: The reference buffer amplifier is powered on. | | | | | | 12-1 | PDAC0 to PDAC11 | R/W | 0 | DAC <i>n</i> power-down control bit. 0: DAC <i>n</i> is inactive in low-power mode and the output buffer amplifier is in a Hi-Z state. The output pin of DAC <i>n</i> is internally switched from the buffer output to the analog ground through an internal resistor. 1: DAC <i>n</i> is in normal operating mode. | | | | | ## 7.6.27 Device ID Register (DEVICE\_ID) (read only address = 6Ch) [reset = 1220h] Model and revision information. ## Figure 7-72. Device ID Data Register LEGEND: R/W = Read/Write; R = Read only; -n = value after reset ### Table 7-53. ADC-n-Data Register Field Descriptions | Bit | Field | Туре | Reset | Description | |------|-----------|------|-------|-------------| | 15-0 | DEVICE ID | R | 1220h | Device ID | ## 7.6.28 Software Reset (SW\_RST) Register (read or write address = 7Ch) [reset = N/A) The software reset register resets all registers to the default values, except for the DAC data register, DAC latch, and DAC clear register. The software reset is similar to a hardware reset, which resets all registers including the DAC data register, DAC latch, and DAC clear register. After a software reset, make sure that the DAC data register, DAC latch, and DAC clear register are set to the desired values before the DAC is powered on. #### 7.6.28.1 SPI Mode ### Figure 7-73. Software Reset Register (SPI Mode) LEGEND: R/W = Read/Write; R = Read only; -n = value after reset #### Table 7-54. Software Reset Register Field Descriptions | Bit | Bit Field | | Reset | Description | |------|-----------|-----|-------|------------------------------------------------------------| | 15-0 | SW_RST | R/W | 0h | Writing 6600h to this register forces the device to reset. | ### 7.6.28.2 I<sup>2</sup>C Mode Writing to this register (with any data) forces the device to perform a software reset. Reading this register returns an undefined value that must be ignored. Note that this register is 8-bit, instead of 16-bit. Both reading from and writing to this register are single-byte operations. Writing data to the software reset register in I<sup>2</sup>C mode is described in the following steps: - 1. The controller device asserts a start condition. - 2. The controller then sends the 7-bit device target address followed by a 0 for the direction bit, indicating a write operation. - 3. The device asserts an acknowledge signal on SDA. - 4. The controller sends register address 7Ch. - 5. The device asserts an acknowledge signal on SDA. - 6. The controller sends a data byte. - 7. The device asserts an acknowledge signal on SDA. - 8. The controller asserts a stop condition to end the transaction. ## 8 Application and Implementation #### **Note** Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 8.1 Application Information The AFE11612-SEP is a flexible device that can be used in control, monitoring, and biasing applications. Examples are supply rail monitoring, temperature sensor monitoring, power amplifier (PA) gate-bias control, and servo control. The AFE11612-SEP has features that can be used to detect alarm conditions, and has a dedicated $\overline{\text{ALARM}}$ pin to alert the host of any problems. ## 8.2 Typical Application Figure 8-1 shows an example schematic for PA biasing using a single AFE11612-SEP to bias the GaN and LDMOS PAs simultaneously. In this application, one DAC is used in the positive output range, and a second DAC is used in the negative range through the use of a differential operational amplifier. Figure 8-1. Power Amplifier (PA) Biasing #### 8.2.1 Design Requirements The example schematic uses the majority of the design parameters listed in Table 8-1. **Table 8-1. Design Parameters** | DESIGN PARAMETER | EXAMPLE VALUE | |--------------------------------|----------------| | Analog supply voltage | 4.5 V to 5.5 V | | Digital supply voltage | 3.3 V | | DAC outputs voltage | 0 V to 5 V | | DAC outputs voltage (optional) | –7.5 V to 0 V | | ADC voltage | 5 V | ## 8.2.2 Detailed Design Procedure Use the parameters in Table 8-1 and the following steps to facilitate the design process: - Connect the analog and digital pins to the voltage supply - · Scale the analog inputs to be in range of the ADC. - Select series resistance for the DAC output based on the capacitive load. - · Optional: configure op-amp circuit for a negative output range. #### 8.2.2.1 Sequencing Powering the PA on and off in a controlled routine is necessary to prevent the $V_{GS}$ voltage from being too high when the $V_{DRAIN}$ is applied. Such a state causes the PA to operate in saturation mode which can result in thermal damage in the PA or any connected board. Powering on a PA requires the following steps: - First, apply the V<sub>GS</sub> signal to the PA. The V<sub>GS</sub> voltage must transition to the V<sub>GS</sub> pinch-off voltage or lower. This makes sure that when the V<sub>DRAIN</sub> voltage is applied, the gate is already low. - Next, enable the drain voltage supply and allow the V<sub>DRAIN</sub> to be powered to the nominal value (50 V, for example). As the V<sub>GS</sub> is at the pinch-off voltage, I<sub>DS</sub> must be minimal. - 3. After the V<sub>DRAIN</sub> is applied, increase the V<sub>GS</sub> bias voltage to set the desired power output of the PA. - 4. Finally, enable the RF signal. This allows the PA to transmit a signal. Figure 8-2. GaN Power Sequencing Instruments www.ti.com The PA can be safely shut down by reversing the power-on steps. - 1. Disable the RF signal from the PA. - Reduce the $V_{GS}$ voltage to the pinch-off value, eliminating the power output of the PA. - Disable the V<sub>DRAIN</sub> voltage by sending a disable signal to the drain supply. - 4. Finally, the V<sub>GS</sub> voltage can be allowed to collapse to ground as the PA is fully disabled. #### 8.2.2.2 Negative GaN Biasing The AFE11612-SEP features twelve 12-bit DACs. The device has an internal 2.5-V reference that scales the DAC output range from 0 V to 5 V. GaN PAs require negative gate voltage to be properly biased, with pinch-off voltages being more negative than the on voltages. The DAC output can be converted to a negative voltage through the use of a differential op-amp circuit that is powered by a negative power supply (V<sub>SS</sub>). The following circuit uses the op-amp OPA4H199-SEP to offset and scale the 5-V output range to -7.5 V to 0 V. A differential op-amp circuit is used to protect the PA in case of an alarm shutdown. In an alarm state, the DAC drives the voltage to 0 V. The differential circuit outputs -7.5 V to the GaN gate, making sure that the GaN PA turns off. #### CAUTION The use of an inverting amplifier configuration is not recommended as the off state drives the output to 0 V, which can damage the PA in an alarm state. The AFE11612-SEP 2.5-V reference output provides the offset voltage for the differential circuit. The resistors in the circuit were selected with the purpose of providing a -7.5 V to 0 V output range, while not significantly loading V<sub>REF</sub>. The OPA4H199-SEP has a 40-V supply range, and the circuit can be modified to support greater negative-voltage applications if needed. Figure 8-3. Differential Operational Amplifier Circuit #### 8.2.2.3 V<sub>DRAIN</sub> Monitoring The $V_{DRAIN}$ voltage must be monitored to make sure that the PA drain supply is operating at the expected voltage. A resistor divider is required to properly scale the $V_{DRAIN}$ voltage, as the voltage range for the ADC is selected to be 0 V to 2.5 V or 0 V to 5 V. This can be accomplished using the integrated successive-approximation register (SAR) ADC in the AFE11612-SEP. SAR ADCs have an internal sampling capacitor which must be charged every time there is an ADC conversion. This capacitor must be charged within the sample acquisition time to make sure the ADC measures the voltage correctly. This is done using a charge-bucket filter with an external capacitor ( $C_{FILT}$ ) of approximately 1 nF. Limit the impedance of the resistor divider to 10 k $\Omega$ to allow sufficient current to charge the sampling capacitor. Figure 8-4. VDRAIN Monitor Circuit #### 8.2.3 Application Curves Figure 8-5. Differential Operational Amplifier Output ### 8.3 Power Supply Recommendations ### 8.3.1 Power-Supply Sequence The preferred (not required) order for applying power is $IOV_{DD}$ , $DV_{DD}$ or $AV_{DD}$ , and then $AV_{CC}$ . All registers initialize to default values after these supplies are established. Communication with the device is valid after a 250- $\mu$ s maximum power-on reset delay. The default state of all analog blocks is off as determined by the power-down register (6Bh). Before writing to this register, issue a hardware reset to maintain specified device operation. Device communication is valid after a maximum 250- $\mu$ s reset delay from the RESET rising edge. If $DV_{DD}$ falls to less than 2.7 V, the minimum supply value of $DV_{DD}$ , either issue a hardware or power-on reset to resume proper operation. To avoid activating the device ESD protection diodes, do not apply the GPIO-4, GPIO-5, GPIO-6, and GPIO-7 inputs before $AV_{DD}$ is established. Also, if using the external reference configuration of the ADC, do not apply ADC-REF-IN/CMP before AVDD. ## 8.4 Layout ### 8.4.1 Layout Guidelines - Bypass all power supply pins to ground with a low-ESR ceramic bypass capacitor. Bypass capacitors on the AV<sub>CC</sub> and inputs are recommended to be 3 to 4 times the total capacitance on the DAC outputs to make sure the inrush current does not cause localized supply collapse when the outputs transition to different voltage output. The typical recommended bypass capacitor has a value of 10 µF and is ceramic with X7R or NP0 dielectric. - To reduce noise on the internal reference, a 4.7 µF capacitor is recommended between the ADC-REF-IN/CMP pin and ground if internal reference is used to drive the ADC. - If only using internal reference, short REF-DAC and REF-OUT as close as possible to the device. - Bypass REF-DAC and REF-OUT with bypass capacitors that have a value of around 10 nF. - When using the local temperature sensor for the output bias voltage temperature compensation, place the device geographically close to the PA, preferably sharing a solid ground plane for thermal conduction. - · Connect the thermal pad on the device to a large copper area, preferably a ground plane. ## 8.4.2 Layout Diagram Figure 8-6. AFE11612-SEP Layout Example ## 9 Device and Documentation Support ## 9.1 Documentation Support #### Note TI is transitioning to use more inclusive terminology. Some language may be different than what you would expect to see for certain technology areas. ## 9.2 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Subscribe to updates* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ### 9.3 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. #### 9.4 Trademarks TI E2E<sup>™</sup> is a trademark of Texas Instruments. All trademarks are the property of their respective owners. ## 9.5 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 9.6 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ### 10 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 24-Jul-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|-----------------------|--------------------| | | | | | | | (4) | (5) | | | | AFE11612PAPSEP | Active | Production | HTQFP (PAP) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -55 to 125 | AFE11612<br>PAPSEP | | AFE11612PAPSEP.A | Active | Production | HTQFP (PAP) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | -55 to 125 | AFE11612<br>PAPSEP | | AFE11612PAPSEP.B | Active | Production | HTQFP (PAP) 64 | 250 SMALL T&R | - | NIPDAU | Level-3-260C-168 HR | -55 to 125 | AFE11612<br>PAPSEP | | V62/22614-01XE | Active | Production | HTQFP (PAP) 64 | 250 SMALL T&R | Yes | NIPDAU | Level-3-260C-168 HR | See<br>AFE11612PAPSEP | AFE11612<br>PAPSEP | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 24-Jul-2025 # **PACKAGE MATERIALS INFORMATION** www.ti.com 16-Oct-2024 ## TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|----|-----|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | AFE11612PAPSEP | HTQFP | PAP | 64 | 250 | 330.0 | 24.4 | 13.0 | 13.0 | 1.5 | 16.0 | 24.0 | Q2 | **PACKAGE MATERIALS INFORMATION** www.ti.com 16-Oct-2024 ## \*All dimensions are nominal | Ì | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | | |---|----------------|--------------|-----------------|------|-----|-------------|------------|-------------|--| | ı | AFE11612PAPSEP | HTQFP | PAP | 64 | 250 | 367.0 | 367.0 | 55.0 | | 10 x 10, 0.5 mm pitch QUAD FLATPACK This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. PLASTIC QUAD FLATPACK #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. - 4. Strap features may not be present. - 5. Reference JEDEC registration MS-026. PLASTIC QUAD FLATPACK NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. This package is designed to be soldered to a thermal pad on the board. See technical brief, Powerpad thermally enhanced package, Texas Instruments Literature No. SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - Vias are optional depending on application, refer to device data sheet. It is recommended that vias under paste be filled, plugged or tented. - 10. Size of metal pad may vary due to creepage requirement. PLASTIC QUAD FLATPACK NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated