



# 16-BIT, 600-kHz, FULLY DIFFERENTIAL PSEUDO-BIPOLAR INPUT, MICROPOWER SAMPLING ANALOG-TO-DIGITAL CONVERTER WITH SERIAL INTERFACE AND REFERENCE

# **FEATURES**

BB

- 600-kHz Sample Rate
- ±0.35 LSB Typ, ±0.75 LSB Max INL
- ±0.25 LSB Typ, ±0.5 LSB Max DNL
- 16-Bit NMC
- SINAD 93.5 dB, SFDR 120 dB at f<sub>i</sub> = 1 kHz
- High-Speed Serial Interface up to 40 MHz
- Onboard Reference Buffer
- Onboard 4.096-V Reference
- Pseudo-Bipolar Input, up to ±4.2 V
- Onboard Conversion Clock
- Zero Latency
- Wide Digital Supply
- Low Power
  - 110 mW at 600 kHz
  - 15 mW During Nap Mode
  - 10  $\mu\text{W}$  During Power Down
- 28-Pin 6 × 6 QFN Package

# • Pin Compatible With 18-Bit ADS8382

# **APPLICATIONS**

- Medical Instruments
- Optical Networking
- Transducer Interface
- High Accuracy Data Acquisition Systems
- Magnetometers

# DESCRIPTION

The ADS8372 is a high performance 16-bit, 600-kHz A/D converter with fully differential, pseudo-bipolar input. The device includes an 16-bit capacitor-based SAR A/D converter with inherent sample and hold. The ADS8372 offers a high-speed CMOS serial interface with clock speeds up to 40 MHz.

The ADS8372 is available in a 28 lead  $6 \times 6$  QFN package and is characterized over the industrial  $-40^{\circ}$ C to 85°C temperature range.

## High Speed SAR Converter Family

| Type/Speed                        | 500 kHz | ~ 600 kHz   | 750 kHZ | 1 MHz   | 1.25 MHz    | 2 MHz   | 3 MHz   | 4 MHz   |
|-----------------------------------|---------|-------------|---------|---------|-------------|---------|---------|---------|
| 19 Dit Decude Diff                | ADS8383 | ADS8381     |         |         |             |         |         |         |
| 18-Bit Pseudo-Diff                |         | ADS8380 (S) |         |         |             |         |         |         |
| 18-Bit Pseudo-Bipolar, Fully Diff |         | ADS8382 (S) |         |         |             |         |         |         |
| 16-Bit Pseudo-Diff                |         | ADS8370 (S) | ADS8371 |         | ADS8401/05  | ADS8411 |         |         |
| 16-Bit Pseudo-Bipolar, Fully Diff |         | ADS8372 (S) |         |         | ADS8402/06  | ADS8412 |         |         |
| 14-Bit Pseudo-Diff                |         |             |         |         | ADS7890 (S) |         | ADS7891 |         |
| 12-Bit Pseudo-Diff                |         |             |         | ADS7886 |             |         |         | ADS7881 |



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

A





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### ORDERING INFORMATION<sup>(1)</sup>

| MODEL     | MAXIMUM<br>INTEGRAL<br>LINEARITY<br>(LSB) | MAXIMUM<br>DIFFERENTIAL<br>LINEARITY<br>(LSB) | NO<br>MISSING<br>CODES<br>RESOLUTION<br>(BIT) | PACKAGE<br>TYPE | PACKAGE<br>DESIGNATOR | TEMPERATUR<br>E<br>RANGE | ORDERING<br>INFORMATION | TRANSPORT<br>MEDIA<br>QUANTITY |
|-----------|-------------------------------------------|-----------------------------------------------|-----------------------------------------------|-----------------|-----------------------|--------------------------|-------------------------|--------------------------------|
| ADS83721  | ±1.5                                      | ±1                                            | 16                                            | 28 Pin          | Pin RHP               | -40°C to 85°C            | ADS8372IRHPT            | Small Tape and<br>Reel 250     |
| AD563721  | ±1.5                                      | ±Ι                                            | 10                                            | 6×6 QFN         | КПР                   | -40°C 10 85°C            | ADS8372IRHPR            | Tape and Reel<br>2500          |
| ADS8372IB | ±0.75                                     | ±0.5                                          | 16                                            | 28 Pin          | RHP                   | -40°C to 85°C            | ADS8372IBRHPT           | Small Tape and<br>Reel 250     |
| ADS6372IB | ±0.75                                     | ±0.5                                          | 10                                            | 6×6 QFN         | КПР                   | -40°C 10 85°C            | ADS8372IBRHPR           | Tape and<br>Reel 2500          |

(1) For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI website at www.ti.com.

# **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                               |                       | UNIT                          |
|-----------------------------------------------|-----------------------|-------------------------------|
|                                               | +IN to AGND           | -0.3 V to +VA + 0.3 V         |
| Voltaga                                       | -IN to AGND           | -0.3 V to +VA + 0.3 V         |
| Voltage                                       | +VA to AGND           | –0.3 V to 6 V                 |
|                                               | +VBD to BDGND         | –0.3 V to 6 V                 |
| Digital input voltage to BDGND                |                       | –0.3 V to +VBD + 0.3 V        |
| Digital input voltage to +VA                  |                       | +0.3 V                        |
| Operating free-air temperature                | range, T <sub>A</sub> | -40°C to 85°C                 |
| Storage temperature range, $T_{si}$           | g                     | –65°C to 150°C                |
| Junction temperature ( $T_J$ max)             |                       | 150°C                         |
|                                               | Power dissipation     | $(T_J max - T_A)/\theta_{JA}$ |
| QFN package θ <sub>JA</sub> thermal impedance |                       | 86°C/W                        |
| Lood tomporature, coldoring                   | Vapor phase (60 sec)  | 215°C                         |
| Lead temperature, soldering                   | Infrared (15 sec)     | 220°C                         |

(1) Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

# SPECIFICATIONS

At -40°C to 85°C, +VA = +5 V, +VBD = +5 V or +VBD = +2.7 V, using internal or external reference,  $f_{SAMPLE} = 600$  kHz, unless otherwise noted. (All performance parameters are valid only after device has properly resumed from power down, Table 2.)

|                   | DADAMETED                                                                 | TEST CONDITIONS                                                             | AD                         | S8372IB |                            | A                          | DS8372 |                            | UNIT     |
|-------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------|----------------------------|---------|----------------------------|----------------------------|--------|----------------------------|----------|
|                   | PARAMETER                                                                 | TEST CONDITIONS                                                             | MIN                        | TYP     | MAX                        | MIN                        | TYP    | MAX                        | UNIT     |
| ANALO             | G INPUT                                                                   |                                                                             |                            |         |                            |                            |        |                            |          |
|                   | Full-scale<br>input voltage <sup>(1)</sup>                                | +IN – (–IN)                                                                 | -V <sub>ref</sub>          |         | V <sub>ref</sub>           | -V <sub>ref</sub>          |        | V <sub>ref</sub>           | V        |
|                   |                                                                           | +IN                                                                         | -0.2                       |         | V <sub>ref</sub> + 0.2     | -0.2                       |        | V <sub>ref</sub> + 0.2     |          |
|                   | Absolute input voltage                                                    | -IN                                                                         | -0.2                       |         | V <sub>ref</sub> + 0.2     | -0.2                       |        | V <sub>ref</sub> + 0.2     | V        |
|                   | Input common mode range                                                   |                                                                             | (V <sub>ref</sub> /2) -0.2 |         | (V <sub>ref</sub> /2) +0.2 | (V <sub>ref</sub> /2) -0.2 |        | (V <sub>ref</sub> /2) +0.2 | V        |
|                   | Sampling capacitance<br>(measured between +IN to<br>AGND and -IN to AGND) |                                                                             |                            | 40      |                            |                            | 40     |                            | pF       |
|                   | Input leakage current                                                     |                                                                             |                            | 1       |                            |                            | 1      |                            | nA       |
| SYSTE             | M PERFORMANCE                                                             |                                                                             |                            |         |                            |                            |        |                            | 1        |
|                   | Resolution                                                                |                                                                             |                            | 16      |                            |                            | 16     |                            | Bits     |
|                   | No missing codes                                                          |                                                                             | 16                         |         |                            | 16                         |        |                            | Bits     |
|                   |                                                                           | Quiet zones observed                                                        | 0.75                       | ±0.35   | 0.75                       | -1.5                       |        | 1.5                        | LSB      |
| INL Integral line | Integral linearity <sup>(2)(3)(4)</sup>                                   | Quiet zones not observed                                                    |                            | ±0.75   |                            |                            |        |                            | (16 bit) |
|                   | Differential line anity (3)                                               | Quiet zones observed                                                        | -0.5                       | ±0.25   | 0.5                        | -1                         |        | 1                          | LSB      |
| DNL               | Differential linearity <sup>(3)</sup>                                     | Quiet zones not observed                                                    |                            | ±0.5    |                            |                            |        |                            | (16 bit) |
| Eo                | Offset error <sup>(3)</sup>                                               |                                                                             | -0.75                      | ±0.25   | 0.75                       | -1.5                       |        | 1.5                        | mV       |
|                   | Offset temperature drift (3)                                              |                                                                             |                            | ±0.2    |                            |                            | ±0.2   |                            | ppm/°C   |
| E <sub>G</sub>    | Gain error <sup>(3)(5)</sup>                                              |                                                                             | -0.075                     |         | 0.075                      | -0.15                      |        | 0.15                       | %FS      |
|                   | Gain error temperature<br>drift <sup>(3)(5)</sup>                         |                                                                             |                            | ±1.5    |                            |                            | ±1.5   |                            | ppm/°C   |
|                   |                                                                           | At DC                                                                       |                            | 80      |                            |                            | 80     |                            |          |
| CMRR              | Common-mode rejection ratio                                               | [+IN + (–IN)]/2 = 50 mV <sub>p-p</sub> at 1 MHz + DC of V <sub>ref</sub> /2 |                            | 55      |                            |                            | 55     |                            | dB       |
|                   | Noise                                                                     | At 00000H output code                                                       |                            | 40      |                            |                            | 40     |                            | μV RMS   |
| PSRR              | DC Power supply rejection ratio                                           | At 10000H output code                                                       |                            | 55      |                            |                            | 55     |                            | dB       |
| SAMPL             | ING DYNAMICS                                                              |                                                                             |                            |         |                            |                            |        |                            |          |
|                   | Conversion time                                                           |                                                                             | 1.0                        |         | 1.16                       | 1.0                        |        | 1.16                       | μs       |
|                   | Acquisition time                                                          |                                                                             | 0.5                        |         |                            | 0.5                        |        |                            | μs       |
|                   | Throughput rate                                                           |                                                                             |                            |         | 600                        |                            |        | 600                        | kHz      |
|                   | Aperture delay                                                            |                                                                             |                            | 10      |                            |                            | 10     |                            | ns       |
|                   | Aperture jitter                                                           |                                                                             |                            | 12      |                            |                            | 12     |                            | ps RMS   |
|                   | Step response                                                             | (6)                                                                         |                            | 400     |                            |                            | 400    |                            | ns       |
|                   | Overvoltage recovery                                                      |                                                                             |                            | 400     |                            |                            | 400    |                            | ns       |

(1) Ideal input span; does not include gain or offset error.

(2) LSB means least significant bit.

(3) Measured using analog input circuit in Figure 52 and digital stimulus in Figure 56 and Figure 57 and reference voltage of 4.096 V.

(4) This is endpoint INL, not best fit.

(5) Measured using external reference source so does not include internal reference voltage error or drift.

(6) Defined as sampling time necessary to settle an initial error of 2Vref on the sampling capacitor to a final error of 1 LSB at 16-bit level. Measured using the input circuit in Figure 52.

# **SPECIFICATIONS (continued)**

At -40°C to 85°C, +VA = +5 V, +VBD = +5 V or +VBD = +2.7 V, using internal or external reference,  $f_{SAMPLE} = 600$  kHz, unless otherwise noted. (All performance parameters are valid only after device has properly resumed from power down, Table 2.)

|                      | PARAMETER                                         |                     | TEST CONDITIONS                     | A        | DS8372IE |            | A        | DS8372 |            | UNIT   |
|----------------------|---------------------------------------------------|---------------------|-------------------------------------|----------|----------|------------|----------|--------|------------|--------|
|                      | FARAMETER                                         | Υ.                  | TEST CONDITIONS                     | MIN      | TYP      | MAX        | MIN      | TYP    | MAX        | UNIT   |
| DYNAM                | IIC CHARACTERI                                    | STICS               |                                     |          |          |            |          |        |            |        |
|                      |                                                   |                     | $VIN = 8 V_{p-p} at 1 kHz$          |          | -116     | -106       |          | -116   |            |        |
| THD                  | Total harmonic distortion <sup>(7)(8)</sup>       |                     | $VIN = 8 V_{p-p} at 10 kHz$         |          | -115     |            |          | -115   |            | dB     |
|                      |                                                   |                     | $VIN = 8 V_{p-p} at 100 kHz$        |          | -98      |            |          | -98    |            |        |
|                      |                                                   |                     | $VIN = 8 V_{p-p} at 1 kHz$          | 92       | 93.5     |            |          | 93.5   |            |        |
| SNR                  | Signal-to-noise r                                 | atio <sup>(7)</sup> | $VIN = 8 V_{p-p} at 10 kHz$         |          | 93.5     |            |          | 93.5   |            | dB     |
|                      |                                                   |                     | $VIN = 8 V_{p-p} at 100 kHz$        |          | 92       |            |          | 92     |            |        |
|                      |                                                   |                     | VIN = 8 V <sub>p-p</sub> at 1 kHz   | 92       | 93.5     |            |          | 93.5   |            |        |
| SINAD                | Signal-to-noise<br>+ distortion <sup>(7)(8)</sup> |                     | VIN = 8 V <sub>p-p</sub> at 10 kHz  |          | 93.5     |            |          | 93.5   |            | dB     |
|                      |                                                   |                     | VIN = 8 V <sub>p-p</sub> at 100 kHz |          | 91       |            |          | 91     |            |        |
|                      |                                                   |                     | VIN = 8 V <sub>p-p</sub> at 1 kHz   |          | 120      |            |          | 120    |            |        |
| SFDR                 | Spurious free dy<br>range <sup>(7)</sup>          | namic               | VIN = 8 V <sub>p-p</sub> at 10 kHz  |          | 120      |            |          | 120    |            | dB     |
|                      | Tange                                             |                     | VIN = 8 V <sub>p-p</sub> at 100 kHz |          | 99       |            |          | 99     |            |        |
|                      | –3dB Small sign                                   | al bandwidth        |                                     |          | 75       |            |          | 75     |            | MHz    |
| REFER                | ENCE INPUT                                        |                     | ł                                   | 4        |          | 1          |          |        |            |        |
| V <sub>ref</sub>     | Reference voltage                                 | je input range      |                                     | 2.5      | 4.096    | 4.2        | 2.5      | 4.096  | 4.2        | V      |
|                      | Resistance <sup>(9)</sup>                         |                     |                                     |          | 10       |            |          | 10     |            | MΩ     |
| INTERN               | AL REFERENCE                                      | OUTPUT              |                                     |          |          |            |          |        |            |        |
| V <sub>ref</sub>     | Reference voltag                                  | je range            | IOUT = 0 A, T <sub>A</sub> = 30°C   | 4.088    | 4.096    | 4.104      | 4.088    | 4.096  | 4.104      | V      |
|                      | Source current                                    | -                   | Static load                         |          |          | 10         |          |        | 10         | μA     |
|                      | Line regulation                                   |                     | +VA = 4.75 V to 5.25 V              |          | 2.5      |            |          | 2.5    |            | mV     |
|                      | Drift                                             |                     | IOUT = 0 A                          |          | 25       |            |          | 25     |            | ppm/°C |
| DIGITA               | L INPUT/OUTPUT                                    |                     |                                     |          |          |            |          |        |            |        |
|                      | Logic family CM                                   | OS                  |                                     |          |          |            |          |        |            |        |
| VIH                  | High level input                                  |                     |                                     | +VBD - 1 |          | +VBD + 0.3 | +VBD – 1 |        | +VBD + 0.3 | V      |
| VIL                  | Low level input v                                 |                     |                                     | -0.3     |          | 0.8        | -0.3     |        | 0.8        | V      |
| V <sub>OH</sub>      | High level output                                 |                     | I <sub>OH</sub> = 2 TTL loads       | +VBD0.6  |          |            | +VBD0.6  |        |            | V      |
| V <sub>OL</sub>      | Low level output                                  |                     | I <sub>OL</sub> = 2 TTL loads       |          |          | 0.4        |          |        | 0.4        | V      |
| 0L                   | Data format 2's o                                 |                     |                                     |          |          |            |          |        | -          |        |
| POWER                | R SUPPLY REQUI                                    |                     | /                                   |          |          |            |          |        |            |        |
|                      | Power supply                                      | +VA                 |                                     | 4.75     | 5        | 5.25       | 4.75     | 5      | 5.25       | V      |
|                      | voltage                                           | +VBD                |                                     | 2.7      | 3.3      | 5.25       | 2.7      | 3.3    | 5.25       | V      |
| I <sub>CC</sub>      | Supply current, 6<br>sample rate <sup>(10)</sup>  |                     | +VA = 5 V                           | 2.7      | 22       | 25         | 2.1      | 22     | 25         | mA     |
| POWER                |                                                   |                     | 1                                   | 1        |          |            |          |        |            |        |
| I <sub>CC(PD)</sub>  | Supply current, p                                 | ower down           |                                     |          | 2        |            |          | 2      |            | μA     |
| NAP M                |                                                   |                     |                                     | 1        | -        |            |          | -      |            | Po. 1  |
| I <sub>CC(NAP)</sub> |                                                   | nap mode            |                                     |          | 3        |            |          | 3      |            | mA     |
| ·CC(NAP)             | Power-up time fr                                  |                     |                                     |          | 5        | 300        |          | 5      | 300        | ns     |
| TEMPE                | RATURE RANGE                                      | •                   |                                     |          |          | 500        |          |        | 500        | 110    |
| L                    | Specified perform                                 |                     | 1                                   | -40      |          | 85         | -40      |        | 85         | °C     |

(7) Measured using analog input circuit in Figure 52 and digital stimulus in Figure 56 and Figure 57 and reference voltage of 4.096 V.

(8) Calculated on the first nine harmonics of the input frequency.

(9) Can vary +/-30%.

(10) This includes only +VA current. With +VBD = 5 V, +VBD current is typically 1 mA with a 10-pF load capacitance on the digital output pins.

# TIMING REQUIREMENTS<sup>(1)(2)(3)(4)(5)(6)</sup>

|                     |                                                                                                                                 | ADS837 | 2I/ADS837 | 2IB  | UNIT | REF                 |  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------|--------|-----------|------|------|---------------------|--|
|                     | PARAMETER                                                                                                                       | MIN    | TYP       | MAX  | UNIT | FIGURE              |  |
| t <sub>conv</sub>   | Conversion time                                                                                                                 | 1000   |           | 1160 | ns   | 41-44               |  |
| t <sub>acq1</sub>   | Acquisition time in normal mode                                                                                                 | 0.5    |           |      | μs   | 41,42,44            |  |
| t <sub>acq2</sub>   | Acquisition time in nap mode ( $t_{acq2} = t_{acq1} + t_{d18}$ )                                                                | 0.8    |           |      | μs   | 43                  |  |
| CONV                | ERSION AND SAMPLING                                                                                                             |        |           |      |      |                     |  |
| t <sub>quiet1</sub> | Quite sampling time (last toggle of interface signals to convert start command) $^{\rm (6)}$                                    | 30     |           |      | ns   | 40 – 43,<br>45 – 47 |  |
| t <sub>quiet2</sub> | Quite sampling time (convert start command to first toggle of interface signals) <sup>(6)</sup>                                 | 10     |           |      | ns   | 40 – 43,<br>45 – 47 |  |
| t <sub>quiet3</sub> | Quite conversion time (last toggle of interface signals to fall of $\mathrm{BUSY})^{(6)}$                                       | 600    |           |      | ns   | 40 – 43<br>45,47    |  |
| t <sub>su1</sub>    | Setup time, CONVST before BUSY fall                                                                                             | 15     |           |      | ns   | 41                  |  |
| t <sub>su2</sub>    | Setup time, $\overline{\text{CS}}$ before BUSY fall (only for conversion/sampling control)                                      | 20     |           |      | ns   | 40,41               |  |
| t <sub>su4</sub>    | Setup time, CONVST before CS rise (so CONVST can be recognized)                                                                 | 5      |           |      | ns   | 41,43,44            |  |
| t <sub>h1</sub>     | Hold time, CS after BUSY fall (only for conversion/sampling control)                                                            | 0      |           |      | ns   | 41                  |  |
| t <sub>h3</sub>     | t <sub>h3</sub> Hold time, CONVST after CS rise                                                                                 |        |           |      | ns   | 43                  |  |
| t <sub>h4</sub>     | Hold time, CONVST after CS fall (to ensure width of CONVST_QUAL) <sup>(4)</sup>                                                 | 20     |           |      | ns   | 42                  |  |
| t <sub>w1</sub>     | w <sub>1</sub> CONVST pulse duration                                                                                            |        |           |      | ns   | 43                  |  |
| t <sub>w2</sub>     | CS pulse duration                                                                                                               | 10     |           |      | ns   | 41,42               |  |
| t <sub>w5</sub>     | Pulse duration, time between conversion start command and conversion abort command to successfully abort the ongoing conversion |        |           | 1000 | ns   | 44                  |  |
| DATA                | READ OPERATION                                                                                                                  |        |           |      |      |                     |  |
| t <sub>cyc</sub>    | SCLK period                                                                                                                     | 25     |           |      | ns   | 45 – 47             |  |
|                     | SCLK duty cycle                                                                                                                 | 40%    |           | 60%  |      |                     |  |
| t <sub>su5</sub>    | Setup time, CS fall before first SCLK fall                                                                                      | 10     |           |      | ns   | 45                  |  |
| t <sub>su6</sub>    | Setup time, $\overline{CS}$ fall before FS rise                                                                                 | 7      |           |      | ns   | 46,47               |  |
| t <sub>su7</sub>    | Setup time, FS fall before first SCLK fall                                                                                      | 7      |           |      | ns   | 46,47               |  |
| t <sub>h5</sub>     | Hold time, CS fall after SCLK fall                                                                                              | 3      |           |      | ns   | 45                  |  |
| t <sub>h6</sub>     | Hold time, FS fall after SCLK fall                                                                                              | 7      |           |      | ns   | 46,47               |  |
| t <sub>su2</sub>    | Setup time, $\overline{CS}$ fall before BUSY fall (only for read control)                                                       | 20     |           |      | ns   | 40,45               |  |
| t <sub>su3</sub>    | Setup time, FS fall before BUSY fall (only for read control)                                                                    | 20     |           |      | ns   | 40,47               |  |
| t <sub>h2</sub>     | Hold time, CS fall after BUSY fall (only for read control)                                                                      | 15     |           |      | ns   | 40,45               |  |
| t <sub>h8</sub>     |                                                                                                                                 |        |           |      | ns   | 40,47               |  |
| t <sub>w2</sub>     | w2 CS pulse duration                                                                                                            |        |           |      | ns   | 45                  |  |
| t <sub>w3</sub>     | FS pulse duration                                                                                                               | 10     |           |      | ns   | 46,47               |  |
| MISCE               | ILLANEOUS                                                                                                                       | · · ·  |           |      |      |                     |  |
| t <sub>w4</sub>     | PD pulse duration for reset and power down                                                                                      | 60     |           |      | ns   | 53,54               |  |
|                     | All unspecified pulse durations                                                                                                 | 10     |           |      | ns   |                     |  |

All input signals are specified with  $t_r = t_f = 5$  ns (10% to 90% of V<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>)/2. All specifications typical at -40°C to 85°C, +VA = +4.75 V to +5.25 V, +VBD = +2.7 V to +5.25 V. All digital output signals loaded with 10-pF capacitors. CONVST\_QUAL is CONVST latched by a low value on CS (see Figure 39). Reference figure indicated is only a representative of where the timing is applicable and is not exhaustive. Quiet time zones are for meeting performance and not functionality. (1)

(2) (3)

(4)

(5)

(6)

# TIMING CHARACTERISTICS<sup>(1)(2)(3)(4)</sup>

|                  |                                         | DADAMETER                                                                                                            | ADS8 | 372I/ADS | 8372IB                              |      | REF     |  |
|------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|----------|-------------------------------------|------|---------|--|
|                  |                                         | PARAMETER                                                                                                            | MIN  | ТҮР      | MAX                                 | UNIT | FIGURE  |  |
| CON              | VERSION AND SAM                         | <b>IPLING</b>                                                                                                        |      |          |                                     |      |         |  |
| t <sub>d1</sub>  | Delay time, convers                     | ion start command to conversion start (aperture delay)                                                               |      |          | 10                                  | ns   | 41,43   |  |
| t <sub>d2</sub>  | Delay time, convers                     | ion end to BUSY fall                                                                                                 |      |          | 5                                   | ns   | 41 – 43 |  |
| t <sub>d4</sub>  | Delay time, convers                     | ion start command to BUSY rise                                                                                       |      |          | 20                                  | ns   | 41      |  |
| t <sub>d3</sub>  | Delay time, CONVS                       | T rise to sample start                                                                                               |      |          | 5                                   | ns   | 43      |  |
| t <sub>d5</sub>  | Delay time, CS fall t                   | o sample start                                                                                                       |      |          | 10                                  | ns   | 43      |  |
| t <sub>d6</sub>  | Delay time, convers                     | ion abort command to BUSY fall                                                                                       |      |          | 10                                  | ns   | 44      |  |
| DAT              | A READ OPERATIO                         | N                                                                                                                    |      |          |                                     |      |         |  |
| t <sub>d12</sub> | Delay time, CS fall t                   | o MSB valid                                                                                                          | 3    |          | 15                                  | ns   | 45      |  |
| t <sub>d15</sub> | Delay time, FS rise                     | to MSB valid                                                                                                         | 6    |          | 18                                  | ns   | 46,47   |  |
| t <sub>d7</sub>  | Delay time, BUSY fa                     | all to MSB valid (if FS is high when BUSY falls)                                                                     |      |          | 18                                  | ns   | 47      |  |
| t <sub>d13</sub> | Delay time, SCLK ri                     | se to bit valid                                                                                                      | 2    |          | 10                                  | ns   | 45 – 47 |  |
| t <sub>d14</sub> | Delay time, $\overline{\text{CS}}$ rise | to SDO 3-state                                                                                                       |      |          | 6                                   | ns   | 45      |  |
| MIS              | CELLANEOUS                              |                                                                                                                      |      |          |                                     |      |         |  |
| t <sub>d10</sub> | Delay time, PD rise                     | to SDO 3-state                                                                                                       |      |          | 55                                  | ns   | 53,54   |  |
|                  |                                         | Nap mode                                                                                                             |      |          | 300                                 | ns   | 55      |  |
| t <sub>d18</sub> | Delay time, total device resume         | Full power down (external reference used with or without $1-\mu F  0.1-\mu F$ capacitor on REFOUT)                   |      | C        | t <sub>d11</sub> + 2x<br>onversions |      | 54      |  |
|                  | time                                    | Full power down (internal reference used with or without $1-\mu F  0.1-\mu F$ capacitor on REFOUT)                   |      |          | 25 <sup>(4)</sup>                   | ms   | 53      |  |
| t <sub>d11</sub> | Delay time, untrimm                     | ned circuit full power-down resume time                                                                              |      |          | 1                                   | ms   | 53,54   |  |
| ÷                | Delay time, device                      | Nap                                                                                                                  |      | 200      |                                     | ns   | 55      |  |
| t <sub>d16</sub> | power-down time                         | Full power down (internal/external reference used)                                                                   |      | 10       |                                     | μs   | 53,54   |  |
| t <sub>d17</sub> |                                         | l internal reference settling (either by turning on supply or ower-down mode), with 1-μF  0.1-μF capacitor on REFOUT |      |          | 4                                   | ms   | 53      |  |

(1) All input signals are specified with  $t_r = t_f = 5$  ns (10% to 90% of V<sub>DD</sub>) and timed from a voltage level of (V<sub>IL</sub> + V<sub>IH</sub>)/2. (2) All specifications typical at -40°C to 85°C, +VA = +4.75 V to +5.25 V, +VBD = +2.7 V to +5.25 V. (3) All digital output signals loaded with 10-pF capacitors. (4) Including  $t_{d11}$ , two conversions (time to cycle CONVST twice), and  $t_{d17}$ .



**PIN ASSIGNMENTS** 

Note: The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.

### **TERMINAL FUNCTIONS**

|        | PIN                    | 1/0 | DESCRIPTION                                                                                                                             |
|--------|------------------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------|
| NAME   | NO.                    | I/O | DESCRIPTION                                                                                                                             |
| AGND   | 1, 2, 4, 5, 15, 18, 19 | _   | Analog ground pins. AGND must be shorted to analog ground plane below the device.                                                       |
| BDGND  | 21                     | -   | Digital ground for all digital inputs and outputs. BDGND must be shorted to the analog ground plane below the device.                   |
| BUSY   | 22                     | 0   | Status output. This pin is high when conversion is in progress.                                                                         |
| CONVST | 25                     | Ι   | Convert start. This signal is qualified with CS internally.                                                                             |
| CS     | 26                     | Ι   | Chip select                                                                                                                             |
| FS     | 27                     | Ι   | Frame sync. This signal is qualified with $\overline{\text{CS}}$ internally.                                                            |
| +IN    | 11                     | Ι   | Noninverting analog input channel                                                                                                       |
| –IN    | 12                     | Ι   | Inverting analog input channel                                                                                                          |
| NC     | 10, 13                 | -   | No connection                                                                                                                           |
| PD     | 28                     | Ι   | Power down. Device resets and powers down when this signal is high.                                                                     |
| REFIN  | 8                      | I   | Reference (positive) input. REFIN must be decoupled with REFM pin using 0.1- $\mu$ F bypass capacitor and 1- $\mu$ F storage capacitor. |
| REFM   | 7                      | Ι   | Reference ground. To be connected to analog ground plane.                                                                               |
| REFOUT | 9                      | 0   | Internal reference output. Shorted to REFIN pin only when internal reference is used.                                                   |
| SCLK   | 24                     | Ι   | Serial clock. Data is shifted onto SDO with the rising edge of this clock. This signal is qualified with CS internally.                 |
| SDO    | 23                     | 0   | Serial data out. All bits except MSB are shifted out at the rising edge of SCLK.                                                        |
| +VA    | 3, 6, 14, 16, 17       | _   | Analog power supplies                                                                                                                   |
| +VBD   | 20                     | _   | Digital power supply for all digital inputs and outputs.                                                                                |



## **TYPICAL CHARACTERISTICS**



65 80

65 80

100

# **TYPICAL CHARACTERISTICS (continued)**





### **TYPICAL CHARACTERISTICS (continued)**



TOTAL HARMONIC DISTORTION vs INPUT FREQUENCY



Figure 15.



Figure 16.



32516 32517 32518 32519

Figure 17.











Figure 21.

OFFSET ERROR vs SUPPLY VOLTAGE





### **TYPICAL CHARACTERISTICS (continued)**





Figure 25.

#### DIFFERENTIAL NONLINEARITY vs REFERENCE VOLTAGE



Figure 27.

#### DIFFERENTIAL NONLINEARITY vs FREE-AIR TEMPERATURE



# ADS8372

SLAS451-JUNE 2005









A. EOC = End of conversion, SOC = Start of conversion,  $\overline{\text{CONVST}_\text{QUAL}}$  is  $\overline{\text{CONVST}}$  latched by  $\overline{\text{CS}}$  = 0, see Figure 39.

### Figure 38. Device States and Ideal Transitions





### TIMING DIAGRAMS

In the following descriptions, the signal  $\overline{\text{CONVST}_\text{QUAL}}$  represents  $\overline{\text{CONVST}}$  latched by a low value on  $\overline{\text{CS}}$  (see Figure 39).

To avoid performance degradation, there are three quiet zones to be observed ( $t_{quiet1}$  and  $t_{quiet2}$  are zones before and after the falling edge of  $\overline{CONVST}_{QUAL}$  while  $t_{quiet3}$  is a time zone before the falling edge of BUSY) where there should be no I/O activities. Interface control signals, including the serial clock should remain steady. Typical degradation in performance if these quiet zones are not observed is depicted in the specifications section.

To avoid data loss a read operation should not start around the BUSY falling edge. This is constrained by  $t_{su2}$ ,  $t_{su3}$ ,  $t_{h2}$ , and  $t_{h8}$ .



No Read Zone (CS Initiated)

### Figure 40. Quiet Zones and No-Read Zones

### **CONVERSION AND SAMPLING**

1. Convert start command:

The device enters the conversion phase from the sampling phase when a falling edge is detected on CONVST\_QUAL. This is shown in Figure 41, Figure 42, and Figure 43.

2. Sample (acquisition) start command:

The device starts sampling from the wait/nap state or at the end of a conversion if  $\overline{\text{CONVST}}$  is detected as high and  $\overline{\text{CS}}$  as low. This is shown in Figure 41, Figure 42, and Figure 43.

Maintaining this condition (holding CS low) when the device has just finished a conversion (as shown in Figure 41) takes the device immediately into the sampling phase after the conversion phase (back-to-back conversion) and hence achieves the maximum throughput. Otherwise, the device enters the wait state or the nap state.





### 3. Wait/Nap entry stimulus:

The device enters the wait or nap phase at the end of the conversion if the sample start command is not given. This is shown in Figure 42.





If lower power dissipation is desired and throughput can be compromised, a nap state can be inserted in between cycles (as shown in Figure 43). The device enters a low power (3 mA) state called nap if the end of the conversion happens when  $\overrightarrow{CONVST_QUAL}$  is low. The cost for using this special wait state is a longer sampling time ( $t_{acq2}$ ) plus the nap time.





4. Conversion abort command:



An ongoing conversion can be aborted by using the conversion abort command. This is done by forcing another start of conversion (a valid CONVST\_QUAL falling edge) onto an ongoing conversion as shown in Figure 44. The device enters the wait state after an aborted conversion. If the previous conversion was successfully aborted, the device output reads 0xFF00 on SDO.



Figure 44. Conversion Abort

## DATA READ OPERATION

Data read control is independent of conversion control. Data can be read either during conversion or during sampling. Data that is read during a conversion involves latency of one sample. The start of a new data frame around the fall of BUSY is constrained by  $t_{su2}$ ,  $t_{su3}$ ,  $t_{h2}$ , and  $t_{h8}$ .

1. SPI interface:

A data read operation in SPI interface mode is shown in Figure 45. FS must be tied high for operating in this mode. The MSB of the output data is available at the falling edge of  $\overline{CS}$ . MSB – 1 is shifted out at the first rising edge after the first falling edge of SCLK after  $\overline{CS}$  falling edge. Subsequent bits are shifted at the subsequent rising edges of SCLK. If another data frame is attempted (by pulling  $\overline{CS}$  high and subsequently low) during an active data frame, then the ongoing frame is aborted and a new frame is started.



Figure 45. Read Frame Controlled via  $\overline{CS}$  (FS = 1)

If another data frame is attempted (by pulling  $\overline{CS}$  high and then low) during an active data frame, then the ongoing frame is aborted and a new frame is started.

2. Serial interface using FS:

A data read operation in this mode is shown in Figure 46 and Figure 47. The MSB of the output data is available at the rising edge of FS. MSB – 1 is shifted out at the first rising edge after the first falling edge of SCLK after the FS falling edge. Subsequent bits are shifted at the subsequent rising edges of SCLK.



Figure 46. Read Frame Controlled via FS (FS is Low When BUSY Falls)

If FS is high when BUSY falls, the SDO is updated again with the new MSB when BUSY falls. This is shown in Figure 47.



Figure 47. Read Frame Controlled via FS (FS is High When BUSY Falls)

If another data frame is attempted by pulling up FS during an active data frame, then the ongoing frame is aborted and a new frame is started.

# THEORY OF OPERATION

The ADS8372 is a high-speed successive approximation register (SAR) analog-to-digital converter (ADC). The architecture is based on charge redistribution, which inherently includes a sample/hold function.

The device includes a built-in conversion clock, internal reference, and 40-MHz SPI compatible serial interface. The maximum conversion time is  $1.1 \,\mu$ s which is capable of sustaining a 600-kHz throughput.

The analog input is provided to the two input pins: +IN and –IN. When a conversion is initiated, the differential input on these pins is sampled on the internal capacitor array. While a conversion is in progress, both inputs are disconnected from any internal function.

## REFERENCE

The ADS8372 has a built-in 4.096-V (nominal value) reference but can operate with an external reference also. When the internal reference is used, pin 9 (REFOUT) should be shorted to pin 8 (REFIN) and a 0.1- $\mu$ F decoupling capacitor and a 1- $\mu$ F storage capacitor must be connected between pin 8 (REFIN) and pin 7 (REFM) (see Figure 48). The internal reference of the converter is buffered.



Figure 48. ADS8372 Using Internal Reference

The REFIN pin is also internally buffered. This eliminates the need to put a high bandwidth buffer on the board to drive the ADC reference and saves system area and power. When an external reference is used, the reference must be of low noise, which may be achieved by the addition of bypass capacitors from the REFIN pin to the REFM pin. See Figure 49 for operation of the ADS8372 with an external reference. REFM must be connected to the analog ground plane.



Figure 49. ADS8372 Using External Reference



## **THEORY OF OPERATION (continued)**



Figure 50. Simplified Analog Input

### ANALOG INPUT

When the converter enters hold mode, the voltage difference between the +IN and –IN inputs is captured on the internal capacitor array. Both the +IN and –IN inputs have a range of –0.2 V to (+V<sub>REF</sub> + 0.2 V). The input span (+IN – (–IN)) is limited from –V<sub>REF</sub> to V<sub>REF</sub>.

The input current on the analog inputs depends upon throughput and the frequency content of the analog input signals. Essentially, the current into the ADS8372 charges the internal capacitor array during the sampling (acquisition) time. After this capacitance has been fully charged, there is no further input current. The source of the analog input voltage must be able to charge the device sampling capacitance (40 pF each from +IN/–IN to AGND) to an 16-bit settling level within the sampling (acquisition) time of the device. When the converter goes into hold mode, the input resistance is greater than 1 G $\Omega$ .

Care must be taken regarding the absolute analog input voltage. To maintain the linearity of the converter, the +IN, -IN inputs and the span (+IN - (-IN)) should be within the limits specified. Outside of these ranges, the converter's linearity may not meet specifications.

Care should be taken to ensure that the output impedance of the sources driving +IN and -IN inputs are matched. If this is not observed, the two inputs can have different settling times. This can result in offset error, gain error, and linearity error which vary with temperature and input voltage.

A typical input circuit using TI's THS4031 is shown in Figure 51. In the figure, input from a single-ended source is converted into a differential signal for the ADS8372. In the case where the source is differential, the circuit in Figure 52 may be used. Most of the specified performance figure were measured using the circuit in Figure 52.



Figure 51. Single-Ended Input, Differential Output Configuration

# **THEORY OF OPERATION (continued)**



Figure 52. Differential Input, Differential Output Configuration

# DIGITAL INTERFACE

# TIMING AND CONTROL

Conversion and sampling are controlled by the CONVST and CS pins. See the timing diagrams for detailed information on timing signals and their requirements. The ADS8372 uses an internally generated clock to control the conversion rate and in turn the throughput of the converter. SCLK is used for reading converted data only. A clean and low jitter conversion start command is important for the performance of the converter. There is a minimal quiet zone requirement around the conversion start command as mentioned in the timing requirements table.

# **READING DATA**

The ADS8372 offers a high speed serial interface that is compatible with the SPI protocol. The device outputs the data in 2's complement format. Refer to Table 1 for the ideal output codes.

|                             |                                       | •                            |
|-----------------------------|---------------------------------------|------------------------------|
| DESCRIPTION                 | ANALOG VALUE +IN – (–IN)              | DIGITAL OUTPUT (HEXADECIMAL) |
| Full-scale range            | 2(+V <sub>REF</sub> )                 | 2's Complement               |
| Least significant bit (LSB) | 2(+V <sub>REF</sub> )/2 <sup>16</sup> | 2 s Complement               |
| Full scale                  | V <sub>REF</sub> – 1 LSB              | 7FFF                         |
| Mid scale                   | 0                                     | 0000                         |
| Mid scale – 1 LSB           | 0 V – 1 LSB                           | FFFF                         |
| -Full scale                 | -V <sub>REF</sub>                     | 8000                         |

| Table 1. Input Voltages and Ideal Output | ut Codes |
|------------------------------------------|----------|
|------------------------------------------|----------|

To avoid performance degradation due to the toggling of device buffers, read operation must not be performed in the specified quiet zones ( $t_{quiet1}$ ,  $t_{quiet2}$ , and  $t_{quiet3}$ ). Internal to the device, the previously converted data is updated with the new data near the fall of BUSY. Hence, the fall of  $\overline{CS}$  and the fall of FS around the fall of BUSY is constrained. This is specified by  $t_{su2}$ ,  $t_{su3}$ ,  $t_{h2}$ , and  $t_{h8}$  in the timing requirements table.

# POWER SAVING

The converter provides two power saving modes, full power down and nap. Refer to Table 2 for information on activation/deactivation and resumption time for both modes.

# TEXAS INSTRUMENTS www.ti.com

#### SLAS451-JUNE 2005

### Table 2. Power Save

| TYPE OF POWER DOWN                                         | SDO                                | POWER<br>CONSUMPTION | ACTIVATED BY                     | ACTIVATION<br>TIME (t <sub>d16</sub> ) | RESUME<br>POWER BY   |
|------------------------------------------------------------|------------------------------------|----------------------|----------------------------------|----------------------------------------|----------------------|
| Normal operation                                           | Not 3 stated                       | 22 mA                | NA                               | NA                                     | NA                   |
| Full power down<br>(Int Ref, 1-µF capacitor on REFOUT pin) | 3 Stated (t <sub>d10</sub> timing) | 2 μΑ                 | PD = 1                           | 10 µs                                  | PD = 0               |
| Full power down<br>(Ext Ref, 1-µF capacitor on REFOUT pin) | 3 Stated (t <sub>d10</sub> timing) | 2 μΑ                 | PD = 1                           | 10 µs                                  | PD = 0               |
| Nap power down                                             | Not 3 stated                       | 3 mA                 | At EOC and<br>CONVST_QUAL =<br>0 | 200 ns                                 | Sample Start command |

# FULL POWER-DOWN MODE

Full power-down mode is activated by turning off the supply or by asserting PD to 1. See Figure 53 and Figure 54. The device can be resumed from full power down by either turning on the power supply or by de-asserting the PD pin. The first two conversions produce inaccurate results because during this period the device loads its trim values to ensure the specified accuracy.

If an internal reference is used (with a 1- $\mu$ F capacitor installed between the REFOUT and REFM pins), the total resume time (t<sub>d18</sub>) is 25 ms. After the first two conversions, t<sub>d17</sub> (4 ms) is required for the trimmed internal reference voltage to settle to the specified accuracy. Only then the converted results match the specified accuracy.



Figure 53. Device Full Power Down/Resume (Internal Reference Used)





### NAP MODE

Nap mode is automatically inserted at the end of a conversion if  $\overline{\text{CONVST}_\text{QUAL}}$  is held low at EOC. The device can be operated in nap mode at the end of every conversion for saving power at lower throughputs. Another way to use this mode is to convert multiple times and then enter nap mode. The minimum sampling time after a nap state is  $t_{acq1} + t_{d18} = t_{acq2}$ .



Figure 55. Device Nap Power Down/Resume

# LAYOUT

For optimum performance, care should be taken with the physical layout of the ADS8372 circuitry.

Since the ADS8372 offers single-supply operation, it is often used in close proximity with digital logic, microcontrollers, microprocessors, and digital signal processors. The more the digital logic in the design and the higher the switching speed, the greater the need for better layout and isolation of the critical analog signals from these switching digital signals.

The basic SAR architecture is sensitive to glitches or sudden changes on the power supply, reference, ground connections and digital inputs that occur just prior to the end of sampling and just prior to the latching of the analog comparator. Such glitches might originate from switching power supplies, nearby digital logic, or high power devices. Noise during the end of sampling and the latter half of the conversion must be kept to a minimum (the former half of the conversion is not very sensitive since the device uses a proprietary error correction algorithm to correct for the transient errors made here).

The degree of error in the digital output depends on the reference voltage, layout, and the exact timing and degree of the external event.

On average, the ADS8372 draws very little current from an external reference as the reference voltage is internally buffered. If the reference voltage is external, it must be ensured that the reference source can drive the bypass capacitor without oscillation. A  $0.1-\mu$ F bypass capacitor is recommended from pin 8 directly to pin 7 (REFM).

The AGND and BDGND pins should be connected to a clean ground point. In all cases, this should be the *analog* ground. Avoid connections that are too close to the grounding point of a microcontroller or digital signal processor. If required, run a ground trace directly from the converter to the power supply entry point. The ideal layout consists of an analog ground plane dedicated to the converter and associated analog circuitry.

# LAYOUT (continued)

As with the AGND connections, +VA should be connected to a +5-V power-supply plane or trace that is separate from the connection for digital logic until they are connected at the power entry point. Power to the ADS8372 should be clean and well bypassed. A  $0.1-\mu$ F ceramic bypass capacitor should be placed as close to the device as possible. See Table 3 for the placement of these capacitors. In addition, a  $1-\mu$ F capacitor is recommended. In some situations, additional bypassing may be required, such as a  $100-\mu$ F electrolytic capacitor or even a *Pi* filter made up of inductors and capacitors—all designed to essentially low-pass filter the +5-V supply, removing the high frequency noise.

### Table 3. Power Supply Decoupling Capacitor Placement

| SUPPLY PINS                                                     | CONVERTER ANALOG SIDE          | CONVERTER DIGITAL SIDE |
|-----------------------------------------------------------------|--------------------------------|------------------------|
| Pair of pins requiring a shortest path to decoupling capacitors | (2,3); (5,6); (15,16); (17,18) | (20,21)                |
| Pins requiring no decoupling                                    | 1, 4, 14, 19                   |                        |

When using the internal reference, ensure a shortest path from REFOUT (pin 9) to REFIN (pin 8) with the bypass capacitor directly between pins 8 and 7.

# APPLICATION INFORMATION

# **EXAMPLE DIGITAL STIMULUS**

The use of the ADS8372 is very straightforward. The following timing diagram shows one example of how to achieve a 600-KSPS throughput using a SPI compatible serial interface.



### Figure 56. Example Stimulus in SPI Mode (FS = 1), Back-To-Back Conversion that Achieves 600 KSPS

It is also possible to use the frame sync signal, FS. The following timing diagram shows how to achieve a 600-KSPS throughput using a modified serial interface with FS active.





Figure 57. Example Stimulus in Serial Interface With FS Active, Back-To-Back Conversion that Achieves 600 KSPS



## PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b> (3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) |
|-----------------------|--------|---------------|-----------------|-----------------------|-----------------|-------------------------------|----------------------------|--------------|------------------|
|                       |        |               |                 |                       |                 | (4)                           | (5)                        |              |                  |
| ADS8372IBRHPT         | Active | Production    | VQFN (RHP)   28 | 250   SMALL T&R       | Yes             | Call TI                       | Level-2-260C-1 YEAR        | -40 to 85    | ADS8372I<br>B    |
| ADS8372IBRHPT.B       | Active | Production    | VQFN (RHP)   28 | 250   SMALL T&R       | -               | Call TI                       | Level-2-260C-1 YEAR        | -40 to 85    | ADS8372I<br>B    |

<sup>(1)</sup> **Status:** For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# **MECHANICAL DATA**



NOTES:

All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994. This drawing is subject to change without notice. QFN (Quad Flatpack No—Lead) Package configuration. А. В.

- C.

The package thermal pad must be soldered to the board for thermal and mechanical performance. See the Product Data Sheet for details regarding the exposed thermal pad dimensions.  $\triangle$ 



# RHP (S-PVQFN-N28)

# PLASTIC QUAD FLATPACK NO-LEAD

### THERMAL INFORMATION

This package incorporates an exposed thermal pad that is designed to be attached directly to an external heatsink. The thermal pad must be soldered directly to the printed circuit board (PCB). After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC).

For information on the Quad Flatpack No-Lead (QFN) package and its advantages, refer to Application Report, QFN/SON PCB Attachment, Texas Instruments Literature No. SLUA271. This document is available at www.ti.com.

The exposed thermal pad dimensions for this package are shown in the following illustration.







NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. This package is designed to be soldered to a thermal pad on the board. Refer to Application Note, Quad Flat-Pack Packages, Texas Instruments Literature No. SLUA271, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="http://www.ti.com">http://www.ti.com</a>.
- E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC 7525 for stencil design considerations.
- F. Customers should contact their board fabrication site for recommended solder mask tolerances and via tenting recommendations for vias placed in the thermal pad.



# IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated