**DLP781NE** DLPS246A - OCTOBER 2022 - REVISED MARCH 2024 # **DLP781NE 0.78 1080P Digital Micromirror Device** #### 1 Features - 0.78-inch diagonal micromirror array - Full HD (1920 × 1080) display resolution - 9.0µm micromirror pitch - ±14.5° micromirror tilt - Corner illumination - · Supports high optical power density for highbrightness large venue displays - Up to 40W/cm<sup>2</sup> total optical power density - · 2xLVDS input data bus - Supports Full HD up to 120Hz - Laser-phosphor, and RGB laser supported by DLPC4430 display controller, DLPA100 power management and motor driver IC # 2 Applications - Large venue projector - Smart projector - Enterprise projector - Digital signage # 3 Description The DLP781NE digital micromirror device (DMD) is a digitally controlled micro-electromechanical system (MEMS) spatial light modulator (SLM) that enables bright Full HD solid-state illuminated display systems. The TI DLP® 0.78-inch full HD chipset contains the DMD, DLPC4430 display controller, DLPA300 micromirror driver, and DLPA100 power and motor driver. The compact physical size of the chipset provides a complete system that enables small form factor Full HD displays with solid-state illumination. To help accelerate the design cycle, the DMD ecosystem includes established resources, which include production ready optical modules, optical module manufacturers, and design houses. To learn more about how to start designing with the DMD, visit the Getting Started with TI DLP display technology page. #### **Device Information** | PART NUMBER <sup>(1)</sup> | PACKAGE | PACKAGE SIZE | |----------------------------|----------|-----------------| | DLP781NE | FYU(350) | 35.0mm × 32.2mm | For more information, see the Mechanical, Packaging, and Orderable addendum. Simplified Application # **Table of Contents** | 1 Features | 1 | |-------------------------------------------------------|------| | 2 Applications | 1 | | 3 Description | | | 4 Pin Configuration and Functions | 3 | | 5 Specifications | | | 5.1 Absolute Maximum Ratings | 8 | | 5.2 Storage Conditions | 8 | | 5.3 ESD Ratings | | | 5.4 Recommended Operating Conditions | | | 5.5 Thermal Information | | | 5.6 Electrical Characteristics | 11 | | 5.7 Timing Requirements | . 12 | | 5.8 System Mounting Interface Loads | . 16 | | 5.9 Micromirror Array Physical Characteristics | | | 5.10 Micromirror Array Optical Characteristics | | | 5.11 Window Characteristics | 20 | | 5.12 Chipset Component Usage Specification | . 20 | | 6 Detailed Description | | | 6.1 Overview | | | 6.2 Functional Block Diagram | | | 6.3 Feature Description | | | 6.4 Device Functional Modes | 23 | | 6.5 Optical Interface and System Image Quality | | | Considerations | | | 6.6 Micromirror Array Temperature Calculation | | | 6.7 Micromirror Power Density Calculation | | | 6.8 Window Aperture Illumination Overfill Calculation | . 27 | | 6.9 Micromirror Landed-On/Landed-Off Duty Cycle | 28 | |------------------------------------------------------|-------------------| | 7 Application and Implementation | 31 | | 7.1 Application Information | 31 | | 7.2 Typical Application | | | 7.3 Temperature Sensor Diode | 35 | | 8 Power Supply Recommendations | 36 | | 8.1 DMD Power Supply Requirements | 36 | | 8.2 DMD Power Supply Power-Up Procedure | 36 | | 8.3 DMD Power Supply Power-Down Procedure | 36 | | 9 Layout | 38 | | 9.1 Layout Guidelines | 38 | | 9.2 Layout Example | 38 | | 10 Device and Documentation Support | 40 | | 10.1 Third-Party Products Disclaimer | 40 | | 10.2 Device Support | 40 | | 10.3 Device Markings | 40 | | 10.4 Documentation Support | 41 | | 10.5 Receiving Notification of Documentation Updates | s <mark>41</mark> | | 10.6 Support Resources | 41 | | 10.7 Trademarks | 41 | | 10.8 Electrostatic Discharge Caution | 41 | | 10.9 Glossary | | | 11 Revision History | 41 | | 12 Mechanical, Packaging, and Orderable | | | Information | 41 | | 12.1 Package Option Addendum | 42 | # 4 Pin Configuration and Functions Figure 4-1. FYU Package (350-Pin) Bottom View # **Table 4-1. Pin Functions** | | PIN | TVD=(1) | DIN DECORIDE ON | CIONAL TYPE | TEDMINISTICS | |------------|---------|---------------------|---------------------------------|-------------------|--------------------| | SIGNAL | PGA_PAD | TYPE <sup>(1)</sup> | PIN DESCRIPTION | SIGNAL TYPE | TERMINATION | | LVDS BUS C | | | | | | | D_CN(0) | B18 | I | Llink and differential vain | | Differential 4000 | | D_CP(0) | B19 | 1 | High-speed differential pair | | Differential 100Ω | | D_CN(1) | H24 | 1 | Liberta and different fields | | D:# | | D_CP(1) | G24 | I | High-speed differential pair | erentiai pair | Differential 100Ω | | D_CN(2) | L23 | I | Library and different states in | | Differential 4000 | | D_CP(2) | K23 | 1 | High-speed differential pair | | Differential 100Ω | | D_CN(3) | C18 | 1 | Liberta and different balancia | | Differential 4000 | | D_CP(3) | C19 | 1 | High-speed differential pair | | Differential 100Ω | | D_CN(4) | A19 | 1 | Link and differential valu | | Differential 4000 | | D_CP(4) | A20 | I | High-speed differential pair | | Differential 100Ω | | D_CN(5) | E24 | I | Llink and differential vain | | Differential 4000 | | D_CP(5) | D24 | I | High-speed differential pair | | Differential 100Ω | | D_CN(6) | K25 | I | Liberta and differential and | | D:# | | D_CP(6) | J25 | I | High-speed differential pair | | Differential 100 Ω | | D_CN(7) | C26 | I | Liberta and differential and | | D:# | | D_CP(7) | D26 | I | High-speed differential pair | | Differential 100Ω | | D_CN(8) | C21 | I | Liberta and differential and | | D:# | | D_CP(8) | B21 | I | High-speed differential pair | LVDS | Differential 100Ω | | D_CN(9) | G25 | I | Liberta and differential and | LVDS | D:# | | D_CP(9) | F25 | I | High-speed differential pair | | Differential 100Ω | | D_CN(10) | A24 | I | Llink and differential vain | | Differential 4000 | | D_CP(10) | B24 | 1 | High-speed differential pair | | Differential 100Ω | | D_CN(11) | J26 | 1 | Liberta and different fields | | D:# | | D_CP(11) | K26 | I | High-speed differential pair | | Differential 100Ω | | D_CN(12) | D25 | I | Llink and differential vain | | Differential 4000 | | D_CP(12) | C25 | I | High-speed differential pair | | Differential 100Ω | | D_CN(13) | E23 | 1 | Link and differential valu | | Differential 4000 | | D_CP(13) | D23 | 1 | High-speed differential pair | | Differential 100Ω | | D_CN(14) | B23 | 1 | Lligh anad differential pair | | Differential 1000 | | D_CP(14) | C23 | I | High-speed differential pair | | Differential 100Ω | | D_CN(15) | K24 | I | High apped differential nai- | | Differential 1000 | | D_CP(15) | L24 | I | High-speed differential pair | | Differential 100Ω | | DCLK_CN | CN H23 | | | Differential 1000 | | | DCLK_CP | G23 | I | High-speed differential pair | | Differential 100Ω | | SCTRL_CN | F26 | I | Lligh apped differential ratio | | Differential 4000 | | SCTRL_CP | G26 | I | High-speed differential pair | | Differential 100Ω | | LVDS BUS D | | | | | | **Table 4-1. Pin Functions (continued)** | SIGNAL PGA_PAD TYPE(1) PIN DESCRIPTION SIGNAL TYPE TERMINAT | | DIM | Table 4-1. Pir | Tunctions (continued) | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------|---------------------|---------------------------------|-----------------------|--------------------|--| | D_DN(0) | 0101141 | PIN | TYPE <sup>(1)</sup> | PIN DESCRIPTION | SIGNAL TYPE | TERMINATION | | | D_DP(0) | | _ | | | | | | | D_DN(1) | | | l l | High-speed differential pair | | Differential 100Ω | | | D_DP(1) | | | l l | - ' | | | | | D_DP(1) | | | l l | High-speed differential pair | | Differential 100Ω | | | D_DP(2) | | | 1 | | | | | | D_DP(2) | | | I | High-speed differential pair | | Differential 100Ω | | | D_DP(3) | | | I | | | | | | D_DP(3) | | N(3) Y18 | | High-speed differential pair | | Differential 100Ω | | | D_DP(4) | | | | | | | | | D_DP(4) | | | I | High-speed differential pair | | Differential 100Ω | | | D_DP(5) X24 | D_DP(4) | AA20 I | | 2 | | | | | D_DP(5) | D_DN(5) | W24 | I | High-speed differential pair | | Differential 1000 | | | D_DP(6) | D_DP(5) | X24 | 1 | r ngri opoda amerentiai pan | | Billoroman 10012 | | | D_DP(6) R25 | D_DN(6) | P25 | 1 | High-speed differential pair | | Differential 1000 | | | D_DP(7) X26 | D_DP(6) | R25 | I | r light-speed differential pair | | Differential 10012 | | | D_DP(7) X26 | D_DN(7) | Y26 | I | High speed differential pair | | Differential 1000 | | | D_DP(8) Z21 | D_DP(7) | X26 | I | I High-speed differential pair | | Dillerential 10012 | | | D_DP(8) | D_DN(8) | Y21 | 1 | Lligh anged differential pair | prontial nair | | | | D_DN(9) U25 I High-speed differential pair Differential 100 D_DN(10) AA24 I High-speed differential pair Differential 100 D_DN(11) R26 I High-speed differential pair Differential 100 D_DP(11) P26 I High-speed differential pair Differential 100 D_DN(12) X25 I High-speed differential pair Differential 100 D_DN(13) W23 I High-speed differential pair Differential 100 D_DN(14) Z23 I High-speed differential pair Differential 100 D_DN(15) P24 I High-speed differential pair Differential 100 D_DP(15) N24 I High-speed differential pair Differential 100 DCLK_DP U23 I High-speed differential pair Differential 100 SCTRL_DN V26 I High-speed differential pair Differential 100 SCTRL_DP U26 I High-speed differential pair Differential 100 SCPCIK U2 <td< td=""><td>D_DP(8)</td><td>Z21</td><td>1</td><td>— High-speed differential pair</td><td>11/150</td><td colspan="2">Diπerential 100Ω</td></td<> | D_DP(8) | Z21 | 1 | — High-speed differential pair | 11/150 | Diπerential 100Ω | | | D_DP(9) | D_DN(9) | U25 | 1 | High and differential pain | | D:##-1400 O | | | D_DP(10) Z24 | D_DP(9) | V25 | 1 | — Hign-speed diπerential pair | | Diπerential 100 Ω | | | D_DP(10) Z24 | D_DN(10) | AA24 | I | 11.1 | | D:# 1: 1 4000 | | | D_DP(11) | D_DP(10) | Z24 | I | High-speed differential pair | | Differential 100Ω | | | D_DP(11) | D_DN(11) | R26 | I | | ential pair Different | D | | | D_DP(12) Y25 | D_DP(11) | P26 | 1 | High-speed differential pair | | Differential 100Ω | | | D_DP(12) Y25 I I I I I I I I IIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIIII | D_DN(12) | X25 | 1 | | | | | | D_DN(13) W23 I High-speed differential pair Differential 100 D_DN(14) Z23 I High-speed differential pair Differential 100 D_DN(15) P24 I High-speed differential pair Differential 100 D_DP(15) N24 I High-speed differential pair Differential 100 DCLK_DN T23 I High-speed differential pair Differential 100 SCTRL_DN V26 I High-speed differential pair Differential 100 SCTRL_DP U26 I High-speed differential pair Differential 100 SCP INTERFACE U2 I Serial Communications Port CLK LVCMOS Internal Pulldo SCPENZ I/4 Serial Communications Port LVCMOS Internal Pulldo | D_DP(12) | Y25 | 1 | High-speed differential pair | | Differential 100Ω | | | D_DP(13) | | W23 | I | | | | | | D_DN(14) Z23 I High-speed differential pair Differential 100 D_DN(15) P24 I High-speed differential pair Differential 100 D_DP(15) N24 I High-speed differential pair Differential 100 DCLK_DN T23 I High-speed differential pair Differential 100 SCTRL_DN V26 I High-speed differential pair Differential 100 SCTRL_DP U26 I High-speed differential pair Differential 100 SCP INTERFACE SCP INTERFACE LVCMOS Internal Pulldo SCPENZ I/4 Serial Communications Data In LVCMOS Internal Pulldo | | X23 | I | High-speed differential pair | | Differential 100Ω | | | D_DP(14) Y23 | | Z23 | I | | - | | | | D_DN(15) P24 I High-speed differential pair D_DP(15) N24 I DIfferential 100 DCLK_DN T23 I High-speed differential pair DCLK_DP U23 I High-speed differential pair SCTRL_DN V26 I High-speed differential pair SCTRL_DP U26 I Differential 100 SCP INTERFACE SCPCLK U2 I Serial Communications Port CLK SCPDI T3 I Serial Communications Data In LVCMOS Internal Pulldo SCPENZ III | | Y23 | 1 | High-speed differential pair | | Differential 100Ω | | | D_DP(15) N24 I High-speed differential pair D_DP(15) N24 I High-speed differential pair DCLK_DN T23 I High-speed differential pair Differential 100 SCTRL_DN V26 I High-speed differential pair SCTRL_DP U26 I Differential 100 SCP INTERFACE SCPCLK U2 I Serial Communications Port CLK SCPDI T3 I Serial Communications Data In LVCMOS Internal Pulldo SCPENZ III | | P24 | I | | | | | | DCLK_DN T23 I High-speed differential pair DCLK_DP U23 I High-speed differential pair SCTRL_DN V26 I High-speed differential pair Differential 100 SCP INTERFACE SCPCLK U2 I Serial Communications Port CLK SCPDI T3 I Serial Communications Data In LVCMOS Internal Pulldo SCPENZ U4 I Serial Communications Port IVCMOS Internal Pulldo | | N24 | 1 | High-speed differential pair | | Differential 100Ω | | | DCLK_DP U23 I High-speed differential pair SCTRL_DN V26 I High-speed differential pair SCTRL_DP U26 I Differential 100 SCP INTERFACE SCPCLK U2 I Serial Communications Port CLK SCPDI T3 I Serial Communications Data In LVCMOS Internal Pulldo SCPENZ U4 Serial Communications Port LVCMOS Internal Pulldo | | | 1 | | | | | | SCTRL_DN V26 I High-speed differential pair Differential 100 SCTRL_DP U26 I Serial Communications Port CLK LVCMOS Internal Pulldo SCPCLK U2 I Serial Communications Data In LVCMOS Internal Pulldo SCPDI T3 I Serial Communications Data In LVCMOS Internal Pulldo SCPENZ LIA I Serial Communications Port LVCMOS Internal Pulldo | | | 1 | High-speed differential pair | | Differential 100Ω | | | SCTRL_DP U26 I High-speed differential pair Differential 100 SCP INTERFACE SCPCLK U2 I Serial Communications Port CLK LVCMOS Internal Pulldo SCPDI T3 I Serial Communications Data In LVCMOS Internal Pulldo SCPENZ III | _ | | 1 | | | | | | SCP INTERFACE SCPCLK U2 I Serial Communications Port CLK SCPDI T3 I Serial Communications Data In LVCMOS Internal Pulldo SCPENZ IM Serial Communications Data In LVCMOS Internal Pulldo | | | 1 | High-speed differential pair | | Differential 100Ω | | | SCPCLK U2 I Serial Communications Port CLK LVCMOS Internal Pulldo SCPDI T3 I Serial Communications Data In LVCMOS Internal Pulldo SCPENZ II4 Serial Communications Port LVCMOS Internal Pulldo | | 1 | | | | | | | SCPCLK U2 I CLK LVCMOS Internal Pulldo SCPDI T3 I Serial Communications Data In LVCMOS Internal Pulldo SCPENZ III | | 1 | | Serial Communications Port | | | | | SCPENZ III Serial Communications Port IVCMOS Internal Pulldo | SCPCLK | U2 | ' | 1 | LVCMOS | Internal Pulldown | | | ISCPENZ IIIA I II I IIIIAO | SCPDI | T3 | I | Serial Communications Data In | LVCMOS | Internal Pulldown | | | Enable Evolvios Internal Falloo | SCPENZ | U4 | I | | LVCMOS | Internal Pulldown | | | SCPDO U3 O Serial Communications Port Output LVCMOS Internal Pulldo | SCPDO | U3 | 0 | | LVCMOS | Internal Pulldown | | | OTHER SIGNALS | OTHER SIGNALS | | -1 | - | | 1 | | # **Table 4-1. Pin Functions (continued)** | | PIN | 14510 4 1111111 | runctions (continued) | | | |---------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------------------------------|-------------|-------------------| | SIGNAL | PGA PAD | TYPE <sup>(1)</sup> | PIN DESCRIPTION | SIGNAL TYPE | TERMINATION | | | G4 | I | Chin_I evel Reset7 | LVCMOS | Internal Pulldown | | DMD_PWRDNZ | G1, H1, J1, J3, J4, K3, P3, R1, R3, R4, T1, U1, V3, D17, X17, K4, P4, F3, G2, H3, W18, G3, W6, W5, Y5, Y4, W15, X15, Z16, Z15, Y16, Y17, Z13, Z12, Y14, Y13, AA10, AA9, Z10, Y10, Z5, Z6, Z9, Z8, W3, X3, X6, Y6, X7, X8, Y8, Y7, X4, W4, Y3, Z3, W11, W10, D4, E4, C3, B3, E15, D15, B16, B15, C16, C17, B13, B12, C14, C13, A10, A9, B10, C10, B5, B6, B9, B8, C4, C5, E5, E6, D7, D8, C8, C7, D3, E3, C6, D6, E11, E10, X16 | No Connect | Chip-Level ResetZ | LVCMOS | Internal Pulldown | | TEMP_N | W16 | I/O | | | | | TEMP_P | W17 | I/O | | | | | MICROMIRROR E | BIAS RESET INPUTS | | | | | | MBRST(0) | E14 | I | Mirror actuation signal | | | | MBRST(1) | D13 | I | Mirror actuation signal | | | | MBRST(2) | E13 | I | Mirror actuation signal | | | | MBRST(3) | C12 | I | Mirror actuation signal | | | | MBRST(4) | E12 | I | Mirror actuation signal | | | | MBRST(5) | C11 | I | Mirror actuation signal | | | | MBRST(6) | D16 | I | Mirror actuation signal | | | | MBRST(7) | C15 | I | Mirror actuation signal | | | | MBRST(8) | W14 | I | Mirror actuation signal | | | | MBRST(9) | X13 | I | Mirror actuation signal | | | | MBRST(10) | W13 | I | Mirror actuation signal | | | | MBRST(11) | Y12 | I | Mirror actuation signal | | | | MBRST(12) | W12 | I | Mirror actuation signal | | | | MBRST(13) | Y11 | I | Mirror actuation signal | | | | MBRST(14) | Y15 | I | Mirror actuation signal | | | | POWERS AND G | ROUNDS | ı | T | T. | | | VDD | A5, A6, B2, C1, D10, D12, D19, D22, E8, E19, E20, E21, E22, F1, F2, J2, K1, L1, L25, M3, M4, M25, N1, N25, P1, R2, V1, V2, W8, W19, W20, W21, W22, X10, X12, X19, X22, Y1, Z1, Z2, AA2, AA5, AA6 | Р | Low-voltage CMOS core supply | | | | VDDI | A7, A8, A11, A16, A17,<br>A18, A21, A22, A23,<br>AA7, AA8, AA11, AA16,<br>AA17, AA18, AA21,<br>AA22, AA23 | Р | I/O supply | | | # **Table 4-1. Pin Functions (continued)** | | PIN | | | | | | | | | |----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------------------|-------------|-------------|--|--|--|--| | SIGNAL PGA_PAD | | TYPE <sup>(1)</sup> | PIN DESCRIPTION | SIGNAL TYPE | TERMINATION | | | | | | VCC2 | A3, A4, A25, B26, L26,<br>M26, N26, Z26, AA3,<br>AA4, AA25 | Р | Memory array stepped-up voltage | | | | | | | | vss | B4, B7, B11, B14, B17, B20, B22, B25, C2, C9, C20, C22, C24, D1, D2, D5, D9, D11, D14, D18, D20, D21, E1, E2, E7, E9, E16, E17, E18, E25, E26, F4, F23, F24, H2, H4, H25, H26, J23, J24, K2, L2, L3, L4, M1, M2, M23, M24, N2, N3, N4, P2, R23, R24, T2, T4, T25, T26, V4, V23, V24, W1, W2, W7, W9, W25, W26, X1, X2, X5, X9, X11, X14, X18, X20, X21, Y2, Y9, Y20, Y22, Y24, Z4, Z7, Z11, Z14, Z17, Z20, Z22, Z25 | G | Global ground | | | | | | | <sup>(1)</sup> I = Input, O = Output, P = Power, G = Ground, NC = No Connect # **5 Specifications** # 5.1 Absolute Maximum Ratings Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. | | | MIN | MAX | UNIT | |------------------------------------|--------------------------------------------------------------------|-------|------------------------|------| | SUPPLY VOLTAG | BES | | | | | V <sub>DD</sub> | Supply voltage for LVCMOS core logic <sup>(1)</sup> | -0.5 | 2.3 | V | | V <sub>DDI</sub> | Supply voltage for LVDS Interface <sup>(1)</sup> | -0.5 | 2.3 | V | | V <sub>CC2</sub> | Micromirror Electrode and HVCMOS voltage <sup>(1)</sup> (2) | -0.5 | 11 | V | | V <sub>MBRST</sub> | Input voltage for MBRST pins <sup>(1)</sup> | -17.5 | 22.5 | V | | V <sub>DDI</sub> – V <sub>DD</sub> | Supply voltage delta (absolute value) <sup>(3)</sup> | | 0.3 | V | | INPUT VOLTAGE | S | | | | | V <sub>ID</sub> | Input differential voltage for LVDS pins (absolute value) | | 500 | mV | | V_LVCMOS | Input voltage for all other input pins <sup>(1)</sup> | -0.3 | V <sub>DDI</sub> + 0.3 | V | | ENVIRONMENTA | ıL . | | | | | т | Temperature, operating <sup>(4)</sup> | 0 | 90 | °C | | T <sub>ARRAY</sub> | Temperature, nonoperating <sup>(4)</sup> | -40 | 90 | °C | | T <sub>DP</sub> | Dew point temperature, operating and non-operating (noncondensing) | | 81 | °C | - (1) All voltages are referenced to common ground V<sub>SS</sub>. V<sub>DD</sub>, V<sub>DDI</sub>, and V<sub>CC2</sub> power supplies are all required for all DMD operating modes. - (2) V<sub>CC2</sub> supply transients must fall within specified voltages. - (3) Exceeding the recommended allowable voltage difference between V<sub>DD</sub> and V<sub>DDI</sub> may result in excessive current draw. - (4) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point 1 (TP1), shown in Figure 6-1 using the *Micromirror Array Temperature Calculation*. # **5.2 Storage Conditions** Applicable for the DMD as a component or non-operating in a system | | | MIN | MAX | UNIT | |---------------------|---------------------------------------------------------------------|-----|-----|--------| | T <sub>DMD</sub> | DMD storage temperature | -40 | 80 | °C | | T <sub>DP-AVG</sub> | Average dew point temperature (noncondensing) <sup>(1)</sup> | | 28 | °C | | T <sub>DP-ELR</sub> | Elevated dew point temperature range (noncondensing) <sup>(2)</sup> | 28 | 36 | °C | | CT <sub>ELR</sub> | Cumulative time in elevated dew point temperature range | | 24 | months | - (1) This is the average over time (including storage and operating) that the device is not in the elevated dew point temperature range. - (2) Exposure to dew point temperatures in the elevated range during storage and operation must be limited to less than a total cumulative time of CT<sub>ELR</sub>. # 5.3 ESD Ratings | SYMBOL | PARAMETER | DESCRIPTION | VALUE | UNIT | |--------------------|--------------------------------------------|-----------------------------------------------------------------------|-------|------| | V | Electrostatic | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | V | | V <sub>(ESD)</sub> | discharge | Charged device model (CDM), per ANSI/ESDA/JEDEC JS-002 <sup>(2)</sup> | ±500 | V | | V <sub>(ESD)</sub> | Electrostatic<br>discharge (MBRST<br>PINS) | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 | ±150 | V | - (1) JEDEC document JEP155 states that 500V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250V CDM allows safe manufacturing with a standard ESD control process. # **5.4 Recommended Operating Conditions** Over operating free-air temperature range (unless otherwise noted). The functional performance of the device specified in this data sheet is achieved when operating the device within the limits defined by this table. No level of performance is implied when operating the device above or below these limits. | | perating the device above or below these limits. | MIN | NOM | MAX | UNIT | |------------------------------------|-----------------------------------------------------------------------------|-----------|------|--------------------------|-------------------| | VOLTAGE SUPP | LY | | | | | | $V_{DD}$ | Supply voltage for LVCMOS core logic <sup>(1)</sup> | 1.65 | 1.8 | 1.95 | V | | V <sub>DDI</sub> | Supply voltage for LVDS Interface <sup>(1)</sup> | 1.65 | 1.8 | 1.95 | V | | V <sub>CC2</sub> | Micromirror Electrode and HVCMOS voltage <sup>(1)</sup> (2) | 9.5 | 10 | 10.5 | V | | V <sub>MBRST</sub> | Micromirror Bias / Reset Voltage <sup>(1)</sup> | -17 | | 21.5 | V | | V <sub>DD</sub> – V <sub>DDI</sub> | Supply voltage delta (absolute value) <sup>(3)</sup> | | 0 | 0.3 | V | | LVCMOS | | | | | | | V <sub>IH(DC)</sub> | Input High Voltage | 0.7 × VDD | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL(DC)</sub> | Input Low Voltage | -0.3 | | 0.3 × VDD | V | | V <sub>IH(AC)</sub> | Input High Voltage | 0.8 × VDD | | V <sub>DD</sub> + 0.3 | V | | V <sub>IL(AC)</sub> | Input Low Voltage | -0.3 | | 0.2 × VDD | V | | I <sub>OH</sub> | High-level Output Current | | | 2 | mA | | I <sub>OL</sub> | Low-level Output Current | -2 | | | mA | | t <sub>PWRDNZ</sub> | PWRDNZ pulse width <sup>(4)</sup> | 10 | | | ns | | SCP INTERFACE | <u> </u> | | | | | | F <sub>SCPCLK</sub> | SCP clock frequency | 50 | | 500 | kHz | | SCPCLK <sub>DCDIN</sub> | SCP Clk Input duty cycle | 40% | | 60% | | | LVDS INTERFAC | E | | | | | | F <sub>CLOCK</sub> | Clock frequency for LVDS interface (all channels), DCLK <sup>(5)</sup> | | | 400 | MHz | | DCD <sub>IN</sub> | Input CLK Duty Cycle Distortion tolerance | 44% | | 56% | | | V <sub>ID</sub> | Input differential voltage (absolute value) <sup>(6)</sup> | 150 | 300 | 440 | mV | | V <sub>CM</sub> | Common mode voltage <sup>(6)</sup> | 1100 | 1200 | 1300 | mV | | V <sub>LVDS</sub> | LVDS voltage <sup>(6)</sup> | 880 | | 1520 | mV | | t <sub>LVDS_RSTZ</sub> | Time required for LVDS receivers to recover from PWRDNZ | 2 | | | μs | | Z <sub>IN</sub> | Internal differential termination resistance | 80 | 100 | 120 | Ω | | Z <sub>LINE</sub> | Line differential impedance (PWB/trace) | 90 | 100 | 110 | Ω | | ENVIRONMENTA | AL . | | | | | | <del>-</del> | Array temperature, long-term operational <sup>(7)</sup> (8) (9) | 10 | | 40 to 70 <sup>(10)</sup> | °C | | T <sub>ARRAY</sub> | Array temperature, short-term operational, 500 hour max <sup>(8)</sup> (11) | 0 | | 10 | °C | | T <sub>DP -AVG</sub> | Average dew point average temperature (non–condensing) <sup>(12)</sup> | | | 28 | °C | | T <sub>DP-ELR</sub> | Elevated dew point temperature range (non-condensing) <sup>(13)</sup> | 28 | | 36 | °C | | CT <sub>ELR</sub> | Cumulative time in elevated dew point temperature range | | | 24 | Months | | Q <sub>AP-ILL</sub> | Window aperture illumination overfill <sup>(14)</sup> (15) (16) | | | 17 | W/cm <sup>2</sup> | | SOLID STATE IL | LUMINATION | 1 | | | | | ILL <sub>UV</sub> | Illumination power at wavelengths < 410nm <sup>(7)</sup> (18) | | | 10 | mW/cm | | ILL <sub>VIS</sub> | Illumination power at wavelengths ≥ 410nm and ≤ 800nm <sup>(17)</sup> (18) | | | 40 | W/cm <sup>2</sup> | | ILL <sub>IR</sub> | Illumination power at wavelengths > 800nm <sup>(18)</sup> | | | 10 | mW/cm | | ILL <sub>BLU</sub> | Illumination power at wavelengths ≥ 410nm and ≤ 475nm <sup>(17)</sup> (18) | | | 12.8 | W/cm <sup>2</sup> | | ILL <sub>BLU1</sub> | Illumination power at wavelengths ≥ 410nm and ≤ 440nm <sup>(17)</sup> (18) | | | 2 | W/cm <sup>2</sup> | All voltages are referenced to common ground V<sub>SS</sub>. V<sub>DD</sub>, V<sub>DDI</sub>, and V<sub>CC2</sub> power supplies are all required for proper DMD operation. V<sub>SS</sub> must also be connected. <sup>(2)</sup> V<sub>CC2</sub> supply transients must fall within specified max voltages. - (3) To prevent excess current, the supply voltage delta |V<sub>DDI</sub> V<sub>DD</sub>| must be less than the specified limit. See the DMD Power Supply Requirements. - (4) PWRDNZ input pin resets the SCP and disables the LVDS receivers. The PWRDNZ input pin overrides the SCPENZ input pin and tristates the SCPDO output pin. - (5) See LVDS clock timing requirements in *Timing Requirements*. - (6) See Figure 5-5 for the LVDS waveform requirements. - (7) Simultaneous exposure of the DMD to the maximum *Recommend Operating Conditions* for temperature and UV illumination reduces device lifetime. - (8) The array temperature cannot be measured directly and must be computed analytically from the temperature measured at test point 1 (TP1), shown in Figure 6-1 using the *Micromirror Array Temperature Calculation*. - (9) Long-term is defined as the usable life of the device. - (10) Per Figure 5-1, the maximum operational array temperature is derated based on the micromirror landed duty cycle that the DMD experiences in the end application. See *Micromirror Landed-on/Landed-off Duty Cycle* for a definition of micromirror landed duty cycle. - (11) Short-term is the total cumulative time over the useful life of the device. - (12) The average over time (including storage and operating) that the device is not in the elevated dew point temperature range. - (13) Exposure to dew point temperatures in the elevated range during storage and operation is limited to less than a total cumulative time of CT<sub>ELR</sub>. - (14) Applies to region defined in Figure 5-2 - (15) The active area of the DMD is surrounded by an aperture on the inside of the DMD window surface that masks structures of the DMD device assembly from normal view. The aperture is sized to anticipate several optical conditions. Overfill light illuminating the area outside the active array can scatter and create adverse effects to the performance of an end application using the DMD. Minimizing the light flux incident outside the active array is a design requirement of the illumination optical system. Depending on the particular optical architecture and assembly tolerances of the optical system, the amount of overfill light on the outside of the active array may cause system performance degradation. - (16) To calculate see Window Aperture Illumination Overfill Calculation. - (17) The maximum allowable optical power incident on the DMD is limited by the maximum optical power density for each wavelength range specified and the micromirror array temperature (T<sub>ARRAY</sub>). - (18) To calculate see Micromirror Power Density Calculation. Figure 5-1. Maximum Recommended Array Temperature—Derating Curve Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated Figure 5-2. Illumination Overfill Diagram—Critical Area ### 5.5 Thermal Information | | DLP781NE | | |----------------------------------------------------------------------|----------|------| | THERMAL METRIC | FYU | UNIT | | | 350 PINS | | | Thermal resistance, active area to test point 1 (TP1) <sup>(1)</sup> | 0.55 | °C/W | The DMD is designed to conduct absorbed and dissipated heat to the back of the package. The cooling system must be capable of maintaining the DMD within the temperature range specified in the *Recommended operating conditions*. The total heat load on the DMD is largely driven by the incident light absorbed by the active area, although other contributions include light energy absorbed by the window aperture and electrical power dissipation of the array. Minimizing the light energy falling outside the window clear aperture is a design requirement of the optical system because any additional thermal load in this area can significantly degrade the reliability of the device. ### 5.6 Electrical Characteristics Over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |------------------|------------------------------------------------|-----------------|-----|-----|------|------| | Power S | upply Information | · | | | | | | I <sub>DD</sub> | Supply current V <sub>DD</sub> <sup>(1)</sup> | | | | 800 | mA | | I <sub>DDI</sub> | Supply current V <sub>DDI</sub> <sup>(1)</sup> | | | | 170 | mA | | I <sub>CC2</sub> | Supply current V <sub>CC2</sub> | | | | 40 | mA | | P <sub>DD</sub> | Supply power V <sub>DD</sub> <sup>(1)</sup> | | | | 1560 | mW | | PDDI | Supply power V <sub>DDI</sub> <sup>(1)</sup> | | | | 332 | mW | | PCC2 | Supply power V <sub>CC2</sub> <sup>(1)</sup> | | | | 420 | mW | | LVCMOS | · · · · · · · · · · · · · · · · · · · | | | | | | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback # 5.6 Electrical Characteristics (continued) Over operating free-air temperature range (unless otherwise noted) | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------|-----------------------------------------|-------------------------|-----|-----|-----|-------------------| | V <sub>OH</sub> | High-level output voltage | I <sub>OH</sub> = 2mA | 0.8 | | | × V <sub>DD</sub> | | V <sub>OL</sub> | Low-level output voltage | I <sub>OL</sub> = 2mA | | | 0.2 | × V <sub>DD</sub> | | I <sub>OZ</sub> | High impedance output current | V <sub>DD</sub> = 1.95V | | | 10 | μΑ | | I <sub>IL</sub> | Low-level input current | VDD= 1.95V, Vin = 0V | -60 | | | μA | | I <sub>IH</sub> | High-level input current <sup>(2)</sup> | VDD = 1.95V, Vin = VDD | | | 200 | μA | | Capacitances | | | | | | | | Cı | Input capacitance: LVDS pins | f = 1MHz | | | 20 | pF | | Cı | Input capacitance <sup>(2)</sup> | f = 1MHz | | | 15 | pF | | Co | Output capacitance <sup>(2)</sup> | f = 1MHz | | | 15 | pF | | C <sub>IM</sub> | Input capacitance for MBRST[0:14] pins | f = 75kHz | 360 | 410 | 520 | pF | <sup>(1)</sup> To prevent excess current, the supply voltage delta |VDDI – VDD| must be less than the specified limit in Absolute Maximum Ratings. # 5.7 Timing Requirements Over Recommended Operating Conditions (unless otherwise noted) | | PARAMETER DESCRIPTION | MIN | NOM MAX | UNIT | |---------------------------|----------------------------------------------------------------------------------|-------|---------|-----------------------| | SCP | | | | | | t <sub>SCP_DS</sub> | SCPDI clock setup time (before SCPCLK falling-edge) <sup>(1)</sup> | 800 | | ns | | t <sub>SCP_DH</sub> | SCPDI hold time (after SCPCLK falling-edge) <sup>(1)</sup> | 900 | | ns | | t <sub>SCP_NEG_EN</sub> z | Time between falling edge of SCPENZ and the rising edge of SCPCLK <sup>(1)</sup> | 1 | | μs | | t <sub>SCP_POS_EN</sub> | Time between falling edge of SCPCLK and the rising edge of SCPENZ <sup>(1)</sup> | 1 | | μs | | t <sub>SCP_OUT_EN</sub> | Time required for SCP output buffer to recover after SCPENZ (from tri-state).(1) | | 960 | ns | | t <sub>SCP_PW_ENZ</sub> | SCPENZ inactive pulse width (high-level) | 1 | | 1/F <sub>scpclk</sub> | | t <sub>r</sub> | Rise time (20% to 80%). See <sup>(2)</sup> | | 200 | ns | | t <sub>f</sub> | Fall time (80% to 20%). See (2) | | 200 | ns | | LVDS | | | | | | t <sub>R_LVDS</sub> | Rise time (20% to 80%). See <sup>(3)</sup> | | 500 | ps | | t <sub>F_LVDS</sub> | Fall time (80% to 20%). See (3) | | 500 | ps | | t <sub>C</sub> | Clock Cycle Duration for DCLK_C and DCLK_D <sup>(4)</sup> | 2.5 | | ns | | t <sub>W</sub> | Pulse Duration for DCLK_C/D <sup>(4)</sup> | 1.19 | | ns | | t <sub>SU_data</sub> | Setup Time for High-speed data(15:0) before DCLK <sup>(4)</sup> | 350 | | ps | | t <sub>SU_sctrl</sub> | Setup Time for SCTRL before DCLK <sup>(4)</sup> | 330 | | ps | | t <sub>H_data</sub> | Hold time for High-speed data(15:0) after DCLK <sup>(4)</sup> | 150 | | ps | | t <sub>H_sctrl</sub> | Hold Time for SCTRL after DCLK <sup>(4)</sup> | 170 | | ps | | t <sub>SKEW_C2D</sub> | Skew tolerance between Channel C and Channel D <sup>(5)</sup> (6) (7) | -1.25 | 1.25 | ns | <sup>(1)</sup> See Figure 5-3. <sup>(2)</sup> Applies to LVCMOS pins only. Excludes LVDS pins and test pad pins <sup>(2)</sup> See Figure 5-4. <sup>(3)</sup> See Figure 5-6. <sup>(4)</sup> See Figure 5-7.(5) See Figure 5-8. <sup>(6)</sup> Channel C (Bus C) includes the following LVDS pairs: DCLK\_C, SCTRL\_C, and D\_C <sup>7)</sup> Channel D (Bus D) includes the following LVDS pairs: DCLK\_D, SCTRL\_D, and D\_D. Figure 5-3. SCP Timing Parameters Figure 5-4. SCP Rise and Fall Times Figure 5-5. LVDS Waveform Parameters Figure 5-6. LVDS Rise and Fall Times Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated Figure 5-7. LVDS Timing Parameters Figure 5-8. LVDS Skew Parameters # 5.8 System Mounting Interface Loads | PARAMETER | MIN | NOM | MAX | UNIT | | |----------------------------------------------------------------------------|-----|-----|-----|------|--| | When loads are applied on both electrical and thermal interface areas | | | | | | | Maximum load to be applied to the electrical interface area <sup>(1)</sup> | | | 111 | N | | | Maximum load to be applied to the thermal interface area <sup>(1)</sup> | | | 111 | N | | | When load is applied on the electrical interface area only | | | | | | | Maximum load to be applied to the electrical interface area <sup>(1)</sup> | | | 222 | N | | | Maximum load to be applied to the thermal interface area <sup>(1)</sup> | | | 0 | N | | (1) The load must be uniformly applied in the corresponding areas shown in Figure 5-9. Figure 5-9. System Mounting Interface Loads # 5.9 Micromirror Array Physical Characteristics | PARAMETER DESCRIPTION | | | UNIT | |-----------------------------------------------------------|----------------------------------------------|--------|-------------------| | M | Number of active columns (1) | 1920 | micromirrors | | N | Number of active rows (1) | 1080 | micromirrors | | P | Micromirror (pixel) pitch <sup>(1)</sup> | 9.0 | μm | | Micromirror active array width <sup>(1)</sup> | Micromirror pitch x number of active columns | 17.280 | mm | | Micromirror active array height <sup>(1)</sup> | Micromirror pitch x number of active rows | 9.720 | mm | | Micromirror active border (top and bottom) <sup>(2)</sup> | Pond of micromirror (POM) | 12 | micromirrors/side | | Micromirror active border (right and left) <sup>(2)</sup> | Pond of micromirror (POM) | 12 | micromirrors/side | - (1) See Figure 5-10. - (2) The structure and qualities of the border around the active array includes a band of partially functional micromirrors called the POM. These micromirrors are structurally and/or electrically prevented from tilting toward the bright or ON state, but still require an electrical bias to tilt toward OFF. Figure 5-10. Micromirror Array Physical Characteristics Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated ### 5.10 Micromirror Array Optical Characteristics | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------|--------------------------------------------------|--------------------------------|------|------|------|--------------| | Micromirror tilt and | gle <sup>(2) (3) (4) (5)</sup> | Landed state <sup>(1)</sup> | 13.5 | 14.5 | 15.5 | degrees | | Micromirror cross | over time <sup>(6)</sup> | typical performance | | 3 | | μs | | Micromirror switching time <sup>(7)</sup> | | typical performance | 10 | | | μs | | | Bright pixel(s) in active area <sup>(9)</sup> | Gray 10 screen <sup>(12)</sup> | | | 0 | | | | Bright pixel(s) in the POM <sup>(9)</sup> (11) | Gray 10 screen <sup>(12)</sup> | | | 1 | | | Image performance (8) | Dark pixel(s) in the active area <sup>(10)</sup> | White screen <sup>(13)</sup> | | | 4 | micromirrors | | , , , , , , , , , , , , , , , , , , , | Adjacent pixel(s) <sup>(16)</sup> | Any screen | | | 0 | | | | Unstable pixel(s) in active area <sup>(15)</sup> | Any screen | | | 0 | | - (1) Measured relative to the plane formed by the overall micromirror array. - (2) Additional variation exists between the micromirror array and the package datums. - (3) Represents the variation that can occur between any two individual micromirrors, located on the same device or located on different devices. - (4) For some applications, it is critical to account for the micromirror tilt angle variation in the overall system optical design. With some system optical designs, the micromirror tilt angle variation within a device may result in perceivable non-uniformities in the light field reflected from the micromirror array. With some system optical designs, the micromirror tilt angle variation between devices may result in colorimetry variations, system efficiency variations or system contrast variations. - (5) Refer to Figure 5-11. - (6) The time required for a micromirror to nominally transition from one landed state to the opposite landed state. - (7) The minimum time between successive transitions of a micromirror. - (8) Conditions of Acceptance: all DMD image performance returns are evaluated using the following projected image test conditions: Test set degamma shall be linear. Test set brightness and contrast shall be set to nominal. The diagonal size of the projected image shall be a minimum of 60 inches. The projections screen shall be 1× gain. The projected image shall be inspected from an 8-foot minimum viewing distance. The image shall be in focus during all image performance tests. - (9) Bright pixel definition: a single pixel or mirror that is stuck in the ON position and is visibly brighter than the surrounding pixels - (10) Dark pixel definition: a single pixel or mirror that is stuck in the OFF position and is visibly darker than the surrounding pixels - (11) POM definition: rectangular border of off-state mirrors surrounding the active area - (12) Gray 10 screen definition: a full screen with RGB values set to R = 10/255, G = 10/255, B = 10/255 - (13) White screen definition: a full screen with RGB values set to R=255/255, G = 255/255, B = 255/255 - (14) Adjacent pixel definition: Two or more stuck pixels sharing a common border or common point, also referred to as a cluster. - (15) Unstable pixel definition: A single pixel or mirror that does not operate in sequence with parameters loaded into memory. The unstable pixel appears to be flickering asynchronously with the image. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback Figure 5-11. Micromirror Landed Orientation and Tilt # **5.11 Window Characteristics** | PARAMETER DESCRIPTION | Test Conditions | MIN NOM | MAX | UNIT | |-------------------------|-----------------|-----------------|-----|------| | Window Material | | Corning EagleXG | | | | Window Refractive Index | 546.1nm | 1.5119 | | | # **5.12 Chipset Component Usage Specification** Reliable function and operation of the DLP781NE DMD requires that it be used in conjunction with the other components of the applicable DLP chipset, including those components that contain or implement TI DMD Submit Document Feedback Copyright © 2024 Texas Instruments Incorporated control technology. TI DMD control technology consists of the TI technology and devices used for operating or controlling a DLP DMD. #### Note TI assumes no responsibility for image quality artifacts or DMD failures caused by optical system operating conditions exceeding limits described previously. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback # **6 Detailed Description** #### 6.1 Overview The DLP781NE digital micromirror device (DMD) is a 0.78-inch diagonal spatial light modulator that consists of an array of highly reflective aluminum micromirrors. The DMD is an electrical input, optical output micro-optical-electrical-mechanical system (MOEMS). The fast switching speed of the DMD micromirrors combined with advanced DLP image processing algorithms enable the micromirror array to display a full 1920 × 1080 pixel image at a 120Hz frame rate. The electrical interface is a low voltage differential signaling (LVDS) interface. The DMD consists of a two-dimensional array of 1-bit CMOS memory cells. The array is organized in a grid of M memory cell columns by N memory cell rows. Refer to the Section 6.2. The positive or negative deflection angle of the micromirrors can be individually controlled by changing the address voltage of underlying CMOS addressing circuitry and micromirror reset signals (MBRST). The DLP 0.78-inch full HD chipset comprises the DLP781NE DMD, DLPC4430 display controller, the DLPA300 micromirror driver, and the DLPA100 power management and motor driver. For reliable operation, the DLP781NE DMD must always be used with the DLP display controller and the power and motor driver specified in the chipset. ## 6.2 Functional Block Diagram ### **6.3 Feature Description** ### 6.3.1 Power Interface The DMD requires two DC voltages: 1.8V source for VDD and VDDI, and a 10V supply for VCC2. In a typical configuration, 3.3V is created by the DLPA100 power management and motor driver and is used on the DMD board to create the 1.8V. The DLPA300 micromirror driver takes in the 12V and creates the micromirror reset voltages. #### **6.3.2 Timing** The data sheet specifies timing at the device pin. For output timing analysis, the tester pin electronics and its transmission line effects must be considered. Timing reference loads are not intended to be precise representations of any particular system environment or depiction of the actual load presented by a production test. TI recommends that system designers use IBIS or other simulation tools to correlate the timing reference load to a system environment. Use the specified load capacitance value for characterization and measurement of AC timing signals only. This load capacitance value does not indicate the maximum load the device is capable of driving. #### 6.4 Device Functional Modes DMD functional modes are controlled by the DLPC4430 display controller. See the DLPC4430 display controller data sheet or contact a TI applications engineer. ### 6.5 Optical Interface and System Image Quality Considerations TI assumes no responsibility for end-equipment optical performance. Achieving the desired end-equipment optical performance involves making trade-offs between numerous component and system design parameters. Optimizing system optical performance and image quality strongly relate to optical system design parameter trades. Although it is not possible to anticipate every conceivable application, projector image quality and optical performance is contingent on compliance to the optical system operating conditions described in the following sections. ### 6.5.1 Numerical Aperture and Stray Light Control TI recommends that the light cone angle defined by the numerical aperture of the illumination optics is the same as the light cone angle defined by the numerical aperture of the projection optics. This angle must not exceed the nominal device micromirror tilt angle unless appropriate apertures are added in the illumination and projection pupils to block out flat-state and stray light from the projection lens. The DLP781NE has a 14.5° tilt angle which corresponds to the f/2.0 numerical aperture. The micromirror tilt angle defines DMD capability to separate the "ON" optical path from any other light path, including undesirable flat-state specular reflections from the DMD window, DMD border structures, or other system surfaces near the DMD such as prism or lens surfaces. If the numerical aperture exceeds the micromirror tilt angle, or if the projection numerical aperture angle is more than 2° larger than the illumination numerical aperture angle (and vice versa), contrast degradation and objectionable artifacts in the display border or active area are possible. #### 6.5.2 Pupil Match TI's optical and image quality specifications assume that the exit pupil of the illumination optics is nominally centered within 2° of the entrance pupil of the projection optics. Misalignment of pupils can create objectionable artifacts in the display border and active area, which may require additional system apertures to control, especially if the numerical aperture of the system exceeds the pixel tilt angle. #### 6.5.3 Illumination Overfill The active area of the device is surrounded by an aperture on the inside DMD window surface that masks structures of the DMD chip assembly from normal view, and is sized to anticipate several optical operating conditions. Overfill light illuminating the window aperture can create artifacts from the edge of the window aperture opening and other surface anomalies that may be visible on the screen. Design the illumination optical system to limit light flux incident anywhere on the window aperture from exceeding approximately 10% of the average flux level in the active area. Depending on the particular system optical architecture, overfill light may have to be further reduced below the suggested 10% level in order to be acceptable. Copyright © 2024 Texas Instruments Incorporated ### 6.6 Micromirror Array Temperature Calculation Figure 6-1. DMD Thermal Test Point Micromirror array temperature cannot be measured directly, therefore it must be computed analytically from a measurement point on the outside of the package, the package thermal resistance, the electrical power, and the illumination heat load. The following equations show the relationship between array temperature and the reference ceramic temperature, thermal test TP1, shown above: $$T_{ARRAY} = T_{CERAMIC} + (Q_{ARRAY} \times R_{ARRAY-TO-CERAMIC})$$ (1) $$Q_{ARRAY} = Q_{ELECTRICAL} + Q_{ILLUMINATION}$$ (2) # where - T<sub>ARRAY</sub> = Computed array temperature (°C) - T<sub>CERAMIC</sub> = Measured ceramic temperature (°C) (TP1 location) www.ti.com R<sub>ARRAY-TO-CERAMIC</sub> = Thermal resistance of package specified in Section 5.5 from array to ceramic TP1 (°C/ - Q<sub>ARRAY</sub> = Total DMD power on the array (W) (electrical + absorbed) - Q<sub>ELECTRICAL</sub> = Nominal electrical power (W) - Q<sub>INCIDENT</sub> = Incident illumination optical power (W) - $Q_{ILLUMINATION} = (DMD average thermal absorptivity \times Q_{INCIDENT}) (W)$ - DMD average thermal absorptivity = 0.55 The electrical power dissipation of the DMD is variable and depends on the voltages, data rates, and operating frequencies. A nominal electrical power dissipation to use when calculating array temperature is 1.0W. The absorbed power from the illumination source is variable and depends on the operating state of the micromirrors and the intensity of the light source. The equations shown above are valid for a single chip or multichip DMD system. It assumes an illumination distribution of 83.7% on the active array, and 16.3% on the array border. The sample calculation for a typical projection application is as follows: $$Q_{INCIDENT} = 80W \text{ (measured)}$$ (3) $$T_{CERAMIC} = 40.0$$ °C (measured) (4) $$Q_{ELECTRICAL} = 1.0W (5)$$ $$Q_{ARRAY} = 1.0W + (0.55 \times 80W) = 45.00W \tag{6}$$ $$T_{ARRAY} = 40.0^{\circ}C + (45.00W \times 0.55^{\circ}C/W) = 64.8^{\circ}C$$ (7) # 6.7 Micromirror Power Density Calculation The calculation of the optical power density of the illumination on the DMD in the different wavelength bands uses the total measured optical power on the DMD, percent illumination overfill, area of the active array, and ratio of the spectrum in the wavelength band of interest to the total spectral optical power. - ILL<sub>UV</sub> = [OP<sub>UV-RATIO</sub> × Q<sub>INCIDENT</sub>] × 1000 ÷ A<sub>ILL</sub> (mW/cm<sup>2</sup>) - ILL<sub>VIS</sub> = [OP<sub>VIS-RATIO</sub> × Q<sub>INCIDENT</sub>] ÷ A<sub>ILL</sub> (W/cm<sup>2</sup>) - ILL<sub>IR</sub> = [OP<sub>IR-RATIO</sub> × Q<sub>INCIDENT</sub>] × 1000 ÷ A<sub>ILL</sub> (mW/cm<sup>2</sup>) - ILL<sub>BLU</sub> = [OP<sub>BLU-RATIO</sub> × Q<sub>INCIDENT</sub>] ÷ A<sub>ILL</sub> (W/cm<sup>2</sup>) - ILL<sub>BLU1</sub> = [OP<sub>BLU1-RATIO</sub> × Q<sub>INCIDENT</sub>] ÷ A<sub>ILL</sub> (W/cm<sup>2</sup>) - $A_{ILL} = A_{ARRAY} \div (1 OV_{ILL}) (cm^2)$ #### where: - ILL<sub>UV</sub> = UV illumination power density on the DMD (mW/cm<sup>2</sup>) - ILL<sub>VIS</sub> = VIS illumination power density on the DMD (W/cm<sup>2</sup>) - ILL<sub>IR</sub> = IR illumination power density on the DMD (mW/cm<sup>2</sup>) - ILL<sub>BLU</sub> = BLU illumination power density on the DMD (W/cm<sup>2</sup>) - ILL<sub>BI U1</sub> = BLU1 illumination power density on the DMD (W/cm<sup>2</sup>) - A<sub>II I</sub> = illumination area on the DMD (cm<sup>2</sup>) - Q<sub>INCIDENT</sub> = total incident optical power on DMD (W) (measured) - $A_{ARRAY}$ = area of the array (cm<sup>2</sup>) (data sheet) Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback - OV<sub>ILL</sub> = percent of total illumination on the DMD outside the array (%) (optical model) - OP<sub>UV-RATIO</sub> = ratio of the optical power for wavelengths <410nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>VIS-RATIO</sub> = ratio of the optical power for wavelengths ≥410 and ≤800nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>IR-RATIO</sub> = ratio of the optical power for wavelengths >800nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>BLU-RATIO</sub> = ratio of the optical power for wavelengths ≥410 and ≤475nm to the total optical power in the illumination spectrum (spectral measurement) - OP<sub>BLU1-RATIO</sub> = ratio of the optical power for wavelengths ≥410 and ≤440nm to the total optical power in the illumination spectrum (spectral measurement) The illumination area varies and depends on the illumination overfill. The total illumination area on the DMD is the array area and overfill area around the array. The optical model is used to determine the percent of the total illumination on the DMD that is outside the array $(OV_{ILL})$ and the percent of the total illumination that is on the active array. From these values the illumination area $(A_{ILL})$ is calculated. The illumination is assumed to be uniform across the entire array. From the measured illumination spectrum, the ratio of the optical power in the wavelength bands of interest to the total optical power is calculated. ## Sample calculation: | Q <sub>INCIDENT</sub> = 80W (measured) | (8) | |---------------------------------------------------------------------------------------------|------| | A <sub>ARRAY</sub> = (17.280mm × 9.7200mm) ÷ 100 = 1.6796cm <sup>2</sup> (data sheet) | (9) | | OV <sub>ILL</sub> = 16.3% (optical model) | (10) | | OP <sub>UV-RATIO</sub> = 0.00017 (spectral measurement) | (11) | | OP <sub>VIS-RATIO</sub> = 0.99977 (spectral measurement) | (12) | | OP <sub>IR-RATIO</sub> = 0.00006 (spectral measurement) | (13) | | OP <sub>BLU-RATIO</sub> = 0.28100 (spectral measurement) | (14) | | OP <sub>BLU1-RATIO</sub> = 0.03200 (spectral measurement) | (15) | | $A_{ILL} = 1.6796 \text{cm}^2 \div (1 - 0.163) = 2.0067 \text{cm}^2$ | (16) | | $ILL_{UV} = [0.00017 \times 80W] \times 1000 \div 2.0067 \text{cm}^2 = 6.78 \text{mW/cm}^2$ | (17) | | $ILL_{VIS} = [0.99977 \times 80W] \div 2.0067 \text{cm}^2 = 39.86 \text{W/cm}^2$ | (18) | | $ILL_{IR} = [0.00006 \times 80W] \times 1000 \div 2.0067 \text{cm}^2 = 2.39 \text{mW/cm}^2$ | (19) | | $ILL_{BLU} = [0.28100 \times 80W] \div 2.0067 \text{cm}^2 = 11.20W/\text{cm}^2$ | (20) | | $ILL_{BLU1} = [0.03200 \times 80W] \div 2.0067 \text{cm}^2 = 1.28W/\text{cm}^2$ | (21) | ### 6.8 Window Aperture Illumination Overfill Calculation The amount of optical overfill on the critical area of the window aperture cannot be measured directly. For systems with uniform illumination on the array the amount is determined using the total measured incident optical power on the DMD, and the ratio of the total optical power on the DMD that is on the defined critical area. The optical model is used to determine the percent of optical power on the window aperture critical area and estimate the size of the area. Q<sub>AP-ILL</sub> = [Q<sub>INCIDENT</sub> × OP<sub>AP ILL RATIO</sub>] ÷ A<sub>AP ILL</sub> (W/cm<sup>2</sup>) #### where: - Q<sub>AP-ILL</sub> = window aperture illumination overfill (W/cm<sup>2</sup>) - Q<sub>INCIDENT</sub> = total incident optical power on the DMD (Watts) (measured) - OP<sub>AP\_ILL\_RATIO</sub> = ratio of the optical power on the critical area of the window aperture to the total optical power on the DMD (optical model) - A<sub>AP-ILL</sub> = size of the window aperture critical area (cm<sup>2</sup>) (datasheet) - OP<sub>CA RATIO</sub> = percent of the window aperture critical area with incident optical power (%) (optical model) #### Sample calculation: Figure 6-2. Window Aperture Overfill Example See the figure for the length of the critical aperture. $$Q_{\text{INCIDENT}} = 80W \text{ (measured)}$$ (22) | OP <sub>AP_ILL_RATIO</sub> = 0.312% (optical model) | (23) | | |-------------------------------------------------------------------------------------|------|--| | OV <sub>CA_RATIO</sub> = 25% (optical model) | (24) | | | Length of the window aperture for critical area = 1.8613cm (data sheet) | (25) | | | Width of critical area = 0.050cm (data sheet) | (26) | | | | | | | $A_{AP-ILL} = 1.8613 \text{cm} \times 0.050 \text{cm} = 0.093065 \text{ (cm}^2)$ | (27) | | | $Q_{AP-ILL} = (80W \times 0.00312) \div (0.093065cm^2 \times 0.25) = 10.7 (W/cm^2)$ | (28) | | ## 6.9 Micromirror Landed-On/Landed-Off Duty Cycle ### 6.9.1 Definition of Micromirror Landed-On/Landed-Off Duty Cycle The micromirror landed-on/landed-off duty cycle (landed duty cycle) denotes the percentage of time that an individual micromirror is landed in the ON state versus the amount of time the same micromirror is landed in the OFF state. For example, a landed duty cycle of 100/0 indicates that the referenced pixel is in the ON state 100% of the time (and in the OFF state 0% of the time); whereas 0/100 indicates that the pixel is in the OFF state 100% of the time. Likewise, 50/50 indicates that the pixel is ON for 50% of the time (and OFF for 50% of the time). Note that when assessing landed duty cycle, the time spent switching from one state (ON or OFF) to the other state (OFF or ON) is considered negligible and is thus ignored. Since a micromirror can only be landed in one state or the other (ON or OFF), the two numbers (percentages) always add to 100. ### 6.9.2 Landed Duty Cycle and Useful Life of the DMD Knowing the long-term average landed duty cycle (of the end product or application) is important because subjecting all (or a portion) of the DMD micromirror array (also called the active array) to an asymmetric landed duty cycle for a prolonged period of time can reduce the DMD useful life. Note that it is the symmetry/asymmetry of the landed duty cycle that is of relevance. The symmetry of the landed duty cycle is determined by how close the two numbers (percentages) are to being equal. For example, a landed duty cycle of 50/50 is perfectly symmetrical whereas a landed duty cycle of 100/0 or 0/100 is perfectly asymmetrical. ### 6.9.3 Landed Duty Cycle and Operational DMD Temperature Operational DMD temperature and landed duty cycle interact to affect DMD useful life, and this interaction can be exploited to reduce the impact that an asymmetrical landed duty cycle has on the DMD useful life. This is quantified in the de-rating curve shown in Figure 5-1. The importance of this curve is that: - All points along this curve represent the same useful life. - All points above this curve represent lower useful life (and the further away from the curve, the lower the useful life). - All points below this curve represent higher useful life (and the further away from the curve, the higher the useful life). In practice, this curve specifies the maximum operating DMD temperature for a given long-term average landed duty cycle. ### 6.9.4 Estimating the Long-Term Average Landed Duty Cycle of a Product or Application During a given period of time, the landed duty cycle of a given pixel follows from the image content being displayed by that pixel. For example, in the simplest case, when displaying pure-white on a given pixel for a given time period, that pixel operates under a 100/0 landed duty cycle during that time period. Likewise, when displaying pure-black, the pixel operates under a 0/100 landed duty cycle. Between the two extremes (ignoring for the moment color and any image processing that may be applied to an incoming image), the landed duty cycle tracks one-to-one with the gray scale value, as shown in Table 6-1. Table 6-1. Grayscale Value and Landed Duty Cycle | GRAYSCALE VALUE | LANDED DUTY CYCLE | |-----------------|-------------------| | 0% | 0/100 | | 10% | 10/90 | | 20% | 20/80 | | 30% | 30/70 | | 40% | 40/60 | | 50% | 50/50 | | 60% | 60/40 | | 70% | 70/30 | | 80% | 80/20 | | 90% | 90/10 | | 100% | 100/0 | Accounting for color rendition (but still ignoring image processing) requires knowing both the color intensity (from 0% to 100%) for each constituent primary color (red, green, and/or blue) for the given pixel as well as the color cycle time for each primary color, where "color cycle time" is the total percentage of the frame time that a given primary must be displayed in order to achieve the desired white point. Use Equation 29 to calculate the landed duty cycle of a given pixel during a given time period #### where - Red\_Cycle\_%, represents the percentage of the frame time that red is displayed to achieve the desired white point - Green\_Cycle\_% represents the percentage of the frame time that green is displayed to achieve the desired white point - Blue\_Cycle\_%, represents the percentage of the frame time that blue is displayed to achieve the desired white point For example, assume that the red, green, and blue color cycle times are 50%, 20%, and 30% respectively (in order to achieve the desired white point), then the landed duty cycle for various combinations of red, green, blue color intensities would be as shown in Table 6-2 and Table 6-3. Table 6-2. Example Landed Duty Cycle for Full-Color, Color Percentage | CYCLE PERCENTAGE | | | | | | |------------------|-----|-----|--|--|--| | RED GREEN BLUE | | | | | | | 50% | 20% | 30% | | | | Table 6-3. Example Landed Duty Cycle for Full-Color | S | CALE VALUE | | LANDED DUTY | |------|------------|------|-------------| | RED | GREEN | BLUE | CYCLE | | 0% | 0% | 0% | 0/100 | | 100% | 0% | 0% | 50/50 | Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback Table 6-3. Example Landed Duty Cycle for Full-Color (continued) | SCALE VALUE | | | LANDED DUTY | |-------------|-------|------|-------------| | RED | GREEN | BLUE | CYCLE | | 0% | 100% | 0% | 20/80 | | 0% | 0% | 100% | 30/70 | | 12% | 0% | 0% | 6/94 | | 0% | 35% | 0% | 7/93 | | 0% | 0% | 60% | 18/82 | | 100% | 100% | 0% | 70/30 | | 0% | 100% | 100% | 50/50 | | 100% | 0% | 100% | 80/20 | | 12% | 35% | 0% | 13/87 | | 0% | 35% | 60% | 25/75 | | 12% | 0% | 60% | 24/76 | | 100% | 100% | 100% | 100/0 | The last factor to account for in estimating the landed duty cycle is any applied image processing. Within the DLPC4430 display controller, the gamma function affects the landed duty cycle. Gamma is a power function of the form $Output\_Level = A \times Input\_Level^{Gamma}$ , where A is a scaling factor that is typically set to 1. In the DLPC4430 display controller, gamma is applied to the incoming image data on a pixel-by-pixel basis. A typical gamma factor is 2.2, which transforms the incoming data as shown in Figure 6-3. Figure 6-3. Example of Gamma = 2.2 From Figure 6-3, if the gray scale value of a given input pixel is 40% (before gamma is applied), then gray scale value is 13% after gamma is applied. Therefore, it can be seen that since gamma has a direct impact displayed gray scale level of a pixel, it also has a direct impact on the landed duty cycle of a pixel. Consideration must also be given to any image processing which occurs before the DLPC4430 display controller. # 7 Application and Implementation #### Note Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality. ## 7.1 Application Information DMDs are spatial light modulators which reflect incoming light from an illumination source to one of two directions, with the primary direction being into a projection or collection optic. Each application is derived primarily from the optical architecture of the system and the format of the data coming into the DLPC4430 display controller. Typical applications using the DLP781NE DMD include smart projectors, enterprise projectors, large venue projectors and digital signage. DMD power-up and power-down sequencing is strictly controlled by the DLPC4430 display controller through the DLPA300. Refer to Section 8 for power-up and power-down specifications. For reliable operation, the DLP781NE DMD must always be used with DLPC4430 display controller, a DLPA100 PMIC/motor driver and a DLPA300 micromirror driver. ### 7.2 Typical Application The DLP781NE DMD combined with DLPC4430 display controller and a power management device provides Full HD resolution for bright, colorful display applications. A typical display system using RGB laser illumination combines the DLP781NE DMD, DLPC4430 display controller, DLPA300 micromirror driver and DLPA100 PMIC and motor driver. Figure 7-1 shows a system block diagram for this configuration of the DLP 0.78-inch full HD chipset and additional system components needed. See Figure 7-2 for a block diagram showing the system components needed along with the laser phosphor illumination for the DLP 0.78-inch full HD chipset. The components include DLP781NE DMD, DLPC4430 display controller and DLPA100 PMIC and motor driver and a DLPA300 micromirror driver. Copyright © 2024 Texas Instruments Incorporated Submit Document Feedback Figure 7-1. Typical WUXGA RGB Laser Application Figure 7-2. Typical WUXGA Laser Phosphor Application ### 7.2.1 Design Requirements Other core components of the display system include an illumination source, an optical engine for the illumination and projection optics, other electrical and mechanical components, and software. The type of illumination used and desired brightness has a major effect on the overall system design and size. The display system uses the DLP781NE DMD as the core imaging device and contains a 0.78-inch array of micromirrors. The DLPC4430 display controller is the digital interface between the DMD and the rest of the system, taking digital input from front end receiver and driving the DMD over a high-speed LVDS interface. The DLPA100 PMIC serves as a voltage regulator for the controller, and color filter wheel and phosphor wheel motor control. The DLPA300 provides the DMD reset control. ### 7.2.2 Detailed Design Procedure For a complete DLP system, an optical module or light engine is required that contains the DLP781NE DMD, associated illumination sources, optical elements, and necessary mechanical components. For reliable operation, always use the DMD with the DLPC4430 display controller, the DLPA300 micromirror driver, and the DLPA100 PMIC and motor driver. ### 7.2.3 Application Curves In a typical projector application, the luminous flux on the screen from the DMD depends on the optical design of the projector. The efficiency and total power of the illumination optical system and the projection optical system determines the overall light output of the projector. The DMD is inherently a linear spatial light modulator, so its efficiency just scales the light output. Figure 7-3 describes the relationship of laser input optical power to light output for a laser-phosphor illumination system, where the phosphor is not at its thermal quenching limit. Figure 7-3. Normalized Light Output vs. Normalized Laser Power for Laser Phosphor Illumination ### 7.3 Temperature Sensor Diode The DMD features a built-in thermal diode that measures the temperature at one corner of the die outside the micromirror array. The thermal diode can be interfaced with the TMP411 temperature sensor as shown in Figure 7-4. The software application contains functions to configure the TMP411 to read the DLP781NE DMD temperature sensor diode. This data can be leveraged by the customer to incorporate additional functionality in the overall system design such as adjusting illumination, fan speeds, and so on. All communication between the TMP411 and the DLPC4430 display controller happens over the I<sup>2</sup>C interface. The TMP411 connects to the DMD through the pins outlined in Section 4. Leave TEMP N and TEMP P pins unconnected (NC) if the temp sensor is not used. - A. Details omitted for clarity. - B. See the TMP411 data sheet for system board layout recommendation. - C. See the TMP411 data sheet and the TI reference design for suggested component values for R1, R2, R3, R4, and C1. - D. R5 = $0\Omega$ . R6 = $0\Omega$ . Place $0-\Omega$ resistors close to the DMD package pins. Figure 7-4. TMP411 Sample Schematic # 8 Power Supply Recommendations ### 8.1 DMD Power Supply Requirements The following power supplies are all required to operate the DMD: VDD, VDDI, and VCC2. VSS must also be connected. DMD power-up and power-down sequencing is strictly controlled by the DLPC4430 display controller. #### **CAUTION** For reliable operation of the DMD, the following power supply sequencing requirements must be followed. Failure to adhere to the prescribed power-up and power-down procedures may affect device reliability. VDD, VDDI and VCC2 power supplies have to be coordinated during power-up and power-down operations. VSS must also be connected. Failure to meet any of the below requirements results in a significant reduction in the reliability and lifetime of the DMD. Refer to Figure 8-1. # 8.2 DMD Power Supply Power-Up Procedure - During power-up, VDD and VDDI must always start and settle before VCC2 is are applied to the DMD. - Power supply slew rates during power-up are flexible, provided that the transient voltage levels follow the requirements listed in Section 5.1 and in Section 5.4. - During power-up, LVCMOS input pins must not be driven high until after VDD and VDDI have settled at operating voltages listed in Section 5.4 table. ### 8.3 DMD Power Supply Power-Down Procedure - During power-down, VDD and VDDI must be supplied until after VCC2 is discharged to within the specified limit of ground. Refer to Section 5.4. - Power supply slew rates during power-down are flexible, provided that the transient voltage levels follow the requirements listed in Section 5.1 and in Section 5.4. - During power-down, LVCMOS input pins must be less than specified in Section 5.4. Figure 8-1. DMD Power Supply Sequencing Requirements - A. See Pin Configuration and Functions for pin functions. - B. VDD must be up and stable prior to VCC2 powering up. - C. PWRDNZ has two turn on options. Option 1: PWRDNZ does not go high until VDD and VCC2 are up and stable, or Option 2: PWRDNZ must be pulsed low for a minimum of T<sub>PWRDNZ</sub>, or 10ns after VDD and VCC2 are up and stable. - D. There is a minimum of T<sub>LVDS</sub> ARSTZ, or 2µs, wait time from PWRDNZ going high for the LVDS receiver to recover. - E. After the DMD micromirror park sequence is complete, the DLP controller software initiates a hardware power-down that activates the PWRDNZ and disables VCC2. - F. Under power-loss conditions, where emergency DMD micromirror park procedures are being enacted by the DLP controller hardware, PWRDNZ goes low. - G. VDD must remain high until after VCC2 goes low. - H. To prevent excess current, the supply voltage delta |VDDI VDD| must be less than specified limit in Section 5.4. # 9 Layout # 9.1 Layout Guidelines The DLP781NE DMD is part of a chipset that is controlled by the DLPC4430 display controller in conjunction with the DLP300 micromirror driver and the DLPA100 power and motor driver. These guidelines are targeted at designing a PCB board with the DLP781NE DMD. The DLP781NE DMD board is a high-speed multi-layer PCB, with primarily high-speed digital logic utilizing dual edge clock rates up to 400MHz for DMD LVDS signals. The remaining traces are comprised of low speed digital LVTTL signals. Solid planes are required for DMD\_P1P8V and Ground. The target impedance for the PCB is $50\Omega \pm 10\%$ with the LVDS traces being $100\Omega \pm 10\%$ differential. TI recommends using an 8-layer stack-up as described in Table 9-1. ## 9.2 Layout Example Figure 9-1. Typical example for matching LVDS signal lengths by serpentine sections ## 9.2.1 Layers The layer stack-up and copper weight for each layer is shown in Table 9-1. Small sub-planes are allowed on signal routing layers to connect components to major sub-planes on top/bottom layers if necessary. Table 9-1. Layer Stack-Up | LAYER<br>NO. | LAYER NAME | COPPER WT. (oz.) | COMMENTS | | | | | |--------------|-------------------------------|------------------|--------------------------------------------------------------|--|--|--|--| | 1 | Side A - DMD only | 1.5 | DMD, escapes, low frequency signals, power sub-planes. | | | | | | 2 | Ground | 1 | Solid ground plane (net GND). | | | | | | 3 | Signal | 0.5 | $50\Omega$ and $100\Omega$ differential signals | | | | | | 4 | Ground | 1 | Solid ground plane (net GND) | | | | | | 5 | VDD and VDDI | 1 | +1.8-V power plane | | | | | | 6 | Signal | 0.5 | $50\Omega$ and $100\Omega$ differential signals | | | | | | 7 | Ground | 1 | Solid ground plane (net GND). | | | | | | 8 | Side B - All other Components | 1.5 | Discrete components, low frequency signals, power sub-planes | | | | | Product Folder Links: DLP781NE ## 9.2.2 Impedance Requirements TI recommends that the board has matched impedance of $50\Omega \pm 10\%$ for all signals. The exceptions are listed in Table 9-2. **Table 9-2. Special Impedance Requirements** | SIGNAL TYPE | SIGNAL NAME | IMPEDANCE (Ω) | | | |-----------------------------------|----------------------------------------|-----------------------------------|--|--| | | DDCP(0:15), DDCN(0:15) | | | | | C channel LVDS differential pairs | DCLKC_P, DCLKC_N 100 ±10% differential | | | | | | SCTRL_CP, SCTRL_CN | , Pa | | | | | DDDP(0:15), DDDN(0:15) | 100 100/ 1155 11 1 | | | | D channel LVDS differential pairs | DCLKD_P, DCLKD_N | 100 ±10% differential across each | | | | | SCTRL_DP, SCTRL_DN | - Pan | | | ## 9.2.3 Trace Width, Spacing Unless otherwise specified, TI recommends that all signals follow the 0.005"/0.005" design rule. Minimum trace clearance from the ground ring around the PWB has a 0.1" minimum. An analysis of impedance and stack-up requirements determine the actual trace widths and clearances. # 9.2.3.1 Voltage Signals **Table 9-3. Special Trace Widths, Spacing Requirements** | indicate of the color co | | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------------------------------------------------------|--|--|--|--|--|--| | SIGNAL NAME | MINIMUM TRACE WIDTH TO<br>PINS (MIL) | LAYOUT REQUIREMENT | | | | | | | | GND | 15 | Maximize trace width to connecting pin | | | | | | | | 3.3-V Supply Rail | 15 | Maximize trace width to connecting pin | | | | | | | | VDD, VDDI | 15 | Maximize trace width to connecting pin | | | | | | | | MBRST(0,14) | 15 | Use 10mil etch to connect all signals/voltages from DLPA300 to DLP781NE | | | | | | | | VCC2 | 15 | Create mini plane from Voltage regulator to DLP781NE | | | | | | | # 10 Device and Documentation Support # 10.1 Third-Party Products Disclaimer TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE. # 10.2 Device Support #### 10.2.1 Device Nomenclature Figure 10-1. Part Number Description ## 10.3 Device Markings The device markings include both human-readable information and a two-dimensional matrix code. The human-readable information is described in Figure 10-2. The two-dimensional matrix code is an alpha-numeric string that contains the DMD part number, Part 1 and Part 2 of the serial number. Example: Figure 10-2. DMD Marking Locations Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *DLP781NE* # 10.4 Documentation Support #### 10.4.1 Related Documentation For related documentation see the following: - DLPC4430 DLP Display Controller Data Sheet - DLPA100 Power and Motor Driver Data Sheet - DLPA300 DMD Micromirror Driver Data Sheet ## 10.5 Receiving Notification of Documentation Updates To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document. ## 10.6 Support Resources TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need. Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use. ## 10.7 Trademarks TI E2E™ is a trademark of Texas Instruments. DLP® is a registered trademark of Texas Instruments. All trademarks are the property of their respective owners. # 10.8 Electrostatic Discharge Caution This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage. ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications. ## 10.9 Glossary TI Glossary This glossary lists and explains terms, acronyms, and definitions. ## 11 Revision History NOTE: Page numbers for previous revisions may differ from page numbers in the current version. # Changes from Revision \* (October 2022) to Revision A (March 2024)Page• Added Section 6.7 Micromirror Power Density Calculation25• Added Section 6.8 Window Aperture Illumination Overfill Calculation27 # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. Copyright © 2024 Texas Instruments Incorporated # 12.1 Package Option Addendum | Package<br>Drawing | Orderable Device | Status (1) | Package<br>Type | Pins | Package Qty | Eco Plan (2) | Lead/Ball Finish <sup>(4)</sup> | MSL Peak Temp | Op Temp (°C) | Device Marking <sup>(5) (6)</sup> | |--------------------|------------------|------------|-----------------|------|-------------|--------------|---------------------------------|---------------|--------------|-----------------------------------| | FYU | DLP781NEA0FYU | ACTIVE | CPGA | 350 | 21 | Green | Call TI | NA | | See Figure 10-2. | (1) The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs. LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect. NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. PRE\_PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available. PREVIEW: Device has been announced but is not in production. Samples may or may not be available. **OBSOLETE:** TI has discontinued the production of the device. (2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details. **TBD:** The Pb-Free/Green conversion plan has not been defined. **Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above. Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material) - (3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature. - (4) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width. - (5) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device - (6) Multiple Device markings will be inside parentheses. Only on Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. Copyright © 2024 Texas Instruments Incorporated Product Folder Links: *DLP781NF* www.ti.com 30-Jul-2025 ### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|------------------|--------------------------|------|-------------------------------|----------------------------|--------------|------------------| | | | | | | | (4) | (5) | | | | DLP781NEA0FYU | Active | Production | CPGA (FYU) 350 | 21 JEDEC<br>TRAY (5+1) | Yes | Call TI | N/A for Pkg Type | 0 to 70 | | | DLP781NEA0FYU.A | Active | Production | CPGA (FYU) 350 | 21 JEDEC<br>TRAY (5+1) | Yes | Call TI | N/A for Pkg Type | 0 to 70 | | | DLP781NEA0FYU.B | Active | Production | CPGA (FYU) 350 | 21 JEDEC<br>TRAY (5+1) | - | Call TI | Call TI | 0 to 70 | | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. ## IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated