













74AC11138 SCAS042C - MAY 1988 - REVISED MAY 2024

## 74AC11138 3-Line to 8-Line Decoder/Demultiplexer

#### 1 Features

- Designed specifically for high-speed memory decoders and data transmission systems
- Incorporates three enable inputs to simplify cascading and/or data reception
- Center-Pin V<sub>CC</sub> and GND configurations minimize high-speed switching noise
- EPIC ™ (Enhanced-Performance Implanted CMOS) 1-µm process
- 500-mA typical latch-up immunity at 125 °C
- Package options include plastic small-outline (D) and thin shrink small-outline (PW) packages, and standard plastic 300-mil DIPs (N)

### 2 Description

The 74AC11138 circuit is designed to be used in high-performance memory-decoding or data-routing applications requiring very short propagation delay times.

#### Package Information

| PART NUMBER | PACKAGE <sup>(1)</sup> | PACKAGE SIZE(2) | BODY SIZE (NOM) |
|-------------|------------------------|-----------------|-----------------|
|             | D (SOIC, 16)           | 9.9mm × 6mm     | 9.9mm × 3.9mm   |
| 744011120   | N (PDIP, 16)           | 19.3mm x 9.4mm  | 19.3mm x 6.35mm |
| 74AC11138   | NS (SOP, 16)           | 10.2mm x 7.8mm  | 10.3mm x 5.3mm  |
|             | PW (TSSOP, 16)         | 5.00mm x 6.4mm  | 5.00mm x 4.4mm  |

- (1) For more information, see Section 10.
- (2)The package size (length × width) is a nominal value and includes pins, where applicable.
- The body size (length × width) is a nominal value and does not include pins.



Logic Diagram (Positive Logic)



## **Table of Contents**

| 1 Features1                                                     | 6.3 Device Functional Modes9                           |
|-----------------------------------------------------------------|--------------------------------------------------------|
| 2 Description1                                                  | 7 Application and Implementation10                     |
| 3 Pin Configuration and Functions3                              | 7.1 Application Information                            |
| 4 Specifications4                                               | 7.2 Power Supply Recommendations12                     |
| 4.1 Absolute Maximum Ratings4                                   | 7.3 Layout12                                           |
| 4.2 Recommended Operating Conditions4                           | 8 Device and Documentation Support13                   |
| 4.3 Thermal Information5                                        | 8.1 Documentation Support (Analog)13                   |
| 4.4 Electrical Characteristics5                                 | 8.2 Receiving Notification of Documentation Updates 13 |
| 4.5 Switching Characteristics, V <sub>CC</sub> = 3.3 V ± 0.3 V5 | 8.3 Support Resources13                                |
| 4.6 Switching Characteristics, V <sub>CC</sub> = 5 V ± 0.5 V6   | 8.4 Trademarks13                                       |
| 4.7 Operating Characteristics6                                  | 8.5 Electrostatic Discharge Caution13                  |
| 5 Parameter Measurement Information7                            | 8.6 Glossary13                                         |
| 6 Detailed Description8                                         | 9 Revision History13                                   |
| 6.1 Overview8                                                   | 10 Mechanical, Packaging, and Orderable                |
| 6.2 Functional Block Diagram8                                   | Information13                                          |



## 3 Pin Configuration and Functions



Figure 3-1. D, N, or PW Package (Top View)

**Table 3-1. Pin Functions** 

|      | PIN | 1/0   | DESCRIPTION               |  |  |  |  |  |
|------|-----|-------|---------------------------|--|--|--|--|--|
| NAME | NO. | - I/O | DESCRIPTION               |  |  |  |  |  |
| Y1   | 1   | 0     | Data output Y1            |  |  |  |  |  |
| Y2   | 2   | 0     | Data output Y2            |  |  |  |  |  |
| Y3   | 3   | 0     | Data output Y3            |  |  |  |  |  |
| GND  | 4   | -     | Ground                    |  |  |  |  |  |
| Y4   | 5   | 0     | Data output Y4            |  |  |  |  |  |
| Y5   | 6   | 0     | Data output Y5            |  |  |  |  |  |
| Y6   | 7   | 0     | Data output Y6            |  |  |  |  |  |
| Y7   | 8   | 0     | Data output Y7            |  |  |  |  |  |
| G2B  | 9   | 1     | Input enable, active low  |  |  |  |  |  |
| G2A  | 10  | 1     | Input enable, active low  |  |  |  |  |  |
| G1   | 11  | 1     | Input enable, active high |  |  |  |  |  |
| VCC  | 12  | -     | Supply                    |  |  |  |  |  |
| С    | 13  | 1     | Select input C            |  |  |  |  |  |
| В    | 14  | 1     | Select input B            |  |  |  |  |  |
| А    | 15  | 1     | Select input A            |  |  |  |  |  |
| Y0   | 16  | 0     | Data output Y0            |  |  |  |  |  |

Figure 3-2. Pin Functions



### 4 Specifications

### 4.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                               |                                                   | ·                                    | MIN  | MAX                  | UNIT |
|-------------------------------|---------------------------------------------------|--------------------------------------|------|----------------------|------|
| V <sub>CC</sub>               | Supply voltage range                              |                                      | -0.5 | 7                    | V    |
| V <sub>I</sub> (2)            | Input voltage range                               |                                      | -0.5 | V <sub>CC</sub> +0.5 | V    |
| V <sub>O</sub> <sup>(2)</sup> | Output voltage range                              |                                      | -0.5 | V <sub>CC</sub> +0.5 | V    |
| I <sub>IK</sub>               | Input clamp current                               | $(V_I < 0 \text{ or } V_I > V_{CC})$ |      | ±20                  | mA   |
| I <sub>OK</sub>               | Output clamp current                              | $(V_O < 0 \text{ or } V_O > V_{CC})$ |      | ±50                  | mA   |
| Io                            | Continuous output current                         | $(V_O = 0 \text{ or } V_{CC})$       |      | ±50                  | mA   |
|                               | Continuous current through V <sub>CC</sub> or GND |                                      |      | ±200                 | mA   |
| T <sub>stg</sub>              | Storage temperature range                         |                                      | -65° | 150°                 | С    |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **4.2 Recommended Operating Conditions**

|                 |                                    |                         | MIN  | NOM  | MAX             | UNIT |  |
|-----------------|------------------------------------|-------------------------|------|------|-----------------|------|--|
| V <sub>CC</sub> | Supply voltage                     |                         | 3    | 5    | 5.5             | V    |  |
|                 |                                    | V <sub>CC</sub> = 3 V   | 2.1  |      |                 |      |  |
| V <sub>IH</sub> | High-level input voltage           | V <sub>CC</sub> = 4.5 V | 3.15 |      |                 | V    |  |
|                 |                                    | V <sub>CC</sub> = 5.5 V | 3.85 |      |                 |      |  |
|                 |                                    | V <sub>CC</sub> = 3 V   |      |      | 0.9             |      |  |
| V <sub>IL</sub> | Low-level input voltage            | V <sub>CC</sub> = 4.5 V |      |      | 1.35            | V    |  |
|                 |                                    |                         |      | 1.65 |                 |      |  |
| VI              | Input voltage                      | '                       | 0    |      | V <sub>CC</sub> | V    |  |
| Vo              | Output voltage                     |                         | 0    |      | V <sub>CC</sub> | V    |  |
|                 |                                    | V <sub>CC</sub> = 3 V   |      |      | -4              |      |  |
| I <sub>OH</sub> | High-level output current          | V <sub>CC</sub> = 4.5 V |      |      | -24             | mA   |  |
|                 |                                    | V <sub>CC</sub> = 5.5 V |      |      | -24             |      |  |
|                 |                                    | V <sub>CC</sub> = 3 V   |      |      | 12              |      |  |
| I <sub>OL</sub> | Low-level output current           | V <sub>CC</sub> = 4.5 V |      |      | 24              | mA   |  |
|                 |                                    | V <sub>CC</sub> = 5.5 V |      |      | 24              |      |  |
| Δt/Δν           | Input transition rise or fall rate |                         | 0    |      | 10              | ns/V |  |
| T <sub>A</sub>  | Operating free-air temperature     |                         | -40  |      | 85              | °C   |  |

<sup>(2)</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.



#### 4.3 Thermal Information

| THERMAL METRIC <sup>(1)</sup> |                                        | D       | N       | PW      | UNIT |  |
|-------------------------------|----------------------------------------|---------|---------|---------|------|--|
|                               |                                        | 16 PINS | 16 PINS | 16 PINS |      |  |
| R <sub>0JA</sub>              | Junction-to-ambient thermal resistance | 130     | 110     | 50      | CW   |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report (SPRA953).

#### 4.4 Electrical Characteristics

over recommended operating free-air temperature range (unless otherwise noted)

| DADAMETED       | TEST COMPITIONS                         | V               | Т    | <sub>A</sub> = 25 °C | MIN MAX      | LINUT |
|-----------------|-----------------------------------------|-----------------|------|----------------------|--------------|-------|
| PARAMETER       | TEST CONDITIONS                         | V <sub>cc</sub> | MIN  | TYP MAX              | IVIIIV IVIAA | UNIT  |
|                 |                                         | 3 V             | 2.9  |                      | 2.9          |       |
|                 | I <sub>OH</sub> = -50 μA                | 4.5 V           | 4.4  |                      | 4.4          |       |
|                 |                                         | 5.5 V           | 5.4  |                      | 5.4          |       |
| V <sub>OH</sub> | I <sub>OH</sub> = -4 mA                 | 3 V             | 2.58 |                      | 2.48         | V     |
|                 | I <sub>OH</sub> = -24 mA                | 4.5 V           | 3.94 |                      | 3.8          |       |
|                 |                                         |                 | 4.94 |                      | 4.8          |       |
|                 | $I_{oh} = -75 \text{ mA}^{(1)}$         | 5.5 V           |      |                      | 3.85         |       |
|                 |                                         | 3 V             |      | 0.1                  | 0.1          |       |
|                 | I <sub>OL</sub> = 50 μA                 | 4.5 V           |      | 0.1                  | 0.1          |       |
|                 |                                         | 5.5 V           |      | 0.1                  | 0.1          |       |
| V <sub>OL</sub> | I <sub>OL</sub> = 12 mA                 | 3 V             |      | 0.36                 | 0.44         | V     |
|                 | I = 24 mA                               | 4.5 V           |      | 0.36                 | 0.44         |       |
|                 | I <sub>OL</sub> = 24 mA                 | 5.5 V           |      | 0.36                 | 0.44         |       |
|                 | I <sub>OL</sub> = 75 mA <sup>(1)</sup>  | 5.5 V           |      |                      | 1.65         |       |
| I <sub>I</sub>  | V <sub>I</sub> = V <sub>CC</sub> or GND | 5.5 V           |      | ±0.1                 | ±1           | μA    |
| I <sub>CC</sub> | $V_I = V_{CC}$ or GND, $I_O = 0$        | 5.5 V           |      | 4                    | 40           | μA    |
| Ci              | V <sub>I</sub> = V <sub>CC</sub> or GND | 5 V             |      | 3.5                  |              | pF    |

<sup>(1)</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed 10 ms.

## 4.5 Switching Characteristics, $V_{CC}$ = 3.3 V $\pm$ 0.3 V

over recommended operating free-air temperature range,  $V_{CC}$  = 3.3 V ± 0.3 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER        | EDOM (INDUT) | TO (OUTPUT) | T <sub>A</sub> = 25°C |     |      | MIN    | MAX   | UNIT |
|------------------|--------------|-------------|-----------------------|-----|------|--------|-------|------|
| PARAMETER        | FROM (INPUT) |             | MIN                   | TYP | MAX  | IVIIIN | IVIAA | UNII |
| t <sub>PLH</sub> | A, B, C      | Any V       | 1.5                   | 8.3 | 10.2 | 1.5    | 11.4  | ns   |
| t <sub>PHL</sub> |              | Any Y       | 1.5                   | 8.9 | 10.9 | 1.5    | 12.2  |      |
| t <sub>PLH</sub> | G1           | Any Y       | 1.5                   | 7.2 | 9.2  | 1.5    | 10.2  | 20   |
| t <sub>PHL</sub> | 9            |             | 1.5                   | 7.3 | 9.4  | 1.5    | 10.5  | ns   |
| t <sub>PLH</sub> | G2A, G2B     | Any V       | 1.5                   | 8.2 | 10.4 | 1.5    | 11.5  | no   |
| t <sub>PHL</sub> | GZA, GZB     | Any Y       | 1.5                   | 8.3 | 10.4 | 1.5    | 11.6  | ns   |



## 4.6 Switching Characteristics, $V_{CC}$ = 5 V ± 0.5 V

over recommended operating free-air temperature range,  $V_{CC}$  = 5 V ± 0.5 V (unless otherwise noted) (see Load Circuit and Voltage Waveforms)

| PARAMETER        | EDOM (INDUIT) | TO (OUTPUT) | T <sub>A</sub> = 25°C |     |     | MIN    | MAX   | UNIT |
|------------------|---------------|-------------|-----------------------|-----|-----|--------|-------|------|
| PARAMETER        | FROM (INPUT)  | TO (OUTPUT) | MIN                   | TYP | MAX | IVIIIN | IVIAA | UNII |
| t <sub>PLH</sub> | A, B, C       | Any V       | 1.5                   | 5.7 | 7.3 | 1.5    | 8.1   | ns   |
| t <sub>PHL</sub> | А, В, С       | Any Y       | 1.5                   | 6.2 | 7.9 | 1.5    | 8.8   |      |
| t <sub>PLH</sub> | G1            | Anv.V       | 1.5                   | 5.1 | 6.9 | 1.5    | 7.5   | ns   |
| t <sub>PHL</sub> | Gi            | Any Y       | 1.5                   | 5.2 | 6.9 | 1.5    | 7.7   | 115  |
| t <sub>PLH</sub> | G2A, G2B      | A V         | 1.5                   | 5.8 | 7.6 | 1.5    | 8.3   | no   |
| t <sub>PHL</sub> | GZA, GZB      | Any Y       | 1.5                   | 5.6 | 7.5 | 1.5    | 8.3   | ns   |

## **4.7 Operating Characteristics**

 $V_{CC}$  = 5 V,  $T_A$  = 25°C

|          | PARAMETER                              |                         | TEST CONDITIONS |    |    |
|----------|----------------------------------------|-------------------------|-----------------|----|----|
| $C_{pd}$ | Power dissipation capacitance per gate | C <sub>L</sub> = 50 pF, | f = 1 MHz       | 51 | pF |



### **5 Parameter Measurement Information**



- A. C<sub>L</sub> includes probe and jig capacitance.
- B. Input pulses are supplied by generators having the following characteristics: PRR  $\leq$  1 MHz,  $Z_O = 50 \Omega$ ,  $t_r = 3$  ns,  $t_f = 3$  ns.
- C. The outputs are measured one at a time with one input transition per measurement.

Figure 5-1. Load Circuit and Voltage Waveforms

Copyright © 2024 Texas Instruments Incorporated

Submit Document Feedback

### **6 Detailed Description**

#### 6.1 Overview

The 74AC11138 circuit is designed to be used in high-performance memory-decoding or data-routing applications requiring very short propagation delay times. In high-performance memory systems, this decoder can be used to minimize the effects of system decoding. When employed with high-speed memories utilizing a fast enable circuit, the delay times of this decoder and the enable time of the memory are usually less than the typical access time of the memory. This means that the effective system delay introduced by the decoder is negligible.

The conditions at the binary-select (A, B, C) inputs and the three enable (G1, G2A, G2B) inputs select one of eight output lines. Two active-low and one active-high enable inputs reduce the need for external gates or inverters when expanding. A 24-line decoder can be implemented without external inverters and a 32-line decoder requires only one inverter. An enable input can be used as a data input for demultiplexing applications.

The 74AC11138 is characterized for operation from −40°C to 85°C.

#### 6.2 Functional Block Diagram



Figure 6-1. Logic Symbols (Alternatives)

<sup>†</sup> 

<sup>†</sup> These symbols are in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12.



Figure 6-2. Logic Diagram (Positive Logic)

### **6.3 Device Functional Modes**

**Function Table** 

| - 4.100 | dilotori fubic |      |      |         |      |    |    |    |     |      |    |    |    |
|---------|----------------|------|------|---------|------|----|----|----|-----|------|----|----|----|
|         | ENABLE INI     | PUTS | SELI | ECT INI | PUTS |    |    |    | OUT | PUTS |    |    |    |
| G1      | G2A            | G2B  | С    | В       | Α    | Y0 | Y1 | Y2 | Y3  | Y4   | Y5 | Y6 | Y7 |
| Х       | Н              | X    | Х    | Х       | Х    | Н  | Н  | Н  | Н   | Н    | Н  | Н  | Н  |
| Х       | X              | Н    | Х    | Х       | Х    | Н  | Н  | Н  | Н   | Н    | Н  | Н  | Н  |
| L       | X              | X    | Х    | Х       | Х    | Н  | Н  | Н  | Н   | Н    | Н  | Н  | Н  |
| Н       | L              | L    | L    | L       | L    | L  | Н  | Н  | Н   | Н    | Н  | Н  | Н  |
| Н       | L              | L    | L    | L       | Н    | Н  | L  | Н  | Н   | Н    | Н  | Н  | Н  |
| Н       | L              | L    | L    | Н       | L    | Н  | Н  | L  | Н   | Н    | Н  | Н  | Н  |
| Н       | L              | L    | L    | Н       | Н    | Н  | Н  | Н  | L   | Н    | Н  | Н  | Н  |
| Н       | L              | L    | Н    | L       | L    | Н  | Н  | Н  | Н   | L    | Н  | Н  | Н  |
| Н       | L              | L    | Н    | L       | Н    | Н  | Н  | Н  | Н   | Н    | L  | Н  | Н  |
| Н       | L              | L    | Н    | Н       | L    | Н  | Н  | Н  | Н   | Н    | Н  | L  | Н  |
| Н       | L              | L    | Н    | Н       | Н    | Н  | Н  | Н  | Н   | Н    | Н  | Н  | L  |



### 7 Application and Implementation

#### Note

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes, as well as validating and testing their design implementation to confirm system functionality.

#### 7.1 Application Information



Figure 7-1. 24-Bit Decoding Scheme





Figure 7-2. 32-Bit Decoding Scheme



#### 7.2 Power Supply Recommendations

The power supply can be any voltage between the minimum and maximum supply voltage rating located in the *Absolute Maximum Ratings* section. Each  $V_{CC}$  terminal must have a good bypass capacitor to prevent power disturbance. For devices with a single supply, TI recommends a 0.1- $\mu$ F capacitor; if there are multiple  $V_{CC}$  terminals, then TI recommends a 0.01- $\mu$ F or 0.022- $\mu$ F capacitor for each power terminal. Multiple bypass capacitors can be paralleled to reject different frequencies of noise. Frequencies of 0.1  $\mu$ F and 1  $\mu$ F are commonly used in parallel. The bypass capacitor must be installed as close as possible to the power terminal for best results.

#### 7.3 Layout

#### 7.3.1 Layout Guidelines

When using multiple bit logic devices, inputs should not float. In many cases, functions or parts of functions of digital logic devices are unused. Some examples are when only two inputs of a triple-input AND gate are used, or when only 3 of the 4-buffer gates are used. Such unused input pins must not be left unconnected because the undefined voltages at the outside connections result in undefined operational states. All unused inputs of digital logic devices must be connected to a logic high or logic low voltage, as defined by the input voltage specifications, to prevent them from floating. The logic level that must be applied to any particular unused input depends on the function of the device. Generally, the inputs are tied to GND or  $V_{CC}$ , whichever makes more sense for the logic function or is more convenient.

Product Folder Links: 74AC11138

Copyright © 2024 Texas Instruments Incorporated

### 8 Device and Documentation Support

TI offers an extensive line of development tools. Tools and software to evaluate the performance of the device, generate code, and develop solutions are listed below.

#### 8.1 Documentation Support (Analog)

#### 8.1.1 Related Documentation

The table below lists quick access links. Categories include technical documents, support and community resources, tools and software, and quick access to sample or buy.

Table 8-1. Related Links

| PARTS     | PRODUCT FOLDER | SAMPLE & BUY | TECHNICAL DOCUMENTS | TOOLS &<br>SOFTWARE | SUPPORT & COMMUNITY |
|-----------|----------------|--------------|---------------------|---------------------|---------------------|
| 74AC11138 | Click here     | Click here   | Click here          | Click here          | Click here          |

#### 8.2 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. Click on *Notifications* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### 8.3 Support Resources

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 8.4 Trademarks

TI E2E™ is a trademark of Texas Instruments.

All trademarks are the property of their respective owners.

#### 8.5 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

#### 8.6 Glossary

TI Glossary

This glossary lists and explains terms, acronyms, and definitions.

#### 9 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

#### Changes from Revision B (April 1996) to Revision C (May 2024)

Page

### 10 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

www.ti.com 23-May-2025

#### PACKAGING INFORMATION

| Orderable part number | Status   | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|----------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)      | (2)           |                 |                       | (3)  | (4)                           | (5)                        |              | (6)          |
| 74AC11138D            | Obsolete | Production    | SOIC (D)   16   | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | AC11138      |
| 74AC11138DR           | Active   | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | AC11138      |
| 74AC11138DR.A         | Active   | Production    | SOIC (D)   16   | 2500   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | AC11138      |
| 74AC11138N            | Active   | Production    | PDIP (N)   16   | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | 74AC11138N   |
| 74AC11138N.A          | Active   | Production    | PDIP (N)   16   | 25   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | 74AC11138N   |
| 74AC11138NSR          | Active   | Production    | SOP (NS)   16   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | AC11138      |
| 74AC11138NSR.A        | Active   | Production    | SOP (NS)   16   | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | AC11138      |
| 74AC11138PW           | Obsolete | Production    | TSSOP (PW)   16 | -                     | -    | Call TI                       | Call TI                    | -40 to 85    | AE138        |
| 74AC11138PWR          | Active   | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | AE138        |
| 74AC11138PWR.A        | Active   | Production    | TSSOP (PW)   16 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-1-260C-UNLIM         | -40 to 85    | AE138        |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> **MSL rating/Peak reflow:** The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



## PACKAGE OPTION ADDENDUM

www.ti.com 23-May-2025

and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

#### TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| 74AC11138DR  | SOIC            | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| 74AC11138NSR | SOP             | NS                 | 16 | 2000 | 330.0                    | 16.4                     | 8.1        | 10.4       | 2.5        | 12.0       | 16.0      | Q1               |
| 74AC11138PWR | TSSOP           | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |

www.ti.com 24-Jul-2025



#### \*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|--|
| 74AC11138DR  | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |  |
| 74AC11138NSR | SOP          | NS              | 16   | 2000 | 353.0       | 353.0      | 32.0        |  |
| 74AC11138PWR | TSSOP        | PW              | 16   | 2000 | 353.0       | 353.0      | 32.0        |  |

## **PACKAGE MATERIALS INFORMATION**

www.ti.com 24-Jul-2025

#### **TUBE**



\*All dimensions are nominal

| Device       | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) |
|--------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| 74AC11138N   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| 74AC11138N   | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| 74AC11138N.A | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |
| 74AC11138N.A | N            | PDIP         | 16   | 25  | 506    | 13.97  | 11230  | 4.32   |



SOP



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.



SOF



#### NOTES: (continued)

- 5. Publication IPC-7351 may have alternate designs.
- 6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOF



#### NOTES: (continued)

- 7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 8. Board assembly site may have different recommendations for stencil design.



## D (R-PDS0-G16)

### PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



### **MECHANICAL DATA**

## NS (R-PDSO-G\*\*)

# 14-PINS SHOWN

#### PLASTIC SMALL-OUTLINE PACKAGE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Body dimensions do not include mold flash or protrusion, not to exceed 0,15.





SMALL OUTLINE PACKAGE



- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



## N (R-PDIP-T\*\*)

## PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated