# TMP61-Q1 Functional Safety FIT Rate and FMD ### 1 Overview This document contains information for the TMP61-Q1 (X1SON, TO-92S and SOT-5X3 package) to aid in a functional safety system design. Information provided are: - Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards - Component failure modes and their distribution (FMD) based on the primary function of the device The TMP61-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards. ## 2 Functional Safety Failure In Time (FIT) Rates This section provides Functional Safety Failure In Time (FIT) rates for TMP61-Q1 based on TI reliability testing. **Table 1. Component Failure Rates** | Category | Reference FIT Rate | Reference Virtual T <sub>J</sub> | |------------------------------------------|--------------------|----------------------------------| | Resistor, Si based thermistor linear PTC | 3 FIT | 40°C | The Reference FIT Rate derived from HTOL, ELFR & HAST qualification testing results using 0.7eV activation energy with 90% confidence level. The Reference Virtual $T_J$ (junction temperature) in Table 1 is based on the 40°C mean ambient temperatures from Siemens Norm SN 29500-4. Failure rates under operating conditions can be calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-4 section 4. ## 3 Failure Mode Distribution (FMD) The failure mode distribution estimation for TMP61-Q1 in Table 2 comes from the combination of common failure modes listed in standards such as IEC 61508 and IEC 61709 and from best engineering judgment. The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress. **Table 2. Die Failure Modes and Distribution** | Die Failure Modes | Failure Mode Distribution (%) | | |-------------------|-------------------------------|--| | Resistor Short | 0% | | | Resistor Open | 100% | | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated