# **DAC8531 Evaluation Module** # User's Guide #### **IMPORTANT NOTICE** Texas Instruments and its subsidiaries (TI) reserve the right to make changes to their products or to discontinue any product or service without notice, and advise customers to obtain the latest version of relevant information to verify, before placing orders, that information being relied on is current and complete. All products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment, including those pertaining to warranty, patent infringement, and limitation of liability. TI warrants performance of its products to the specifications applicable at the time of sale in accordance with TI's standard warranty. Testing and other quality control techniques are utilized to the extent TI deems necessary to support this warranty. Specific testing of all parameters of each device is not necessarily performed, except those mandated by government requirements. Customers are responsible for their applications using TI components. In order to minimize risks associated with the customer's applications, adequate design and operating safeguards must be provided by the customer to minimize inherent or procedural hazards. TI assumes no liability for applications assistance or customer product design. TI does not warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TI covering or relating to any combination, machine, or process in which such products or services might be or are used. TI's publication of information regarding any third party's products or services does not constitute TI's approval, license, warranty or endorsement thereof. Reproduction of information in TI data books or data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations and notices. Representation or reproduction of this information with alteration voids all warranties provided for an associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Resale of TI's products or services with <u>statements different from or beyond the parameters</u> stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service, is an unfair and deceptive business practice, and TI is not responsible nor liable for any such use. Also see: Standard Terms and Conditions of Sale for Semiconductor Products, www.ti.com/sc/docs/stdterms.htm Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 #### **EVM IMPORTANT NOTICE** Texas Instruments (TI) provides the enclosed product(s) under the following conditions: This evaluation kit being sold by TI is intended for use for **ENGINEERING DEVELOPMENT OR EVALUATION PURPOSES ONLY** and is not considered by TI to be fit for commercial use. As such, the goods being provided may not be complete in terms of required design-, marketing-, and/or manufacturing-related protective considerations, including product safety measures typically found in the end product incorporating the goods. As a prototype, this product does not fall within the scope of the European Union directive on electromagnetic compatibility and therefore may not meet the technical requirements of the directive. Should this evaluation kit not meet the specifications indicated in the EVM User's Guide, the kit may be returned within 30 days from the date of delivery for a full refund. THE FOREGOING WARRANTY IS THE EXCLUSIVE WARRANTY MADE BY SELLER TO BUYER AND IS IN LIEU OF ALL OTHER WARRANTIES, EXPRESSED, IMPLIED, OR STATUTORY, INCLUDING ANY WARRANTY OF MERCHANTABILITY OR FITNESS FOR ANY PARTICULAR PURPOSE. The user assumes all responsibility and liability for proper and safe handling of the goods. Further, the user indemnifies TI from all claims arising from the handling or use of the goods. Please be aware that the products received may not be regulatory compliant or agency certified (FCC, UL, CE, etc.). Due to the open construction of the product, it is the user's responsibility to take any and all appropriate precautions with regard to electrostatic discharge. EXCEPT TO THE EXTENT OF THE INDEMNITY SET FORTH ABOVE, NEITHER PARTY SHALL BE LIABLE TO THE OTHER FOR ANY INDIRECT, SPECIAL, INCIDENTAL, OR CONSEQUENTIAL DAMAGES. TI currently deals with a variety of customers for products, and therefore our arrangement with the user **is not exclusive**. TI assumes no liability for applications assistance, customer product design, software performance, or infringement of patents or services described herein. Please read the EVM User's Guide and, specifically, the EVM Warnings and Restrictions notice in the EVM User's Guide prior to handling the product. This notice contains important safety information about temperatures and voltages. For further safety concerns, please contact the TI application engineer. Persons handling the product must have electronics training and observe good laboratory practice standards. No license is granted under any patent right or other intellectual property right of TI covering or relating to any machine, process, or combination in which such TI products or services might be or are used. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 #### **EVM WARNINGS AND RESTRICTIONS** It is important to operate this EVM within the specified input and output ranges described in the EVM User's Guide. Exceeding the specified input range may cause unexpected operation and/or irreversible damage to the EVM. If there are questions concerning the input range, please contact a TI field representative prior to connecting the input power. Applying loads outside of the specified output range may result in unintended operation and/or possible permanent damage to the EVM. Please consult the EVM User's Guide prior to connecting any load to the EVM output. If there is uncertainty as to the load specification, please contact a TI field representative. During normal operation, some circuit components may have case temperatures greater than 60°C. The EVM is designed to operate properly with certain components above 60°C as long as the input and output ranges are maintained. These components include but are not limited to linear regulators, switching transistors, pass transistors, and current sense resistors. These types of devices can be identified using the EVM schematic located in the EVM User's Guide. When placing measurement probes near these devices during operation, please be aware that these devices may be very warm to the touch. Mailing Address: Texas Instruments Post Office Box 655303 Dallas, Texas 75265 Copyright © 2001, Texas Instruments Incorporated # **Preface** # **Read This First** #### About This Manual This user's guide describes the characteristics, operation, and the use of the DAC8531 Evaluation Module. It covers all pertinent areas involved to properly use this EVM board along with the devices that it supports. The physical PCB layout, schematic diagram, and circuit descriptions are included. ### How to Use This Manual | Th | is | d | OCI | um | ent | conta | ins | the | fol | low | ing | chap | ters: | |----|----|---|-----|----|-----|-------|-----|-----|-----|-----|-----|------|-------| | | | | | | | | | | | | | | | - ☐ Chapter 1 Overview - ☐ Chapter 2 Physical Description - ☐ Chapter 3 EVM Operation # Information About Cautions and Warnings This manual may contain cautions and warnings. This information is provided for your benefit and protection. Read each caution and warning carefully. This is an example of a caution statement. A caution statement describes a situation that could potentially damage your software or equipment. This is an example of a warning statement. A warning statement describes a situation that could potentially cause harm to <u>you</u>. #### Related Documentation From Texas Instruments To obtain a copy of any of the following TI documents, call the Texas Instruments Literature Response Center at (800) 477–8924 or the Product Information Center (PIC) at (972) 644–5580. When ordering, identify this manual by its title and literature number. Updated documents can also be obtained through our website at <a href="https://www.ti.com">www.ti.com</a>. | Data Sheets: | Literature Number: | |--------------|--------------------| | DAC8531 | SBAS192 | | DAC8501 | SBAS212 | | DAC7513 | SBAS157 | | DAC7512 | SBAS156 | | REF02 | PDS-1177 | | TPS6734 | SLVS127 | | OPA350 | PDS-1470 | | OPA177 | PDS-1081 | | SN74AHC74 | SCLS255 | | SN74ACT10 | SCAS526 | | SN74AHC08 | SCLS236 | | SN74AHC1G04 | SCLS318 | | SN74HC166 | SCLS117 | | SN74HC163 | SCLS298 | | | | #### **Application Reports:** TMS320C6000 EVM Daughterboard Interface SPRA478 # Questions About This or Other Data Converter EVM's If you have questions about this or other Texas Instruments Data Converter evaluation modules, feel free to e-mail the Data Converter Application Team at dataconvapps@list.ti.com. Include in the subject heading the product you have guestions or concerns with. # FCC Warning This equipment is intended for use in a laboratory test environment only. It generates, uses, and can radiate radio frequency energy and has not been tested for compliance with the limits of computing devices pursuant to subpart J of part 15 of FCC rules, which are designed to provide reasonable protection against radio frequency interference. Operation of this equipment in other environments may cause interference with radio communications, in which case the user at his own expense will be required to take whatever measures may be required to correct this interference. # **Contents** | 1 | EVM | Overvie | ew | 1-1 | |---|------|----------|--------------------------------------------------|------| | | 1.1 | Featur | es | 1-2 | | | 1.2 | Power | Requirements | 1-2 | | | | 1.2.1 | Supply Voltage | 1-2 | | | | 1.2.2 | Reference Voltage | 1-3 | | | 1.3 | EVM E | Basic Functions | 1-3 | | 2 | Phys | ical Des | scription | 2-1 | | | 2.1 | PCB L | ayout | 2-2 | | | 2.2 | Bill of | Materials | 2-7 | | 3 | EVM | Operati | ion | 3-1 | | | 3.1 | Stand- | -Alone DC Mode Test | 3-2 | | | | 3.1.1 | Factory Default | 3-2 | | | | 3.1.2 | Test Mode Operation | 3-2 | | | 3.2 | Host F | Processor Interface | 3-5 | | | | 3.2.1 | Signal Interface | 3-6 | | | | 3.2.2 | Host Processor Operation | 3-7 | | | | 3.2.3 | Bipolar Operation Using the DAC8531 | 3-9 | | | 3.3 | Jumpe | er Setting | | | | 3.4 | - | gnal Mapping | | | | | 3.4.1 | Daughterboard Connector Signal Mapping | 3-12 | | | | 3.4.2 | DSP and Microcontroller Connector Signal Mapping | | | | | 3.4.3 | DAC Output Connector | | | | 3.5 | Schem | natic Diagram | | # **Figures** | 1–1 | EVM Block Diagram | 1-4 | |------|------------------------------------------------------------------------|------| | 2–1 | Top Assembly | | | 2–2 | Bottom Assembly | | | 2–3 | Layer 1 (Silkscreen Top) | | | 2–4 | Layer 2 (Ground Plane) | | | 2–5 | Layer 3 (Power Plane) | | | 2–6 | Layer 4 (Silkscreen Bottom) | | | 2–7 | Top Paste | | | 2–8 | Bottom Paste | | | 2–9 | Drill Layer (Mechanical Specifications) | | | 3–1 | Switch SW2 and SW3 Mapping to the Data Input Register (16-Bit Version) | | | 3–2 | Switch SW3 Mapping to the Data Input Register (12-Bit Version) | | | 3–3 | Write Sequence Timing Diagram | | | 3–4 | Zero-Scale Output | | | 3–5 | Half-Scale Output | 3-5 | | 3–6 | Full-Scale Output | 3-5 | | 3–7 | Bipolar Operation With the DAC8531 | 3-9 | | 3–8 | DAC8531 Bipolar Output of Operation | 3-10 | | 3–9 | Daughterboard Connector Signal Mapping | 3-13 | | 3–10 | DSP and Microcontroller Signal Mapping | 3-14 | | | | | | Tak | oles | | | IGR | | | | 1–1 | List of DAC Devices Supported by This EVM | 1-2 | | 2–1 | Parts Lists | | | 3–1 | Factory Default Jumper Setting | 3-2 | | 3–2 | Modes of Operation for the DAC8531 | 3-3 | | 3–3 | Unity Gain Output Jumper Settings | | | 3–4 | Gain of Two Output Jumper Settings | 3-8 | | 3–5 | Capacitive Load Drive Output Jumper Settings | 3-9 | | 3–6 | Bipolar Operation Output Jumper Settings | 3-10 | | 3–7 | Jumper Setting Function | 3-11 | # Chapter 1 # **EVM Overview** This chapter presents a general overview of the DAC8531 evaluation module (EVM), and describes some of the factors that must be considered in using this module. | Topi | C Page | |------|-------------------------| | 1.1 | Features 1-2 | | 1.2 | Power Requirements 1-2 | | 1.3 | EVM Basic Functions 1-3 | #### 1.1 Features This EVM features the DAC8531 digital-to-analog converter. It was specifically designed for the DAC8531, but can also accommodate the DAC8501, DAC7513, and DAC7512. The digital-to-analog converter device that is installed onto the board determines the version of this EVM as shown in the table below. Although this EVM is shipped from factory with the DAC8531, the table below shows the different DAC devices that can be installed as an option to the user. Table 1-1. List of DAC Devices Supported by This EVM | EVM Version | Device Option | Channel | Installation | |-------------|---------------|---------|--------------| | 40 Dit | DAC7512 | 1 | Optional | | 12-Bit | DAC7513 | 1 | Optional | | 40 Dit | DAC8501 | 1 | Optional | | 16-Bit | DAC8531 | 1 | Default | Although the DAC was designed for single-supply operation, a bipolar output range is also possible by configuring the output op-amp circuit properly. This is discussed in detail in section 3.2.3. A 5-V precision voltage reference is provided as a default circuit reference for the DAC, but a connection terminal is also available as an option for an external voltage reference if desired. An 80-pin user interface connector that is SPRA711 compliant is included for the C6000 and C54X TI DSP users. A standard 20-pin header connector is also available for general microcontroller/microprocessor users. This EVM has a built-in dc test mode to easily check for board functionality, thus eliminating the arduous task of providing the digital data information for the DAC. A $3.5 \times 5$ mm breadboarding area is also provided in the EVM board. This will serve as a platform for any additional circuitry needed that the user deems necessary for further evaluating the DAC onboard or other experiments. # 1.2 Power Requirements The following sections describe the power requirements of this EVM. ### 1.2.1 Supply Voltage The dc power supply range for this EVM is from 3.3 V to 5.5 V connected to the J2–2 terminal and is referenced to ground through the J2–1 terminal. If the DAC bipolar mode operation is desired, then a separate $\pm 15$ V supply is required to provide the rails for the OPA177 op-amp that is used to generate the -5 V rail of the OPA350 op-amp. The 15-V supply connects through the J1–3 terminal, and the -15-V supply connects through the J1–1 terminal. The $\pm 15$ -V supply is referenced to ground through the J1–2 terminal. The EVM consumes approximately 700 mW at 5.5 V and approximately 500 mW at 3.3 V. If this EVM is used to connect to a DSP evaluation board through the common connectors, J6 and J7, the DSP evaluation board supplies the power for the EVM through J6 and J7. The jumper W9 is provided to allow the 3.3-V and 5.5-V supply to be selected individually by the user. #### Caution If using an external power supply via J2, remove jumper W9 to avoid potential damage to the DSP circuitry. On the other hand, if a DSP evaluation board is connected through the common connectors, J6 and J7, the external power supply via J2 must be disconnected. ### 1.2.2 Reference Voltage A 5-V precision reference voltage is provided through U15 or U16, whichever one is installed onboard, via jumper W14 by shorting pins 1 and 2. An adjustable 100-k $\Omega$ potentiometer, R29, is installed in series with a 20-k $\Omega$ resistor, R30, to allow the user to adjust the reference voltage to its desired settings. TP11 and TP12 are provided as well, to allow the user to connect an external reference source not to exceed 5 V dc. #### Caution When applying an external voltage reference through TP11, make sure that it does not exceed 5 V maximum. Otherwise, this will damage the U11 device, DUT. #### 1.3 EVM Basic Functions The DAC8531EVM is an evaluation platform for the serial input, rail-to-rail output, 12-bit and 16-bit digital-to-analog converters listed in Table 1–1. A built-in test circuit is provided to easily check the EVM board functionality at a 20-MHz serial clock rate. The dc self-test mode is performed by correctly setting the appropriate jumpers and simply turning the SW1 switch to the on position. Evaluating the DAC device in a more detailed manner can be accomplished with the use of any microprocessor capable of interfacing with standard SPI, QSPI, and Microwire, or DSP interfaces. A versatile three-wire serial interface is implemented to support all the standard interfaces mentioned earlier and can operate at clock rates up to 30 MHz. The 20-pin headers, J8, J9, and J10 are provided, as a means to channel all the necessary signals needed to interface a microprocessor/microcontroller or some of TI's older DSP starter kit to the DAC8531 EVM. These headers can also be used for customizing the user's processor interface or hooking up with pattern generators. For most of TI's DSP starter kits (DSKs) that support the common connector interface, the headers J6 and J7 mounted on the bottom side of the EVM board, are used to mate with the DSK's 80-pin common connector headers. Refer to the accompanying DSK manual for proper orientation. If the TI DSK does not map out correctly with the EVM's common connector headers, then a smart adapter, SPRA711 adapter, can be used. The smart adapter routes the necessary signals properly with ease by correctly configuring the adapter board for the DSK being used. A precision reference voltage is provided onboard, which can be adjusted to the user's preference through the R29 potentiometer. This sets the effective range of the DAC's output signal. The output of the DAC can be monitored through three different access points which are as follows: an SMA jack (J11), a test point (TP1), and also a header through pin 1 of J3. The 6-pin header, W13, provides different flavors of the DAC output, but requires the output op-amp, U12, to be configured correctly first for the desired waveform characteristic. Shorting pins 1 and 2 of W13 may allow the user to monitor the raw output of the DAC. A bipolar mode of operation is integrated into the EVM board through the output op-amp, U12. This option to operate in bipolar mode yields a rail-to-rail output voltage range of $\pm 5$ V maximum. Although the op-amp, U12, circuit is originally intended for bipolar operation, a single supply option can also be implemented by properly configuring the jumpers. A block diagram of the EVM is shown in Figure 1–1. Figure 1-1. EVM Block Diagram # Chapter 2 # **Physical Description** This chapter describes the physical characteristics and PCB layout of the EVM and lists the components used on the module. | To | pi | c Page | |----|----|-------------------| | 2 | .1 | PCB Layout | | 2 | .2 | Bill of Materials | # 2.1 PCB Layout The EVM is constructed on a four-layer printed circuit board using a copper-clad FR-4 laminate material. The printed circuit board has a dimensions of $147,828 \text{ mm} (5.82 \text{ inch}) \times 86,106 \text{ mm} (3.39 \text{ inch})$ , and the board thickness is 1,57 mm (0.062 inch). Figures 2–1 through 2–9 show the individual artwork layers. Figure 2-1. Top Assembly Figure 2–2. Bottom Assembly Figure 2-3. Layer 1 (Silkscreen Top) Figure 2–4. Layer 2 (Ground Plane) Figure 2–5. Layer 3 (Power Plane) Figure 2-6. Layer 4 (Silkscreen Bottom) Figure 2-7. Top Paste Figure 2–8. Bottom Paste Figure 2-9. Drill Layer (Mechanical Specifications) Notes: 1) PWB to be fabricated to meet or exceed IPC-6012, Class 2 standards and workmanship shall conform to IPC-A-600, Class 2—current revisions. - 2) Board material and construction to be UL approved and marked on the finished board. - 3) Laminate material: copper-clad FR-4 - 4) Copper weight: 1 oz finished—all layers - 5) Finished thickness: 0.062 ±0.010 inch - 6) Minimum plating thickness in through holes: 0.001 inch - 7) SMOBC/HASL - 8) LPI soldermask both sides using appropriate layer artwork: color = purple - 9) LPI silkscreen as required: color = white - 10) Vendor information to be incorporated on back side whenever possible. - 11) Minimum copper conductor width is 6 mils Minimum conductor spacing is 6 mils Minimum annular ring is 5 mils # 2.2 Bill of Materials Table 2–1. Parts Lists | Item No. | Qty. | Designator | Description | Manufacturer | Part Number | |----------|------|-----------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------|------------------------------------------------|------------------| | 1 | 22 | C1, C2, C3, C4,<br>C5, C6, C7, C8,<br>C9, C10, C11,<br>C12, C13, C14,<br>C15, C16, C17,<br>C18, C19, C20,<br>C45, C46 | 0.1-μF Multilayer ceramic capacitor | Panasonic or equivalent | ECJ3VB1C104K | | 2 | 3 | C24, C25, C26 | 0.1-μF Multilayer ceramic capacitor | Panasonic or equivalent | ECU-V1H103KBM | | 3 | 3 | C27, C28, C29 | 1-nF Multilayer ceramic capacitor | Panasonic or equivalent | ECU-V1H102JCH | | 4 | 4 | C30, C40, C41,<br>C42 | 1-μF Multilayer ceramic capacitor | Panasonic or equivalent | ECJ3YB1C105K | | 5 | 3 | C21, C22, C23 | 10-μF Multilayer ceramic<br>X5R capacitor | Kemet or equivalent | C1210C106K8PAC | | 6 | 2 | C43, C44 | 33-μF Aluminum electrolytic capacitor, size B | Panasonic or equivalent | ECEV1CA100SR | | 7 | 9 | C31, C32, C33,<br>C34, C35, C36,<br>C37, C38, C39 | 10-μF Aluminum electrolytic capacitor, size C | Panasonic or equivalent | ECEV1AA330SR | | 8 | 1 | D1 | Lumex SM LED, amber | Lumex or equivalent | CMD15-21VYC/TR8 | | 9 | 1 | D3 | Lumex SM LED, green | Lumex or equivalent | CMD15-21VGC/TR8 | | 10 | 1 | D2 | 40-V, 400-mV Schottky<br>diode (1N5817M) | Diodes, Inc. or equivalent | 1N5817M | | 11 | 1 | D4 | 5-V VBR transient voltage suppressors SMTZ | General Semiconductor Inc. or equivalent | SMBJ5.0A | | 12 | 2 | D5, D6 | 15-V VBR transient voltage suppressors SMTZ | General Semiconductor Inc. or equivalent | SMBJ15A | | 13 | 1 | J1 | 3-Terminal screw connector | Lumberg or equivalent | KRMZ3 | | 14 | 1 | J2 | 2-Terminal screw connector | Lumberg or equivalent | KRMZ2 | | 15 | 1 | J3 | 26-Pin IDC header | Samtec or equivalent | TSW-113-07-L-D | | 16 | 4 | J4, W10, W11,<br>W12 | 2-Position jumper, 0.1 inch spacing | Samtec or equivalent | TSW-102-07-L-S | | 17 | 1 | J5 | 4-Pin dual row header | Samtec or equivalent | TSW-104-07-L-D | | 18 | 2 | J6, J7 | 80-Pin 0.050 inch centers connector | Samtec | TFM-140-31-S-D-A | | 19 | 3 | J8. J9, J10 | 20-Pin IDC header | Samtec or equivalent | TSW-104-07-L-D | | 20 | 1 | J11 | SMA Jack (alternate parts:<br>MaCom #5002-5003-10/<br>Amphenol #901-144) | Lighthorse Technologies Inc. or equivalent | LTI-SASF54GT | | 21 | 1 | L1 | 15-μH Inductor<br>DO1608C-series, Coil Craft | Coil Craft/Inductor<br>Warehouse or equivalent | DO1608C-153 | | 22 | 5 | L2, L3, L4, L5,<br>L6 | 4.7-μH Inductor<br>DO1608C-series, Coil Craft | Coil Craft/Inductor<br>Warehouse or equivalent | DO1608C-472 | | 23 | 3 | R10, R27, R28 | 0-Ω, 1/4-W 1206 chip resistor | Panasonic or equivalent | ERJ-8GEY0R00V | | 24 | 6 | R16, R17, R18,<br>R19, R20, R21 | 33-Ω, 1/4-W 1206 chip resistor | Panasonic or equivalent | ERJ-8GEYJ330V | Table 2–1. Parts List (Continued) | Item No. | Qty. | Designator | Description | Manufacturer | Part Number | |----------|------|-----------------------------------------|----------------------------------------------|------------------------------------|-----------------| | 25 | 2 | R4, R24 | 510-Ω, 1/4-W 1206 chip resistor | Panasonic or equivalent | ERJ-8GEYJ511V | | 26 | 1 | R5 | 1-kΩ, 1/4-W, 1206 chip resistor | Panasonic or equivalent | ERJ-8GEYJ102V | | 27 | 3 | R6, R7, R15 | 4.7-kΩ, Panasonic<br>EXB-A/CTS 745 Series | Panasonic or equivalent | EXBA10P472J | | 28 | 1 | R26 | 4.99-kΩ, 1/4-W 1206 chip resistor | Panasonic or equivalent | ERJ-8ENF4991V | | 29 | 8 | R1, R2, R3, R8,<br>R9, R12, R13,<br>R14 | 10-k $\Omega$ , 1/4-W 1206 chip resistor | Panasonic or equivalent | ERJ-8ENF1002V | | 30 | 1 | R25 | 10-kΩ, Bourns 32X4W<br>series 5T Pot | Bourns or equivalent | 3214W-103E | | 31 | 1 | R30 | 20-kΩ, 1/4-W 1206 chip resistor | Panasonic or equivalent | ERJ-8ENF2002V | | 32 | 1 | R23 | 100-kΩ, 1/4-W 1206 chip resistor | Panasonic or equivalent | ERJ-8ENF1003V | | 33 | 2 | R11, R29 | 100-kΩ, Bourns 32X4W<br>series 5T Pot | | 3214W-104E | | 34 | 1 | R22 | 150-kΩ, 1/4-W 1206 chip resistor | Panasonic or equivalent | ERJ-8ENF1503V | | 35 | 1 | SW1 | 2-Position, 4-pin SPST slide switch | C&K/CTS or equivalent | TD02H0SK1 | | 36 | 2 | SW2, SW3 | 4-Position, 8-pin SPST slide switch | C&K/CTS or equivalent | TD04H0SK1 | | 37 | 7 | TP2, TP3, TP4,<br>TP5, TP6, TP7,<br>TP8 | Test point, single 0.025 inch pin | Keystone Electronics or equivalent | 5000 | | 38 | 5 | TP1, TP9, TP10,<br>TP11, TP12 | Turrent terminal test point | Cambion or equivalent | 180-7337-02-05 | | 39 | 2 | U1, U2 | SYN 4-bit CNT | Texas Instruments Incorporated | SN74HC163D | | 40 | 1 | U3 | Dual D PET FF RS CR | Texas Instruments Incorporated | SN74AHC74D | | 41 | 1 | U4 | Single inverter | Texas Instruments Incorporated | SN74AHC1G04DBVR | | 42 | 3 | U5, U6, U7 | 8-Bit parallel in, serial out shift register | Texas Instruments Incorporated | SN74HC166D | | 43 | 1 | U8 | Triple 3-input positive-NAND gate | Texas Instruments Incorporated | SN74ACT10D | | 44 | 1 | U9 | Quad NAND gate | Texas Instruments Incorporated | SN74HC08DR | | 45 | 1 | U11 | DAC8531 | Texas Instruments Incorporated | DAC8531E | | 46 | 1 | U12 | Operational amplifier | Texas Instruments Incorporated | OPA350UA | | 47 | 1 | U13 | TPS6734ID | Texas Instruments Incorporated | TPS6734ID | Table 2–1. Parts List (Continued) | Item No. | Qty. | Designator | Description | Manufacturer | Part Number | |----------|------|-------------------------------------------|------------------------------------------------------------|--------------------------------|---------------------| | 48 | 2 | U14, U15 | 5-V Precision voltage reference | Texas Instruments Incorporated | REF02AU | | 49 | 1 | U16 | 5-V Thaler precision voltage regulator | Thaler Corporation | VRE3050JS | | 50 | 1 | U17 | Operation amplifier | Texas Instruments Incorporated | OPA177GS | | 51 | 1 | W13 | 3-Pin dual row header | Samtec or equivalent | TSW-103-07-L-D | | 52 | 9 | W2, W3, W4,<br>W5, W6, W7.<br>S8, W9. S14 | 3-Position jumper, 0.01 inch spacing | Samtec or equivalent | TSW-103-07-LS | | 53 | 1 | X1 | 20-MHz Epson<br>programmable oscillator –<br>8002JC series | Epson or equivalent | SG-8002JC20.0M-PHBS | | 54 | 0 | DDB | DAC8531 EVM schematic file | Texas Instruments Incorporated | 6430514 | | 55 | 0 | PCA | DAC8531 EVM printed-circuit assembly | Texas Instruments Incorporated | 6430516 | | 56 | 1 | PWB | DAC8531 EVM family printed wiring board | Texas Instruments Incorporated | 6430515 | # **Chapter 3** # **EVM Operation** This chapter covers in detail the operation of the EVM to provide guidance to the user in evaluating the onboard DAC and how to interface the EVM to a specific host processor. Refer to the DAC8531 data sheet, SBAS192, for information about the serial interface and other related topics. The EVM board is factory tested and configured in such a way that it should work immediately in stand-alone dc mode with just the slide of a switch. | Topi | ic | Page | |------|--------------------------|------| | 3.1 | Stand-Alone Mode Test | 3-2 | | 3.2 | Host Processor Interface | 3-5 | | 3.3 | Jumper Setting | 3-11 | | 3.4 | I/O Signal Mapping | 3-12 | | 3.5 | Schematic Diagram | 3-14 | | | | | #### 3.1 Stand-Alone DC Mode Test The stand-alone mode (SAM) test is performed only in dc mode to quickly verify the EVM board for proper functionality. Apply a dc power source of 3.3 V to 5 V with the +supply connecting to J2–2 and referenced to J2–1. The power indicator light, D3, should illuminate (green) once the power is applied. To put the EVM board into stand-alone (or self-test) mode, the SW1B and SW1A switches must be on. The self-test indicator light, D1, should also illuminate to indicate that the EVM board is now in self-test mode. # 3.1.1 Factory Default The EVM board is set from the factory to the configuration listed in the table below to operate with a single supply and unity gain buffer output through U12. Table 3-1. Factory Default Jumper Setting | Reference | Jumper<br>Position | Function | |-----------|--------------------|---------------------------------------------------------------------------------------| | W2 | 1–2 | Serial data input from SAM circuit to the DAC data input pin, DIN | | W3 | 1–2 | Serial clock from SAM circuit to the DAC serial clock input pin, SCLK | | W4 | 1–2 | Frame sync signal from SAM circuit to the DAC sync input pin, SYNC | | W5 | 1–2 | SAM frame sync (FS) enabled for 24 SCLK cycles | | W6 | 1–2 | SAM data enabled for 24-bit serial data stream | | W7 | 1–2 | +Supply rail for U12 (signal conditioning circuit) | | W8 | 1–2 | GND for U12 | | W9 | OPEN | EVM power supply is not provided by the DSP starter kit (see Note). | | W10 | OPEN | U12 is configured for unity gain. | | W11 | OPEN | U12 is configured for unity gain. | | W12 | OPEN | Bipolar supply is not selected. | | W13 | 3–4 | DAC output signal is conditioned and directed to J11, J3-1, and TP1 output terminals. | | W14 | 1–2 | Adjustable onboard reference voltage is selected. | | J4 | OPEN | Enable parallel load of data inputs for U5, U6, and U7 | Note: Jumper must be removed if external power is applied to avoid damaging the DSP Starter Kit. ### 3.1.2 Test Mode Operation Briefly mentioned earlier, the switch bank SW1 provides control for the stand-alone mode of operation. Switch SW1B controls the start and stop of the SAM serial clock and SW1A controls the go signal for the SAM circuitry. When both switches are on, the self-test indicator light (yellow) turns on. Switch banks SW2 and SW3 provides the two control bits and the six MSB data bits for the 16-bit DAC. SW2A and SW2B is the control bit generator, which allows the DAC to be programmed into four separate modes of operation, see Table 3–2. SW2A and SW2B maps out to PD1 (DB17) and PD0 (DB16) respectively of the DAC data input register (16-bit version). Figure 3–1 shows the complete mapping of the respective switches to the data input register for either DAC8531 or DAC8501. SW3A and SW3B maps out to PD1 (DB13) and PD0 (DB12) respectively of the DAC data input register (12-bit version). Figure 3–2 shows it for the 12-bit version (DAC7512/13). Table 3–2. Modes of Operation for the DAC8531 | PD1 | PD0 | Operating Mode | |-----|-----|------------------------------------------------------| | 0 | 0 | Normal operation | | 0 | 1 | Power down mode with output of 1 $k\Omega$ to GND | | 1 | 0 | Power down mode with output of 100 k $\Omega$ to GND | | 1 | 1 | High-Z | Figure 3–1. Switch SW2 and SW3 Mapping to the Data Input Register (16-Bit Version) | D | B2 | 3 | | | | | | | | | | | | | | | | | | | | | | DB0 | |---|----|---|---|---|---|---|------------------------|------------|----------|----------|----------|----------|----------|----------|----|----|----|----|----|----|----|----|----|-----| | > | ( | Χ | Х | Х | Х | Χ | PD1 | PD0 | D15 | D14 | D13 | D12 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | ( | ) | 0 | 0 | 0 | 0 | 0 | SW2<br>A | SW2<br>B | SW2<br>C | SW2<br>D | SW3<br>A | SW3<br>B | SW3<br>C | SW3<br>D | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | | | | | | | CON <sup>-</sup><br>BI | TROL<br>TS | | | | BITS | | | | | | | | | | | | | Since there are only six switches (six MSBs) available to control the data bits, the maximum value that the data bits can be programmed to is limited to 0xFC00, which does not exactly match the full-scale range of the 16-bit DACs. This is intended purely for testing purposes and is done to limit the component count and save space, but still effectively shows that the DAC EVM is properly functioning. For the 12-bit version, there are only two bits available to control the data bits but is sufficient enough to check its functionality. Figure 3–2. Switch SW3 Mapping to the Data Input Register (12-Bit Version) | - | DB2 | 23 | | | | | | | | | | | | | | | | | | | | | | DB0 | |---|-----|----|---|---|---|---|----------|-----------|----------|----------|------------|----------|----------|----------|----|----|----|----|----|----|----|----|----|-----| | | Χ | Χ | Х | Х | Х | Х | D17 | D16 | D15 | D14 | PD1 | PD0 | D11 | D10 | D9 | D8 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | | 0 | 0 | 0 | 0 | 0 | 0 | SW2<br>A | SW2<br>B | SW2<br>C | SW2<br>D | SW3<br>A | SW3<br>B | SW3<br>C | SW3<br>D | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | - | | | | | | | Not u | sed for 1 | 2-bit ve | rsion | CONT<br>BI | - | DATA | BITS | | | | | | | | | | | In general, the 16-bit version and the 12-bit version are identical in operation with the exception of the number of SCLK periods and the size of their shift and data registers. With this in mind, this users guide will focus primarily on the 16-bit DAC operation only. The self-test mode only provides a 20-MHz SCLK for serial data transfers and emulates a DSP standard serial interface. The write sequence is initiated by asserting the SYNC line low and is held low for a period of 25 SCLKs. The serial data is clocked into the 24-bit shift register, MSB first from the D $_{\mbox{\scriptsize IN}}$ line, on the falling edge of SCLK. The last data bit is clocked in on the 24th falling edge (or 16th falling edge for a 12-bit DAC) of SCLK and the DAC is updated. At this point, the SYNC line is disabled for three SCLK cycles and the write sequence is again repeated. The timing diagram of the write sequence is shown in Figure 3–3. Figure 3-3. Write Sequence Timing Diagram The output of the DAC can be displayed with the use of an oscilloscope by probing either of the output terminals J11, J3-1, and TP1. Figure 3–4 shows the normal output for the first power up of the EVM from the factory (default configuration). This figure shows the zero-scale output of the DAC. Channel 1 presents the DAC output through a unity gain signal conditioning op-amp, U12. Channel 2 is the DAC output straight out of U11, pin 4, for comparison. Figure 3-4. Zero-Scale Output Figure 3–5 shows the half-scale output of the DAC as the switches are configured to send the data of 0x008000 to the DAC. Channel 1 presents the DAC output through a unity gain signal conditioning op-amp, U12, and channel 2 is the DAC output straight out of U11, pin 4, for comparison. Figure 3–6 shows the full-scale output of the DAC as the switches are configured to send the data of 0x00FC00 to the DAC. Channel 1 presents the DAC output through a unity gain signal conditioning op-amp, U12, and channel 2 is the DAC output straight out of U11, pin 4, for comparison. Figure 3-6. Full-Scale Output ### 3.2 Host Processor Interface This section describes the operation using a host processor, such as a DSP or a microcontroller, to interface with the EVM. The daughterboard connectors, J6 and J7, are incorporated into the EVM for direct plug-in to a DSP development board or starter kit that supports a common connector interface. However, J8, J9, and J10 headers are provided to allow the user to customize their interface cable to suit their system configuration. If the DSP development board or starter kit is used to interface with the EVM board through the common connector, then supply power to the EVM must be selected through W9. A voltage supply of 5 V or 3.3 V can be selected depending on the overall system's requirement. When operating the EVM in the host processor mode of testing, make sure to slide the switches, SW1A and SW1B, to the off position. This will ensure that the clock and all other digital devices onboard are idled and will not emit switching noise or any other noise related to the digital parts onboard. ## 3.2.1 Signal Interface There are three signals that are essential in the successful operation of the DAC, which will be covered in detail in this section. These three serial interface signals are SCLK, $\overline{\text{SYNC}}$ , and $\text{D}_{\text{IN}}$ , and are compatible with $\text{SPI}^{\text{TM}}$ , $\text{QSPI}^{\text{TM}}$ , Microwire $^{\text{TM}}$ , and most DSP serial interfaces. #### 3.2.1.1 Serial Clock (SCLK) The serial input clock, SCLK, has a maximum frequency of 30 MHz to be compatible with high-speed processors. The DSP development board or starter kit when mated with the EVM through the daughterboard connector must provide the external clock source. The external clock source signal is fed through J7 pin 33 and is routed to the DAC, U11, pin 6, through W3 by shorting pins 2 and 3. The header, J10, pin 3 can also be used to feed the external clock source when using another type of processor or microcontroller that does not support the common connector scheme, but supports the serial interface protocol. ### 3.2.1.2 Synchronization Signal (SYNC) The SYNC signal synchronizes the stream of data with the serial clock and marks the start of the write sequence. When the SYNC line is brought low, the first falling edge of SCLK is the start of the valid data. The SYNC line must be held low for at least 24 SCLK cycles for the write sequence to complete, and the DAC is updated on the 24th falling edge of SCLK. If the SYNC line is brought high before the 24th falling edge of SCLK, the shift register is reset and the write sequence is terminated or becomes invalid. The DAC is not updated as well. In essence, this can serve as an interrupt signal to the DAC. The external SYNC signal is fed through J7, pin 35, and is routed to the DAC, U11 pin 5, through W4 by shorting pins 2 and 3. The header, J10, pin 11 can also be used to feed the external SYNC signal when using another type of processor or microcontroller that does not support the common connector scheme, but supports the serial interface protocol. For the lowest power operation of the device, the SYNC line should be idled low between write sequences because the SYNC buffer draws more current when the SYNC signal is high than it does when it is low. Just before another write sequence is desired, the SYNC line must be brought high for a minimum of 33 ns so that a falling edge of the SYNC can initiate the next write sequence. ### 3.2.1.3 Serial Data Input (D<sub>IN</sub>) The serial data input is clocked into the 24-bit shift register from the $D_{IN}$ line on the falling edge of SCLK. The data is shifted in starting with the MSB and only 18 of the 24 bits are valid. The first 6 MSB are ignored and bits 17 (PD1) and 16 (PD0) are extracted to determine the DACs mode of operation (see Table 3–2). The remaining 16 bits are data bits which are transferred to the DAC register on the 24th falling edge of SCLK. The external $D_{\mbox{IN}}$ signal is fed through J7, pin 36, and is routed to the DAC, U11, pin 7, through W2 by shorting pins 2 and 3. The header, J10, pin 7, can also be used to feed the external $D_{\mbox{IN}}$ signal when using another type of processor or microcontroller that does not support the common connector scheme, but supports the serial interface protocol. ### 3.2.2 Host Processor Operation The host processor basically drives the DAC, so the DACs proper operation depends on the successful configuration between the host processor and the EVM board, and of course a properly written code to run the DAC. The EVM incorporates four different options for the DAC output through an operational amplifier, U12. This requires some jumper setting configuration, particularly around the op-amp (U12) circuitry, and other required equipment needed. Each option is discussed individually in the next subsections. Regardless, the raw output of the DAC can be probed through W13 pin 2 so that it can be compared with the output of U12 if necessary. The output terminals J11, J3-1 and TP1 can be used to monitor the raw output of the DAC by shorting pins 1 and 2 of W13. ### 3.2.2.1 Unity Gain Output (Default Mode) The EVM is shipped with the unity-gain output as its default configuration mode. The buffered output should closely match the raw output of the DAC with maybe some slight distortion because of the feedback resistor and capacitor. The user can tailor the feedback circuit to closely match their desired wave shape by simply desoldering R3 and C27 and replacing it with the desired values. Also R3 and C27 can be eliminated altogether and a $0-\Omega$ resistor soldered in replacement of R3, if desired. Table 3–3 shows the jumper settings relating to the unity gain configuration of the output buffer. Table 3-3. Unity Gain Output Jumper Settings | Reference | Jumper<br>Setting | Function | |-----------|-------------------|-------------------------------------------------------------| | W7 | 1–2 | + Rail of the op-amp supplied by $V_{\mbox{CCA}}$ | | W8 | 1–2 | - Rail of the op-amp tied to analog GND | | W10 | Open | Disconnect V <sub>REF</sub> from negative input of op-amp | | W11 | Open | Disconnect negative input of op-amp from GND | | W13 | 3–4 | Buffered output of DAC is channeled to the output terminals | ## 3.2.2.2 Output Gain of Two If the EVM is operating at 3.3 V and there is a need for the DAC output to maintain a 5-V peak level, than this configuration can be implemented. Table 3-4 shows the proper jumper settings for a $2\times$ gain output of the DAC. Table 3–4. Gain of Two Output Jumper Settings | Reference | Jumper<br>Setting | Function | |-----------|-------------------|--------------------------------------------------------------------------------------------------------| | W7 | 2–3 | Select 5 V for the positive rail supply of the op-amp if W12 is closed | | W8 | 1–2 | Negative rail of the op-amp tied to analog GND | | W10 | Open | Disconnect V <sub>REF</sub> from negative input of op-amp | | W11 | Close | Provides a 2× gain output for the op-amp | | W12 | Close | Supplies the constant 5 V to the positive rail of the op-amp if W7, pins 2 and 3, are shorted together | | W13 | 3–4 | Buffered output of DAC is channeled to the output terminals | The reference voltage must be set such that the output voltage range of the DAC does not exceed the positive rail supply of the op-amp, U12. Otherwise the output of the op-amp, U12, will be clipped. $V_{CCA}$ can be used also to supply the positive rail of the op-amp by shorting pins 1 and 2 of W7. With this configuration, the effective output of the op-amp will be at a maximum of $V_{CCA}$ . The reference voltage must also be set to $V_{CCA}/2$ . #### 3.2.2.3 Capacitive Load Driving Another output configuration option is to drive a wide range of capacitive loads. However, all op-amps under certain conditions may become unstable depending on the op-amp configuration, gain, and load value. These are just a few factors that can affect op-amp stability performance and should be considered during implementation. In unity gain, the OPA350 op-amp, U12, performs very well with very large capacitive loads. Increasing the gain enhances the amplifier's ability to drive even more capacitance, and by adding a load resistor improves the capacitive load drive capability. Table 3–5 shows the jumper setting configuration for a capacitive load drive. | Table 2 F | Canacitiva | Load Drive | O. 14m. 14 | Lunanau Cattinaia | |------------|------------|------------|------------|-------------------| | าสมาย ง–ง. | Cabacilive | LUAU DIIVE | Oulbul , | Jumper Settings | | Reference | Jumper<br>Setting | Function | |-----------|--------------------|--------------------------------------------------------------------------------------------------------| | W7 | 2–3 | Select 5 V for the positive rail supply of the op-amp if W12 is closed | | W8 | 1–2 | Negative rail of the op-amp tied to analog GND | | W10 | Open | Disconnect V <sub>REF</sub> from negative input of op-amp | | W11 | Open<br>(see Note) | Disconnect R12 (see Note) | | W12 | Close | Supplies the constant 5 V to the positive rail of the op-amp if W7, pins 2 and 3, are shorted together | | W13 | 5–6 | Buffered output of DAC is channeled to the output terminals | **Note:** If there is a need to incrementally adjust the capacitive load output, replace R12 with a capacitor with the desired capacitance value and close W11. ## 3.2.3 Bipolar Operation Using the DAC8531 Although the DAC8531 has been designed for single-supply operation, the bipolar output of operation is implemented using the circuit shown in Figure 3–7. The output of the circuit is an output voltage range of $\pm V_{\mbox{\scriptsize REF}}$ . The rail-to-rail operation at the amplifier output is achievable using an OPA350 as the output amplifier. Figure 3-7. Bipolar Operation With the DAC8531 The EVM requires an additional $\pm 15$ -V power supply to provide the supply rails for the OPA177 op-amp, U17. The $\pm 15$ -V supply is provided through the J1 connector of the EVM. The 15 V is attached to J1-3 terminal and the -15 V is attached to J1-1 terminal. The $\pm 15$ -V supplies are referenced to J1-2 terminal. The OPA177 op-amp is specifically used to generate the –5-V supply voltage for the negative rail of the OPA350 op-amp circuit, U12. The bipolar configuration is accomplished by following the correct jumper settings according to Table 3–6. | Table 3–6. Big | oolar Operation | Output Jumper | <sup>r</sup> Settings | |----------------|-----------------|---------------|-----------------------| | | | | | | Reference | Jumper<br>Setting | Function | |-----------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------| | W7 | 2–3 | Select 5 V for the positive rail supply of U12 if W12 is closed | | W8 | 2–3 | Select –5 V for the negative supply rail of U12 if W12 is closed | | W10 | Closed | Connect V <sub>REF</sub> to the negative input of op-amp for negative biasing | | W11 | Open | Disconnect R12 | | W12 | Close | Supplies the constant 5 V to the positive rail of U12 and is also fed into the negative input of U17 to generate an output voltage of $-5$ V. | | W13 | 3–4 | Buffered output of DAC is channeled to the output terminals | An example in Figure 3–8 shows the sinusoid signal in channel 1 being amplified within the range of $\pm V_{REF}$ shown in channel 2. The reference voltage, $V_{REF}$ , is set to 5 V, which is then supplied to the negative input of U12 to bias the circuit to its negative rail. This provides an output of $\pm 5$ V with 0000h corresponding to a -5-V output and FFFFh corresponding to 5-V output. The output voltage for any input code can be calculated as follows: $$V_{O} = \left[V_{REF} \times \left(\frac{D}{65536}\right) \times \left(\frac{R1 + R2}{R1}\right) - VREF \times \left(\frac{R2}{R1}\right)\right]$$ where D represents the input code in decimal (0 - 65536). With $$V_{REF} = 5 \text{ V}$$ , $R1 = R2 = 10 \text{ k}\Omega$ : $$V_{O} = \left(\frac{10 \times D}{65536}\right) - 5 V$$ Figure 3-8. DAC8531 Bipolar Output of Operation Similarly, adjusting the $V_{REF}$ voltage to any desired value less than 5 V produces a voltage output range of $\pm V_{REF}$ . # 3.3 Jumper Setting The table below lists the function of each jumper on the EVM. Table 3–7. Jumper Setting Function | Reference | Jumper<br>Setting | Function | |-----------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------| | W2 | 1 3 | Enables the stand-alone mode SDI to route to the DAC8531 D <sub>IN</sub> pin. | | VVZ | 1 3 | Enables the user interface SDI to route to the DAC8531 D <sub>IN</sub> pin | | W3 | 1 3 | Enables the stand-alone mode SCLK to route to the DAC8531 SCLK pin. | | WS | 1 3 | Enables the user interface SCLK to route to the DAC8531 SCLK pin. | | W4 | 1 3 | Enables the stand-alone mode FS to route to the DAC8531 SYNC pin. | | VV4 | 1 3 | Enables the user interface FS to route to the DAC8531 SYNC pin. | | N/F | 1 3 | Generates a SYNC signal for stand-alone mode after 24 SCLK cycles (default mode). | | W5 | 1 3 | Generates a SYNC signal for stand-alone mode after 16 SCLK cycles (used only for 12-bit DACs described in table 1–1). | | W6 | 1 3 | Provides 24-bit serial data for stand-alone mode when DAC8531 or DAC8501 is installed in the EVM. | | VVO | 1 3 | Provides 16-bit serial data for stand-alone mode when DAC7512 or DAC7513 is installed in the EVM. | | W7 | 1 3 | Supplies V <sub>CCA</sub> to the positive rail of U12. | | VV7 | 1 3 | Supplies a constant 5 V to the positive rail of U12 provided W12 is closed. | | W8 | 1 3 | Ties the negative rail of U12 to AGND. | | VVO | 1 3 | Supplies a constant –5 V to the negative rail of U12 provided W12 is closed and a ±15 V supply is applied to the EVM board through J1 terminal. | | W9 | 1 3 | EVM board is powered by a 3.3-V supply from the DSP through a common connector if a DSK is used. Read caution in Section 1.2.1 when setting jumper. | | VV9 | 1 3 | EVM board is powered by a 5-V supply from the DSP through a common connector if a DSK is used. Read caution in Section 1.2.1 when setting jumper. | **Legend:** • • Indicates the corresponding pins that are shorted or closed. Table 3–7. Jumper Setting Function (Continued) | Reference | Jumper<br>Setting | Function | |-----------|-------------------|----------------------------------------------------------------------------------------------------------------------------------| | | • • | Disconnects V <sub>REF</sub> from the negative input terminal of U12. | | W10 | •• | Allows V <sub>REF</sub> to be routed to the negative input terminal of U12 for bipolar operation. | | W11 | • • | Disconnect the negative terminal of U12 to AGND. | | VVII | •• | Allow a 2× gain output in unipolar mode. | | W12 | •• | Disconnects 12-V supply to U15 or R22 and R23 voltage divider circuit. | | VVIZ | •• | Connects 12-V supply to U15 or R22 and R23 voltage divider circuit. | | | 2 4 6 | Routes the raw output of the DAC8531 to the TP1 test point, J3-1, and J11 output terminals. | | W13 | 2 4 6 | Routes the output of U12 to the TP1 test point, J3-1 and J11 output terminals. Used for unipolar and bipolar modes of operation. | | | 2 4 6 | Routes the output of U12 to the TP1 test point, J3-1 and J11 output terminals. Used for capacitive load driving. | | W14 | 1 3 | Routes the adjustable onboard reference voltage to the DAC8531 V <sub>REF</sub> pin. | | VV 14 | 1 3 | Routes the adjustable user supplied reference voltage to the DAC8531 $V_{REF}$ pin. | **Legend:** • • Indicates the corresponding pins that are shorted or closed. # 3.4 I/O Signal Mapping Figure 3–9 and Figure 3–10 shows the I/O signals with respect to their connectors/headers. # 3.4.1 Daughterboard Connector Signal Mapping Figure 3–9 describes the essential signals from the DSK boards that are brought out through the common connectors which mates with the daughterboard connectors J6 and J7. Figure 3-9. Daughterboard Connector Signal Mapping # 3.4.2 DSP and Microcontroller Connector Signal Mapping Figure 3–10 describes the essential signals for the serial interface using a host processor DSP or microcontroller. Basically, three headers J8, J9, and J10 are used so that the user can build a customized 20-pin ribbon cable to plug into the J9 header and easily route the signals using the wire wrap and jumper method. This can be achieve by properly identifying the signals from the 20-pin custom cable and connecting each to the corresponding signals indicated in the odd-numbered pins of header J10. Figure 3–10. DSP and Microcontroller Signal Mapping # 3.4.3 DAC Output Connector The DAC output is routed to the J3 pin 1 header as well as the J11 SMA jack. # 3.5 Schematic Diagram The following pages show the complete schematic diagram of the DAC8531 evaluation module board.