# Functional Safety Information # LMC7101Q-Q1 # Functional Safety FIT Rate, FMD and Pin FMA #### **Table of Contents** | 1 Overview | | |-------------------------------------------------|--| | 2 Functional Safety Failure In Time (FIT) Rates | | | 3 Failure Mode Distribution (FMD) | | | 4 Pin Failure Mode Analysis (Pin FMA) | | | 5 Revision History | | | O NOVISION THISTOTY | | #### **Trademarks** All trademarks are the property of their respective owners. #### 1 Overview This document contains information for the LMC7101Q-Q1 (DBV (SOT-23, 5) package) to aid in a functional safety system design. Information provided are: - Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards - · Component failure modes and distribution (FMD) based on the primary function of the device - Pin failure mode analysis (pin FMA) Figure 1-1 shows the device functional block diagram for reference. Figure 1-1. Functional Block Diagram The LMC7101Q-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards. # 2 Functional Safety Failure In Time (FIT) Rates This section provides functional safety failure in time (FIT) rates for the LMC7101Q-Q1 based on two different industry-wide used reliability standards: - Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 - Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2 Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) | |------------------------------|------------------------------------------| | Total component FIT rate | 5 | | Die FIT rate | 3 | | Package FIT rate | 2 | The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11: - · Mission profile: Motor control from table 11 or figure 16 - · Power dissipation: 28mW - Climate type: World-wide table 8 or figure 13 - Package factor (lambda 3): From table 17b or figure 15 - Substrate material: FR4EOS FIT rate assumed: 0 FIT Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2 | Table | Category | Reference FIT Rate | Reference Virtual T <sub>J</sub> | |-------|-------------------------------------------|--------------------|----------------------------------| | 5 | CMOS, BICMOS<br>Digital, analog, or mixed | 20 FIT | 55°C | The reference FIT rate and reference virtual $T_J$ (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4. # 3 Failure Mode Distribution (FMD) The failure mode distribution estimation for the LMC7101Q-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment. The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress. Table 3-1. Die Failure Modes and Distribution | Die Failure Modes | Failure Mode Distribution (%) | |-----------------------------------------------------------|-------------------------------| | Output open (Hi-Z) | 20 | | Output saturate high | 25 | | Output saturate low | 25 | | Output functional, not in specification voltage or timing | 30 | ### 4 Pin Failure Mode Analysis (Pin FMA) This section provides a failure mode analysis (FMA) for the pins of the LMC7101Q-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios: - Pin short-circuited to ground (see Table 4-2) - Pin open-circuited (see Table 4-3) - Pin short-circuited to an adjacent pin (see Table 4-4) - Pin short-circuited to supply (see Table 4-5) Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1. | Table 4-1. | TI Class | sification | of Failure | <b>Effects</b> | |------------|----------|------------|------------|----------------| | | | | | | | Class | Failure Effects | |-------|--------------------------------------------------------------| | А | Potential device damage that affects functionality. | | В | No device damage, but loss of functionality. | | С | No device damage, but performance degradation. | | D | No device damage, no impact to functionality or performance. | Figure 4-1 shows the LMC7101Q-Q1 pin diagram. For a detailed description of the device pins, see the *Pin Configuration and Functions* section in the LMC7101Q-Q1 data sheet. Figure 4-1. Pin Diagram Following are the assumptions of use and the device configuration assumed for the pin FMA in this section: - · Short Circuit to Power and Short Circuit to Supply mean short to V+ - Short Circuit to GND and Short Circuit to Ground mean short to V- - V+ is equivalent to VCC - V– is equivalent to VEE Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | OUT | 1 | Depending on the circuit configuration, the device is likely to be forced into a short-circuit condition with the OUT voltage ultimately forced to the V– voltage. Prolonged exposure to short-circuit conditions can result in long-term reliability issues. | А | | V+ | 2 | Op-amp supplies are shorted together, leaving the V+ pin at some voltage between the V+ and V– sources (depending on the source impedance). | Α | | IN+ | 3 | Device common-mode is tied to the negative rail. Depending on the circuit configuration, the output likely does not respond because the device is in an invalid common-mode condition. | С | | IN- | 4 | The device does not receive negative feedback. Depending on the circuit configuration, the output most likely moves to the negative supply. | В | Revision History Www.ti.com #### Table 4-3. Pin FMA for Device Pins Open-Circuited | Table 4 of the hint for Bottoo I me open en canca | | | | | |---------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--| | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | | | OUT | 1 | No negative feedback or ability for OUT to drive the application. | В | | | V+ | 2 | Positive supply is left floating. The op amp ceases to function because no current can source or sink to the device. | Α | | | IN+ | 3 | Device common-mode is disconnected. The op amp is not provided with common-mode bias, and the device output can result at the positive or negative rail. The IN+ pin voltage can result at the positive or negative rail because of leakages on the ESD diodes. | В | | | IN- | 4 | The inverting pin of the op amp is left floating. Negative feedback is not provided to the device and can result in the device output moving between the positive and negative rails. The IN– pin voltage likely ends up at the positive or negative rail because of leakage on the ESD diodes. | В | | | V- | 5 | Negative supply is left floating. The op amp ceases to function because no current can source or sink to the device. | В | | ### Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | Pin Name | Pin No. | Shorted to | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | OUT | 1 | V+ | Depending on the circuit configuration, the device is likely to be forced into a short-circuit condition with the OUT voltage ultimately forced to the V+ voltage. Prolonged exposure to short-circuit conditions can result in long-term reliability issues. | А | | V+ | 2 | IN+ | Depending on the circuit configuration, the application is likely not to function because device common-mode voltage is connected to V+. | В | | IN+ | 3 | IN- | Both inputs are tied together. Depending on the offset of the device, the output voltage likely moves to near midsupply. | D | | IN- | 4 | V– | The device does not receive negative feedback. Depending on the circuit configuration, the output most likely moves to the negative supply. | В | | V- | 5 | OUT | Depending on the circuit configuration, the device is likely to be forced into a short-circuit condition with the V– voltage ultimately forced to the OUT voltage. Prolonged exposure to short-circuit conditions can result in long-term reliability issues. | A | #### Table 4-5. Pin FMA for Device Pins Short-Circuited to Supply | Pin Name | Pin No. | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |----------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | OUT | 1 | Depending on the circuit configuration, the device can be forced into a short-circuit condition with the OUT voltage ultimately forced to the V+ voltage. Prolonged exposure to short-circuit conditions can result in long-term reliability issues. | А | | IN+ | 3 | Depending on the circuit configuration, the application is likely not to function because device common-mode voltage is connected to IN+. | В | | IN- | 4 | The device does not receive negative feedback. Depending on the noninverting input voltage and circuit configuration, the output most likely moves to the negative supply. | В | | V- | 5 | Op-amp supplies are shorted together, leaving the V– pin at some voltage between the V– and V+ sources (depending on the source impedance). | А | ### **5 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |-------------|----------|-----------------| | August 2025 | * | Initial Release | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated