## Functional Safety Information ## LM644xx-Q1 # Functional Safety FIT Rate, FMD and Pin FMA #### **Table of Contents** | Overview | | |-----------------------------------------------|----| | Functional Safety Failure In Time (FIT) Rates | | | Failure Mode Distribution (FMD) | | | Pin Failure Mode Analysis (Pin FMA) | | | Revision History. | | | ' INGVISION I NISIONY | !\ | #### 1 Overview This document contains information for LM644xx-Q1 (WQFN package) to aid in a functional safety system design. Information provided are: - Functional safety failure in time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards - Component failure modes and their distribution (FMD) based on the primary function of the device - Pin failure mode analysis (pin FMA) Figure 1-1 shows the device functional block diagram for reference. Figure 1-1. Functional Block Diagram LM644xx-Q1 was developed using a quality-managed development process, but was not developed in accordance with the IEC 61508 or ISO 26262 standards. #### 2 Functional Safety Failure In Time (FIT) Rates This section provides functional safety failure in time (FIT) rates for LM644xx-Q1 based on two different industry-wide used reliability standards: - Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 - Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2 Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) | |------------------------------|------------------------------------------| | Total component FIT rate | 17 | | Die FIT rate | 4 | | Package FIT rate | 13 | The failure rate and mission profile information in Table 2-1 comes from the reliability data handbook IEC TR 62380 / ISO 26262 part 11: Mission profile: Motor control from table 11 Power dissipation: 1250mWClimate type: World-wide table 8Package factor (lambda 3): Table 17b Substrate material: FR4EOS FIT rate assumed: 0 FIT Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2 | Table | Category | Reference FIT Rate | Reference Virtual T <sub>J</sub> | |-------|---------------------------------------------------|--------------------|----------------------------------| | 5 | CMOS/BICMOS ASICs analog and mixed = < 50V supply | 25 | 55°C | The reference FIT rate and reference virtual $T_J$ (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4. #### 3 Failure Mode Distribution (FMD) The failure mode distribution estimation for LM644xx-Q1 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity, and from best engineering judgment. The failure modes listed in this section reflect random failure events and do not include failures resulting from misuse or overstress. Table 3-1. Die Failure Modes and Distribution | Die Failure Modes | Failure Mode Distribution (%) | |----------------------------------------------------|-------------------------------| | SW no output | 50 | | SW output not in specification - voltage or timing | 40 | | SW power FET stuck on | 5 | | PGOOD false trip, fails to trip | 5 | The FMD in Table 3-1 excludes short circuit faults across the isolation barrier. Faults for short circuit across the isolation barrier can be excluded according to ISO 61800-5-2:2016 if the following requirements are fulfilled: - 1. The signal isolation component is OVC III according to IEC 61800-5-1. If a SELV/PELV power supply is used, pollution degree 2/OVC II applies. All requirements of IEC 61800-5-1:2007, 4.3.6 apply. - 2. Measures are taken to ensure that an internal failure of the signal isolation component cannot result in excessive temperature of its insulating material. Creepage and clearance requirements should be applied according to the specific equipment isolation standards of an application. Care should be taken to maintain the creepage and clearance distance of a board design to ensure that the mounting pads of the isolator on the printed-circuit board do not reduce this distance. #### 4 Pin Failure Mode Analysis (Pin FMA) This section provides a Failure Mode Analysis (FMA) for the pins of the LM644xx-Q1. The failure modes covered in this document include the typical pin-by-pin failure scenarios: - Pin short-circuited to ground (see Table 4-2) - Pin open-circuited (see Table 4-3) - Pin short-circuited to an adjacent pin (see Table 4-4) - Pin short-circuited to supply (see Table 4-5) Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1. Table 4-1. TI Classification of Failure Effects | Class | Failure Effects | |-------|--------------------------------------------------------------| | Α | Potential device damage that affects functionality. | | В | No device damage, but loss of functionality. | | С | No device damage, but performance degradation. | | D | No device damage, no impact to functionality or performance. | Figure 4-1, Figure 4-2, and Figure 4-3 show the LM644xx-Q1 pin diagrams. For a detailed description of the device pins please refer to the *Pin Configuration and Functions* section in the LM644xx-Q1 data sheet. Figure 4-1. Dual Pin Diagram Figure 4-2. Single Primary Pin Diagram Figure 4-3. Single Secondary Pin Diagram Following are the assumptions of use and the device configuration assumed for the pin FMA in this section: • Application circuit, per the LM644A2-Q1 data sheet is used. 6 #### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground | Pin Name | Pin No | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |-------------|--------|---------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | VIN2 | 1 | VOUT = 0V. | В | | CB2 | 2 | VOUT = 0V. | В | | SW2 | 3 | Potential damage to high-side FET. | А | | PGND3 | 4 | Normal operation. | D | | SW1 | 5 | Potential damage to high-side FET. | А | | CB1 | 6 | VOUT = 0V. | В | | VIN1 | 7 | VOUT = 0V. | В | | SERIES_CAP1 | 8 | Series capacitor is shorted internally. Device bypassing capacitance increases as two-series capacitors become single capacitor. | D | | PGND1 | 9 | Normal operation. | D | | SYNC | 10 | Normal operation for PFM mode. | С | | PG1 | 11 | Loss of power good flag. | В | | MODE | 11 | Normal operation for PFM mode. | С | | EN1 | 12 | Device is disabled. | С | | BIAS/VOSNS1 | 13 | VOUT1 = 0V short circuit. | В | | FB1 | 14 | If configured as 3.3V fixed, normal operation. If configured for other Vout, then Vout1 is out of specification and outputs 3.3V. | В | | VCC | 15 | Device is disabled. | В | | AGND | 16 | Normal operation. | D | | RT | 17 | VOUT = 0V. No switching. | В | | FB2 | 18 | If configured as 3.3V fixed, normal operation. If configured for other Vout, then Vout2 is out of specification and outputs 3.3V. | В | | SS | 18 | VOUT = 0V. | В | | VOSNS2 | 19 | VOUT2 = 0V, if FB2 = VCC or GND. | B/C | | COMP | 19 | VOUT = 0V. | В | | EN2 | 20 | Second channel is disabled. | В | | CONFIG | 21 | Device is configured as dual output voltage. | В | | PG2 | 22 | Loss of power good flag. | | | SYNCOUT | 22 | If primary, secondary, and tertiary devices do not switch. If secondary or tertiary device does not switch. If tertiary, no effect. | | | PGND2 | 23 | Normal operation. | D | | SERIES_CAP2 | 24 | Series capacitor is shorted internally. Device bypassing capacitance increases as two-series capacitors become single capacitor. | D | | PGND | 25 | Normal operation. | D | #### Table 4-3. Pin FMA for Device Pins Open-Circuited | VIN2 1 VOUT2 = 0V. CB2 2 VOUT2 collapses under load as FET gate voltage is not enough to fully enhance. Dan occur if current is pulled from switch. SW2 3 VOUT2 = 0V. PGND3 4 Normal operation. SW1 5 VOUT1 = 0V. CB1 6 VOUT1 collapses under load as FET gate voltage is not enough to fully enhance. Dan occur if current is pulled from switch. VIN1 7 VOUT1 = 0V. SERIES_CAP1 8 Normal operation. PGND1 9 Normal operation. SYNC 10 Device can toggle between PFM and PWM modes. PG1 11 Loss of power good flag. MODE 11 Device can toggle between PFM and PWM modes. EN1 12 Loss of disable function. BIAS/VOSNS1 13 If in fixed output configuration, Vout is greater than set point. If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. VCC 15 Part can turn on and off as VCC UVLO is triggered. | | fect<br>ass | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-------------| | current is pulled from switch. SW2 3 VOUT2 = 0V. PGND3 4 Normal operation. SW1 5 VOUT1 = 0V. CB1 6 VOUT1 collapses under load as FET gate voltage is not enough to fully enhance. Dan occur if current is pulled from switch. VIN1 7 VOUT1 = 0V. SERIES_CAP1 8 Normal operation. PGND1 9 Normal operation. PGND1 9 Normal operation. SYNC 10 Device can toggle between PFM and PWM modes. PG1 11 Loss of power good flag. MODE 11 Device can toggle between PFM and PWM modes. EN1 12 Loss of disable function. BIAS/VOSNS1 13 If in fixed output configuration, Vout is greater than set point. If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. | E | В | | PGND3 4 Normal operation. SW1 5 VOUT1 = 0V. CB1 6 VOUT1 collapses under load as FET gate voltage is not enough to fully enhance. Dan occur if current is pulled from switch. VIN1 7 VOUT1 = 0V. SERIES_CAP1 8 Normal operation. PGND1 9 Normal operation. SYNC 10 Device can toggle between PFM and PWM modes. PG1 11 Loss of power good flag. MODE 11 Device can toggle between PFM and PWM modes. EN1 12 Loss of disable function. BIAS/VOSNS1 13 If in fixed output configuration, Vout is greater than set point. If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. | nage can | Α | | SW1 5 VOUT1 = 0V. CB1 6 VOUT1 collapses under load as FET gate voltage is not enough to fully enhance. Dan occur if current is pulled from switch. VIN1 7 VOUT1 = 0V. SERIES_CAP1 8 Normal operation. PGND1 9 Normal operation. SYNC 10 Device can toggle between PFM and PWM modes. PG1 11 Loss of power good flag. MODE 11 Device can toggle between PFM and PWM modes. EN1 12 Loss of disable function. BIAS/VOSNS1 13 If in fixed output configuration, Vout is greater than set point. If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. | E | В | | CB1 6 VOUT1 collapses under load as FET gate voltage is not enough to fully enhance. Dan occur if current is pulled from switch. VIN1 7 VOUT1 = 0V. SERIES_CAP1 8 Normal operation. PGND1 9 Normal operation. SYNC 10 Device can toggle between PFM and PWM modes. PG1 11 Loss of power good flag. MODE 11 Device can toggle between PFM and PWM modes. EN1 12 Loss of disable function. BIAS/VOSNS1 13 If in fixed output configuration, Vout is greater than set point. If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. | Г | D | | CB1 occur if current is pulled from switch. VIN1 7 VOUT1 = 0V. SERIES_CAP1 8 Normal operation. PGND1 9 Normal operation. SYNC 10 Device can toggle between PFM and PWM modes. PG1 11 Loss of power good flag. MODE 11 Device can toggle between PFM and PWM modes. EN1 12 Loss of disable function. BIAS/VOSNS1 13 If in fixed output configuration, Vout is greater than set point. If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. | E | В | | SERIES_CAP1 8 Normal operation. PGND1 9 Normal operation. SYNC 10 Device can toggle between PFM and PWM modes. PG1 11 Loss of power good flag. MODE 11 Device can toggle between PFM and PWM modes. EN1 12 Loss of disable function. BIAS/VOSNS1 13 If in fixed output configuration, Vout is greater than set point. If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. | nage can | Α | | PGND1 9 Normal operation. SYNC 10 Device can toggle between PFM and PWM modes. PG1 11 Loss of power good flag. MODE 11 Device can toggle between PFM and PWM modes. EN1 12 Loss of disable function. BIAS/VOSNS1 13 If in fixed output configuration, Vout is greater than set point. If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. | E | В | | SYNC 10 Device can toggle between PFM and PWM modes. PG1 11 Loss of power good flag. MODE 11 Device can toggle between PFM and PWM modes. EN1 12 Loss of disable function. BIAS/VOSNS1 13 If in fixed output configuration, Vout is greater than set point. If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. | Г | D | | PG1 11 Loss of power good flag. MODE 11 Device can toggle between PFM and PWM modes. EN1 12 Loss of disable function. BIAS/VOSNS1 13 If in fixed output configuration, Vout is greater than set point. If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. | Г | D | | MODE 11 Device can toggle between PFM and PWM modes. EN1 12 Loss of disable function. BIAS/VOSNS1 13 If in fixed output configuration, Vout is greater than set point. If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. | ( | С | | EN1 12 Loss of disable function. BIAS/VOSNS1 13 If in fixed output configuration, Vout is greater than set point. If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. | E | В | | BIAS/VOSNS1 13 If in fixed output configuration, Vout is greater than set point. If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. | ( | С | | BIAS/VOSNS1 If in adjustable Vout configuration, slight increase in input current. FB1 14 Part configuration is randomly selected between fixed 5V or adjustable. | ( | С | | , , , | E | В | | VCC 15 Part can turn on and off as VCC UVLO is triggered. | B | 3/C | | | E | В | | AGND 16 Normal operation. | Г | D | | RT 17 VOUT = 0V. No switching. | E | В | | FB2 18 Part configuration is randomly selected between fixed 5V or adjustable. | Bi | 3/C | | SS 18 Fast soft start. | Г | D | | VOSNS2 19 If in fixed output configuration, Vout is greater than set point. | E | В | | COMP 19 Device can have oscillations on VOUT. | E | В | | EN2 20 Loss of disable function. | ( | С | | CONFIG 21 VOUT = 0V. No switching. | E | В | | PG2 22 Loss of power good flag. | E | В | | SYNCOUT 22 If primary, secondary, and tertiary devices do not switch. If secondary or tertiary device does not switch. If tertiary, no effect. | E | В | | PGND2 23 Normal operation. | | D | | SERIES_CAP2 24 Normal operation. | Г | D | | PGND 25 Normal operation. | Г | D | Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | Pin Name | Pin No | Shorted to | Description of Potential Failure Effects | Failure<br>Effect<br>Class | |-------------|--------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------| | VIN2 | 1 | CB2 | Boot driver is damaged. | Α | | CB2 | 2 | SW2 | VOUT2 = 0. | В | | SW2 | 3 | PGND3 | Potential damage to high-side FET. | Α | | PGND3 | 4 | SW1 | Potential damage to high-side FET. | Α | | SW1 | 5 | CB1 | VOUT1 = 0. | В | | CB1 | 6 | VIN1 | Boot driver is damaged. | Α | | VIN1 | 7 | SERIES_CAP1 | Series capacitor is shorted internally. Device bypassing capacitance increases as two-series capacitors become single capacitor. | D | | SERIES_CAP1 | 8 | PGND1 | Series capacitor is shorted internally. Device bypassing capacitance increases as two-series capacitors become single capacitor. | D | | PGND1 | 9 | SYNC | Normal operation for AUTO mode. | С | | SYNC | 10 | PG1 | For PG < 5.5V, device starts in PFM and transition to PWM after start up. For PG > 5.5V, damage can occur. For mode, part can enter PFWM of PWM mode based on SYNC logic. | А | | PG1 | 11 | MODE | For EN < 20V, device damage can occur if PG FET current limit is exceeded. For EN > 20V, PGOOD FET can be damaged. | А | | MODE | 11 | EN1 | For EN < 20V, normal operation. For EN > 20V, PGOOD FET can be damaged. | А | | EN1 | 12 | BIAS/VOSNS1 | For EN < 5V, output voltage out of range. For EN > 5V, device damage can occur if current is not limited. | А | | BIAS/VOSNS1 | 13 | FB1 | If configured as 3.3V fixed, normal operation. If configured for other Vout, then Vout1 is out of specification and outputs 3.3V. | В | | FB1 | 14 | VCC | If configured as 5V fixed, normal operation. If configured for other Vout, then Vout1 is out of specification and output 5V. | В | | VCC | 15 | AGND | Vout1 = Vout2 = 0V. | В | | AGND | 16 | RT | VOUT = 0V. No switching. | В | | RT | 17 | FB2 | Switching frequency and output voltage is incorrect. | В | | FB2 | 18 | SS | If FB2 is grounded, Vout2 is greater than set point. If FB2 is VCC then VCC is pulled to 5V, damage is unlikely to occur. If FB2 is resistor divider, the Vout is 3.3Vout and there is a load from the FB resistance to ground. | В | | SS | 18 | VOSNS2 | Fast soft start. | С | | VOSNS2 | 19 | COMP | VOUT2is greater than set point. | В | | COMP | 19 | EN2 | EN > 5.5V, damage of comparator if not current limited. | Α | | EN2 | 20 | CONFIG | EN2 < 5.5V, device is configured as dual output voltage. EN2 > 5.5, damage if not current limited. | А | | CONFIG | 21 | PG2 | Device is configured as dual output voltage. | В | | PG2 | 22 | SYNCOUT | Loss of power good flag. | В | | SYNCOUT | 22 | PGND2 | If primary, secondary, and tertiary devices do not switch. If secondary or tertiary device does not switch. If tertiary, no effect. | | | PGND2 | 23 | SERIES_CAP2 | Normal operation. | D | | SERIES_CAP2 | 24 | PGND | Series capacitor is shorted internally. Device bypassing capacitance increases as two-series capacitors become single capacitor. | D | | PGND | 25 | VIN2 | Series capacitor is shorted internally. Device bypassing capacitance increases as two-series capacitors become single capacitor. | D | Revision History www.ti.com Table 4-5. Pin FMA for Device Pins Short-Circuited to Supply | Pin Name | Pin No | Description of Potential Failure Effects | Failure<br>Effect<br>Class | | | |-------------|--------|----------------------------------------------------------------------------------------------------------------------------------|----------------------------|--|--| | VIN2 | 1 | ormal operation. | | | | | CB2 | 2 | ot driver is damaged. | | | | | SW2 | 3 | Potential damage to low-side FET. | А | | | | PGND3 | 4 | VOUT = 0V. | В | | | | SW1 | 5 | Potential damage to low-side FET. | А | | | | CB1 | 6 | Boot driver is damaged. | А | | | | VIN1 | 7 | Normal operation. | D | | | | SERIES_CAP1 | 8 | Series capacitor is shorted internally. Device bypassing capacitance increases as two-series capacitors become single capacitor. | D | | | | PGND1 | 9 | VOUT = 0V. | В | | | | SYNC | 10 | Potential damage for VIN > 5.5V. | А | | | | PG1 | 11 | Loss of power good flag. Potential damage if not current limited. | А | | | | MODE | 11 | rmal operation for PWM mode. Potential damage for VIN > 5.5V. | | | | | EN1 | 12 | evice is enabled. | | | | | BIAS/VOSNS1 | 13 | otential damage from permanent short across converter. | | | | | FB1 | 14 | Potential damage for VIN > 5.5V. | | | | | VCC | 15 | Potential damage for VIN > 5.5V. | | | | | AGND | 16 | VOUT = 0V. | | | | | RT | 17 | Potential damage for VIN > 5.5V. | | | | | FB2 | 18 | Potential damage for VIN > 5.5V. | А | | | | SS | 18 | Potential damage for VIN > 5.5V. | А | | | | VOSNS2 | 19 | Potential damage for VIN > 5.5V. | А | | | | COMP | 19 | Potential damage for VIN > 5.5V. | | | | | EN2 | 20 | Second channel is enabled. | | | | | CONFIG | 21 | Potential damage for VIN > 5.5V. | | | | | PG2 | 22 | Potential damage for VIN > 20V, or lower, if not current limited. | | | | | SYNCOUT | 22 | Potential damage for VIN > 5.5V, or lower, if not current limited. | | | | | PGND2 | 23 | VOUT = 0V. | В | | | | SERIES_CAP2 | 24 | Series capacitor is shorted internally. Device bypassing capacitance increases as two-series capacitors become single capacitor. | D | | | | PGND | 25 | VOUT = 0V. | В | | | ### **5 Revision History** NOTE: Page numbers for previous revisions may differ from page numbers in the current version. | DATE | REVISION | NOTES | |---------------|----------|-----------------| | November 2024 | * | Initial Release | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated