# Functional Safety Information # TPS35 and TPS36 Functional Safety FIT Rate, FMD and Pin FMA for Pinout D ### **Table of Contents** | 1 Overview | 2 | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | 2 Functional Safety Failure In Time (FIT) Rates. | 3 | | 3 Failure Mode Distribution (FMD) | | | 4 Pin Failure Mode Analysis (Pin FMA) | | | The familiary mode and an | | ### **Trademarks** All trademarks are the property of their respective owners. Overview www.ti.com #### 1 Overview This document contains information for TPS35 and TPS36, (DDF package) to aid in a functional safety system design. Information provided are: - Functional Safety Failure In Time (FIT) rates of the semiconductor component estimated by the application of industry reliability standards - Component failure modes and their distribution (FMD) based on the primary function of the device - Pin failure mode analysis (Pin FMA) Figure 1-1 show the device functional block diagram for reference. Figure 1-1. TPS35 and TPS36 Pinout Option D TPS35 and TPS36 were developed using a quality-managed development process, but were not developed in accordance with the IEC 61508 or ISO 26262 standards. # 2 Functional Safety Failure In Time (FIT) Rates This section provides Functional Safety Failure In Time (FIT) rates for TPS35 and TPS36 based on two different industry-wide used reliability standards: - Table 2-1 provides FIT rates based on IEC TR 62380 / ISO 26262 part 11 - Table 2-2 provides FIT rates based on the Siemens Norm SN 29500-2 Table 2-1. Component Failure Rates per IEC TR 62380 / ISO 26262 Part 11 | FIT IEC TR 62380 / ISO 26262 | FIT (Failures Per 10 <sup>9</sup> Hours) | |------------------------------|------------------------------------------| | Total Component FIT Rate | 4 | | Die FIT Rate | 2 | | Package FIT Rate | 2 | The failure rate and mission profile information in Table 2-1 comes from the Reliability data handbook IEC TR 62380 / ISO 26262 part 11: Mission Profile: Motor Control from Table 11 Power dissipation: 364 μW Climate type: World-wide Table 8 Package factor (lambda 3): Table 17b · Substrate Material: FR4 EOS FIT rate assumed: 0 FIT Table 2-2. Component Failure Rates per Siemens Norm SN 29500-2 | Table | Category | Reference FIT Rate | Reference Virtual T <sub>J</sub> | |-------|-----------------------------------------|--------------------|----------------------------------| | 5 | CMOS, BICMOS<br>Digital, analog / mixed | 25 FIT | 55°C | The Reference FIT Rate and Reference Virtual T<sub>J</sub> (junction temperature) in Table 2-2 come from the Siemens Norm SN 29500-2 tables 1 through 5. Failure rates under operating conditions are calculated from the reference failure rate and virtual junction temperature using conversion information in SN 29500-2 section 4. # 3 Failure Mode Distribution (FMD) The failure mode distribution estimation for TPS35 and TPS36 in Table 3-1 comes from the combination of common failure modes listed in standards such as IEC 61508 and ISO 26262, the ratio of sub-circuit function size and complexity and from best engineering judgment. The failure modes listed in this section reflect random failure events and do not include failures due to misuse or overstress. Table 3-1. Die Failure Modes and Distribution TPS35 and TPS36 | Die Failure Modes | Failure Mode Distribution (%) | |--------------------------------------------------------------------------------------|-------------------------------| | False assert on RESET or WDO | 1% | | RESET or WDO remain asserted | 3% | | Incorrect timing operation (early or late WDO faults, RESET/WDO de-assertion delays) | 66% | | RESET trip outside of specification. | 24% | | Supply current is out of spec | 6% | # 4 Pin Failure Mode Analysis (Pin FMA) This section provides a Failure Mode Analysis (FMA) for the pins of the TPS35 and TPS36. The failure modes covered in this document include the typical pin-by-pin failure scenarios: - Pin short-circuited to Ground (see Table 4-2) - Pin open-circuited (see Table 4-3) - Pin short-circuited to an adjacent pin (see Table 4-4) - Pin short-circuited to supply (see Table 4-5) Table 4-2 through Table 4-5 also indicate how these pin conditions can affect the device as per the failure effects classification in Table 4-1. | Tahla 4-1 | TI Classification | of Failuro | Ffforte | |------------|-------------------|-------------|---------| | Iable 4-1. | II Ciassilication | UI I allule | LIIECIS | | Class | Failure Effects | |-------|-------------------------------------------------------------| | А | Potential device damage that affects functionality | | В | No device damage, but loss of functionality | | С | No device damage, but performance degradation | | D | No device damage, no impact to functionality or performance | Figure 4-1 show the TPS35 and TPS36 pin diagram. For a detailed description of the device pins please refer to TPS35, or TPS36 in the Pin Configuration and Functions section of the data sheet. Figure 4-1. Pin Configuration Option D DDF Package, 8-Pin SOT-23, TPS35 and TPS36 Top View Following are the assumptions of use and the device configuration assumed for the pin FMA in this section: - Output reset Pullup Resistor (R<sub>PULLUP</sub>) = 10kΩ, Output reset pullup voltage (V<sub>PULLUP</sub>)= 5.5V, output reset load (C<sub>LOAD</sub>) = 10pF, WDO Pullup Resistor (R<sub>PULLUP\_WDO</sub>) = 10kΩ, WDO pullup voltage (V<sub>PULLUP\_WDO</sub> = 5.5V) - Tables valid over the operating free-air temperature range of 40°C to 125°C, unless otherwise noted. - Typical values are at T<sub>A</sub> = 25°C, VDD = 6.0V unless stated otherwise. ### Table 4-2. Pin FMA for Device Pins Short-Circuited to Ground | PIN NAME | PIN NO. | DESCRIPTION OF POTENTIAL FAILURE EFFECT(S) | FAILURE<br>EFFECT CLASS | |----------------------|---------|--------------------------------------------------------------------------------------|-------------------------| | SET0 | 1 | Unexpected behavior if application needs SET0 = 1. | В | | WD-EN | 2 | Watchdog functionality disabled. | В | | WDI | 3 | Constant WD timeout faults. | В | | GND | 4 | Expected operating condition. | D | | SET1 | 5 | Unexpected behavior if application needs SET1 = 1. | В | | WDO (Open<br>Drain) | 6 | WDO constantly asserted; some additional current can flow through pullup resistor. | В | | WDO (Push Pull) | 6 | Functionality lost and can cause permanent damage. | Α | | RESET(Open<br>Drain) | 7 | RESET constantly asserted; some additional current can flow through pullup resistor. | В | | RESET(Push Pull) | 7 | Functionality lost and can cause permanent damage. | Α | | VDD | 8 | Device non-operational. | В | # Table 4-3. Pin FMA for Device Pins Open-Circuited | PIN NAME | PIN NO. | DESCRIPTION OF POTENTIAL FAILURE EFFECT(S) | FAILURE<br>EFFECT CLASS | |----------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------|-------------------------| | SET0 | 1 | Leads to large indeterminate voltage levels. This causes large currents that can damage the device. The output behavior is not deterministic. | А | | WD-EN | 2 | Nothing happens until error condition or power cycle, then WD is disabled. | В | | WDI | 3 | Leads to large indeterminate voltage levels. This causes large currents that can damage the device. The output behavior is not deterministic. | С | | GND | 4 | Device is non-operational. | В | | SET1 | 5 | Leads to large indeterminate voltage levels. This causes large currents that can damage the device. The output behavior is not deterministic. | А | | WDO (Open<br>Drain) | 6 | Constant high, no WDO functionality. | В | | WDO (Push Pull) | 6 | High impedance output, no WDO functionality. | В | | RESET(Open<br>Drain) | 7 | Constant high, no RESET functionality. | В | | RESET(Push Pull) | 7 | High impedance output, no RESET functionality. | В | | VDD | 8 | Device is non-operational. | В | ## Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin | Table 4-4. Fill FMA for Device Fills Short-Circuited to Adjacent Fill | | | | | |-----------------------------------------------------------------------|---------|----------------------|-------------------------------------------------------------------------------------------|-------------------------| | PIN NAME | PIN NO. | SHORTED TO | DESCRIPTION OF POTENTIAL FAILURE EFFECT(S) | FAILURE<br>EFFECT CLASS | | SET0 | 1 | WD-EN | SET0 toggles with WD-EN. | В | | WD-EN | 2 | WDI | High current at a system level can flow to the device driving WD-EN or WDI. | В | | WDI | 3 | GND | Constant WD timeout faults. | В | | GND | 4 | SET1 | Unexpected behavior if application needs SET1 = 1. | В | | SET1 | 5 | WDO (Open<br>Drain) | High current can flow from SET1 or \$\overline{WDO}\$ based on the pullup resistor value. | В | | SET1 | 5 | WDO (Push<br>Pull) | Can cause permanent damage. | А | | WDO (Open<br>Drain) | 6 | RESET(Open<br>Drain) | Proper operation ORing WDO and RESET outputs. | В | Table 4-4. Pin FMA for Device Pins Short-Circuited to Adjacent Pin (continued) | PIN NAME | PIN NO. | SHORTED TO | DESCRIPTION OF POTENTIAL FAILURE EFFECT(S) | FAILURE<br>EFFECT CLASS | |-----------------------|---------|------------|---------------------------------------------------------------------------------------------|-------------------------| | RESET (Open<br>Drain) | 7 | | Large current can flow into RESET when in error condition. This can cause permanant damage. | А | | RESET (Push<br>Pull) | 7 | VDD | Can cause permanent damage. | А | | VDD | 8 | SET0 | Unexpected behavior if application needs SET0 = 0. | В | ### Table 4-5. Pin FMA for Device Pins Short-Circuited to VDD | PIN NAME | PIN NO. | DESCRIPTION OF POTENTIAL FAILURE EFFECT(S) | FAILURE<br>EFFECT CLASS | |----------------------|---------|---------------------------------------------------------------------------------------------|-------------------------| | SET0 | 1 | Unexpected behavior if application needs SET0 = 0. | В | | WD-EN | 2 | Watchdog is always enabled, loss of WD-disable functionality. | В | | WDI | 3 | Constant WD timeout faults. | В | | GND | 4 | Device is non-operational. | В | | SET1 | 5 | Unexpected behavior if application needs SET1 = 0. | В | | WDO (Open<br>Drain) | 6 | Large current can flow into WDO when in error condition. This can cause permanent damage. | А | | WDO (Push Pull) | 6 | Can cause permanent damage. | А | | RESET(Open<br>Drain) | 7 | Large current can flow into RESET when in error condition. This can cause permanent damage. | A | | RESET(Push Pull) | 7 | Can cause permanent damage. | A | | VDD | 8 | Normal operation. | D | #### IMPORTANT NOTICE AND DISCLAIMER TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources. TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products. TI objects to and rejects any additional or different terms you may have proposed. Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025. Texas Instruments Incorporated