









#### UCC1895, UCC2895, UCC3895

JAJS124Q - DECEMBER 1999-REVISED OCTOBER 2019

# UCCx895 BiCMOS 高機能フェーズ・シフト PWM コントローラ

Technical

#### 特長 1

- 出力オン遅延時間を設定可能
- 適応型遅延セット

**TEXAS** 

INSTRUMENTS

- 双方向の発振器同期
- 電圧モード、ピーク電流モード、平均電流モード の制御が可能
- ソフトスタート、ソフトストップ、チップ・ディ セーブルを1つのピンで設定可能
- 0%~100%のデューティ・サイクル制御
- 7MHz のエラー・アンプ
- 1MHzでの動作
- 500kHz 時の動作電流:5mA (標準値)
- UVLO 時の超低消費電流: 150uA ٠
- アプリケーション 2
- 位相シフトのフルブリッジ・コンバータ •
- オフライン、テレコム、データ通信、サーバー
- 分散電源アーキテクチャ
- 高密度電源モジュール

3 概要

UCC3895 は、一方のハーフブリッジのスイッチングを他 方に対して位相シフトすることでフルブリッジ電力段を制 御する位相シフト PWM コントローラです。本デバイスは、 定周波数パルス幅変調と共振ゼロ電圧スイッチングを併 用して、高周波数で高効率を達成しています。電圧モード または電流モード・コントローラとして使用できます。

UCC3895 は、UC3875/6/7/8 ファミリおよび UC3879 の 機能に加えて、強化された制御ロジック、適応型遅延セッ ト、シャットダウン機能など、追加の機能を備えています。 BCDMOS プロセスで製造されているため、同機能のバイ ポーラ製品に比べて大幅に少ない消費電流で動作しま す。<br />
UCC3895 は最大 1MHz のクロック周波数で動作で きます。

| 製品情報 <sup>(1)</sup> |            |                |  |  |  |
|---------------------|------------|----------------|--|--|--|
| 型番                  | パッケージ      | 本体サイズ(公称)      |  |  |  |
|                     | CDIP (20)  | 24.20mm×6.92mm |  |  |  |
|                     | LCCC (20   | 8.89mm×8.89mm  |  |  |  |
|                     | SOIC (20)  | 12.80mm×7.50mm |  |  |  |
| 0000095             | PDIP (20)  | 24.33mm×6.35mm |  |  |  |
|                     | TSSOP (20) | 6.50mm×4.40mm  |  |  |  |
|                     | PLCC (20)  | 8.96mm×8.96mm  |  |  |  |

<sup>(1)</sup> 提供されているすべてのパッケージについては、巻末の注文情報 を参照してください。



#### アプリケーション概略図



# UCC1895, UCC2895, UCC3895

JAJS124Q-DECEMBER 1999-REVISED OCTOBER 2019

| 1 | 特長   |                                  | 1  |
|---|------|----------------------------------|----|
| 2 | アプ   | リケーション                           | 1  |
| 3 | 概要   | [                                | 1  |
| 4 | 改訂   | 「履歴                              | 2  |
| 5 | Pin  | Configuration and Functions      | 3  |
| 6 | Spe  | cifications                      | 5  |
|   | 6.1  | Absolute Maximum Ratings         | 5  |
|   | 6.2  | ESD Ratings                      | 5  |
|   | 6.3  | Recommended Operating Conditions | 5  |
|   | 6.4  | Thermal Information              | 6  |
|   | 6.5  | Electrical Characteristics       | 6  |
|   | 6.6  | Typical Characteristics          | 10 |
| 7 | Deta | ailed Description 1              | 11 |
|   | 7.1  | Overview                         | 11 |
|   | 7.2  | Functional Block Diagrams        | 11 |
|   | 7.3  | Feature Description              | 14 |
|   | 7.4  | Device Functional Modes          | 17 |
|   |      |                                  |    |

# 目次

|    | 7.5  | Programming                 | 17 |
|----|------|-----------------------------|----|
| 8  | App  | lication and Implementation | 20 |
|    | 8.1  | Application Information     | 20 |
|    | 8.2  | Typical Application         | 22 |
| 9  | Pow  | er Supply Recommendations   | 42 |
| 10 | Lay  | out                         | 42 |
|    | 10.1 | Layout Guidelines           | 42 |
|    | 10.2 | Layout Example              | 43 |
| 11 | デバ   | イスおよびドキュメントのサポート            | 44 |
|    | 11.1 | ドキュメントのサポート                 | 44 |
|    | 11.2 | ドキュメントの更新通知を受け取る方法          | 44 |
|    | 11.3 | コミュニティ・リソース                 | 44 |
|    | 11.4 | 商標                          | 44 |
|    | 11.5 | 静電気放電に関する注意事項               | 45 |
|    | 11.6 | Glossary                    | 45 |
| 12 | メカニ  | ニカル、パッケージ、および注文情報           | 45 |
|    |      |                             |    |

# 4 改訂履歴

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

#### Revision P (June 2013) から Revision Q に変更

| Re | evision O (April 2010) から Revision P に変更                                                                                                                  | Page |
|----|-----------------------------------------------------------------------------------------------------------------------------------------------------------|------|
|    |                                                                                                                                                           |      |
| •  | Added Setting the Slope Compensation section                                                                                                              | 38   |
| •  | Added Setting the Switching Delays section                                                                                                                | 36   |
| •  | Added Soft Start section                                                                                                                                  | 36   |
| •  | Added Setting the Switching Frequency section                                                                                                             | 36   |
| •  | Added Output Voltage Setpoint section                                                                                                                     | 34   |
| •  | Changed the voltage drop across the R <sub>DS(on)</sub> from 0.5-V to 4.5-V forward voltage drop in the output rectifiers                                 | 23   |
| •  | Changed the F <sub>SW</sub> note in the Detailed Design Procedure section                                                                                 | 23   |
| •  | Changed UCC1895 RAMP sink current MIN, From 12 mA : To 10 mA in <i>Electrical Characteristics</i>                                                         | 8    |
| •  | Changed UCC1895 V <sub>OL</sub> MAX, From 250 mV : To 300 mV in <i>Electrical Characteristics</i>                                                         | 8    |
| •  | 「ESD 定格」表、「機能説明」セクション、「デバイスの機能モード」セクション、「アプリケーションと実装」セクション、「電源に関<br>する推奨事項」セクション、「レイアウト」セクション、「デバイスおよびドキュメントのサポート」セクション、「メカニカル、パッケー<br>ジ、および注文情報」セクション 追加 | 1    |

| • | Added The CS input connects to text to the beginning of the CS Detailed Pin Description.                           | 14 |
|---|--------------------------------------------------------------------------------------------------------------------|----|
| • | Added second paragraph to detailed REF Pin Description and included the UCC1895 at the end of the first            | 10 |
|   | paragraph to differentiate capacitance capabilities of the devices.                                                | 10 |
| • | Changed UCC3895 Timing Diagram in the Application Information section to reflect the maximum duty cycle conditions | 19 |

| Re | Revision N (May 2009) から Revision O に変更 I                                                                            |    |  |
|----|----------------------------------------------------------------------------------------------------------------------|----|--|
| •  | Changed REF pin description from "Do not use more than 1.0 $\mu$ F of total capacitance on this pin." to "Do not use | 10 |  |
|    | more than 4.7 μF of total capacitance on this pin."                                                                  | 16 |  |



www.ti.com

Page



# 5 Pin Configuration and Functions





#### FN AND FK PACKAGE DRAWINGS (TOP VIEW)



### UCC1895, UCC2895, UCC3895 JAJS124Q – DECEMBER 1999 – REVISED OCTOBER 2019

www.ti.com

INSTRUMENTS

Texas

#### **Pin Functions**

| PIN     |     | 1/0 | DESCRIPTION                                                                                                                                                                                                |  |  |  |
|---------|-----|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| NAME    | NO. | 1/0 | DESCRIPTION                                                                                                                                                                                                |  |  |  |
| ADS     | 11  | Ι   | The adaptive-delay-set pin sets the ratio between the maximum and minimum programmed output delay dead time.                                                                                               |  |  |  |
| CS      | 12  | Ι   | Current sense input for cycle-by-cycle current limiting and for over-current comparator.                                                                                                                   |  |  |  |
| СТ      | 7   | I   | Oscillator timing capacitor for programming the switching frequency. The UCC3895 oscillator charges CT via a programmed current.                                                                           |  |  |  |
| DELAB   | 9   | Ι   | The delay-programming between complementary-outputs pin, DELAB, programs the dead time between switching of output A and output B.                                                                         |  |  |  |
| DELCD   | 10  | Ι   | The delay-programming between complementary-outputs pin, DELCD, programs the dead time between switching of output C and output D.                                                                         |  |  |  |
| EAOUT   | 2   | I/O | Error amplifier output.                                                                                                                                                                                    |  |  |  |
| EAP     | 20  | Ι   | Non-inverting input to the error amplifier. Keep below 3.6 V for proper operation.                                                                                                                         |  |  |  |
| EAN     | 1   | Ι   | Inverting input to the error amplifier. Keep below 3.6 V for proper operation.                                                                                                                             |  |  |  |
| GND     | 5   | Ι   | Chip ground for all circuits except the output stages.                                                                                                                                                     |  |  |  |
| OUTA    | 18  | 0   |                                                                                                                                                                                                            |  |  |  |
| OUTB    | 17  | 0   | The four outputs are 100-mA complementary MOS drivers, and are optimized to drive FET driver circuits                                                                                                      |  |  |  |
| OUTC    | 14  | 0   | ich as UCC27714 or gate drive transformers.                                                                                                                                                                |  |  |  |
| OUTD    | 13  | 0   |                                                                                                                                                                                                            |  |  |  |
| PGND    | 16  | —   | Output stage ground.                                                                                                                                                                                       |  |  |  |
| RAMP    | 3   | I   | Inverting input of the PWM comparator.                                                                                                                                                                     |  |  |  |
| REF     | 4   | 0   | 5-V, ±1.2%, 5-mA voltage reference. For best performance, bypass with a 0.1- $\mu$ F low ESR, low ESL capacitor to ground. Do not use more than 4.7 $\mu$ F of total capacitance on this pin.              |  |  |  |
| RT      | 8   | -   | Oscillator timing resistor for programming the switching frequency.                                                                                                                                        |  |  |  |
| SS/DISB | 19  | Ι   | Soft-start and disable pin which combines the two independent functions.                                                                                                                                   |  |  |  |
| SYNC    | 6   | I/O | The oscillator synchronization pin is bidirectional.                                                                                                                                                       |  |  |  |
| VDD     | 15  | I   | The power supply input pin, VDD, must be bypassed with a minimum of a 1- $\mu$ F low ESR, low ESL capacitor to ground. The addition of a 10- $\mu$ F low ESR, low ESL between VDD and PGND is recommended. |  |  |  |



#### Specifications 6

## 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                  |                                   |                                               | MIN  | MAX       | UNIT |
|------------------|-----------------------------------|-----------------------------------------------|------|-----------|------|
|                  | Supply voltage                    |                                               |      | 17        | V    |
|                  | Output current                    |                                               |      | 100       | mA   |
|                  | Reference current                 |                                               |      | 15        | mA   |
|                  | Supply current                    |                                               |      | 30        | mA   |
|                  | Analog inputs                     | EAP, EAN, EAOUT, RAMP, SYNC, ADS, CS, SS/DISB | -0.3 | REF + 0.3 | V    |
|                  | Drive outputs                     | OUTA, OUTB, OUTC, OUTD                        | -0.3 | VCC + 0.3 | V    |
|                  | Dower dissipation at T 25°C       | DW-20 package                                 |      | 650       | mW   |
|                  | Power dissipation at $T_A = 25$ C | N-20 package                                  |      | 1         | W    |
| $T_J$            | Junction temperature              |                                               | -55  | 150       | °C   |
| T <sub>stg</sub> | Storage temperature               |                                               | -65  | 150       | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### 6.2 ESD Ratings

|        |                         |                                                                                | VALUE | UNIT |
|--------|-------------------------|--------------------------------------------------------------------------------|-------|------|
| V      | Electrostatio discharge | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup>              | ±1000 | V    |
| V(ESD) | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | v    |

JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. (1)

JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. (2)

### 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)<sup>(1)</sup>

|                                           |                                                              | MIN | NOM                 | MAX  | UNIT |
|-------------------------------------------|--------------------------------------------------------------|-----|---------------------|------|------|
| V <sub>DD</sub>                           | Supply voltage                                               | 10  |                     | 16.5 | V    |
| V <sub>DD</sub>                           | Supply voltage bypass capacitor <sup>(2)</sup>               |     | $10 \times C_{REF}$ |      | μF   |
| C <sub>REF</sub>                          | Reference bypass capacitor (UCC1895) <sup>(3)</sup>          | 0.1 |                     | 1    | μF   |
| C <sub>REF</sub>                          | Reference bypass capacitor (UCC2895, UCC3895) <sup>(3)</sup> | 0.1 |                     | 4.7  | μF   |
| CT                                        | Timing capacitor (for 500-kHz switching frequency)           |     | 220                 |      | pF   |
| R <sub>T</sub>                            | Timing resistor (for 500-kHz switching frequency)            |     | 82                  |      | kΩ   |
| R <sub>DEL_AB</sub> , R <sub>DEL_CD</sub> | Delay resistor                                               | 2.5 |                     | 40   | kΩ   |
| TJ                                        | Operating junction temperature <sup>(4)</sup>                | -55 |                     | 125  | °C   |

TI recommends that there be a single point grounded between GND and PGND directly under the device. There must be a separate (1) ground plane associated with the GND pin and all components associated with pins 1 through 12, plus 19 and 20, be located over this ground plane. Any connections associated with these pins to ground must be connected to this ground plane. The V<sub>DD</sub> capacitor must be a low ESR, ESL ceramic capacitor located directly across the VDD and PGND pins. A larger bulk capacitor

(2)must be located as physically close as possible to the V<sub>DD</sub> pins.

The V<sub>REF</sub> capacitor must be a low ESR, ESL ceramic capacitor located directly across the REF and GND pins. If a larger capacitor is (3) desired for the V<sub>REF</sub> then it must be located near the V<sub>REF</sub> cap and connected to the V<sub>REF</sub> pin with a resistor of 51 Ω or greater. The bulk capacitor on  $V_{DD}$  must be a factor of 10 greater than the total  $V_{REF}$  capacitance.

TI does not recommended that the device operate under conditions beyond those specified in this table for extended periods of time. (4)

## UCC1895, UCC2895, UCC3895

JAJS124Q-DECEMBER 1999-REVISED OCTOBER 2019



www.ti.com

### 6.4 Thermal Information

|                      |                                              | UCC1895     |              | UCC2895<br>UCC3895 |               | UCC2895<br>UCC3895 | UCC3895     |      |
|----------------------|----------------------------------------------|-------------|--------------|--------------------|---------------|--------------------|-------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | J<br>(CDIP) | FK<br>(LCCC) | DW<br>(SOIC)       | PW<br>(TSSOP) | FN<br>(PLCC)       | N<br>(PDIP) | UNIT |
|                      |                                              | 20 PINS     | 20 PINS      | 20 PINS            | 20 PINS       | 20 PINS            | 20 PINS     |      |
| $R_{\thetaJA}$       | Junction-to-ambient thermal resistance       | N/A         | N/A          | 66.4               | 91.0          | 54.8               | 48.6        | °C/W |
| $R_{\thetaJC(top)}$  | Junction-to-case (top) thermal resistance    | 34.2        | 31.2         | 31.6               | 26.1          | 32.8               | 35.6        | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 48.9        | 30.9         | 34.1               | 42.2          | 19.0               | 29.6        | °C/W |
| ΨJT                  | Junction-to-top characterization parameter   | N/A         | N/A          | 8.6                | 1.3           | 9.0                | 16.0        | °C/W |
| Ψјв                  | Junction-to-board characterization parameter | N/A         | N/A          | 33.7               | 41.6          | 18.7               | 29.4        | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 8.9         | 3.3          | N/A                | N/A           | N/A                | N/A         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

 $V_{DD}$  = 12 V,  $R_T$  = 82 k $\Omega$ ,  $C_T$  = 220 pF,  $R_{DELAB}$  = 10 k $\Omega$ ,  $R_{DELCD}$  = 10 k $\Omega$ ,  $C_{REF}$  = 0.1  $\mu$ F,  $C_{VDD}$  = 0.1  $\mu$ F and no load on the outputs,  $T_A = T_J$ .  $T_A = 0^{\circ}$ C to 70°C for UCC3895x,  $T_A = -40^{\circ}$ C to 85°C for UCC2895x and  $T_A = -55^{\circ}$ C to 125°C for the UCC1895x (unless otherwise noted)

|                       | PARAMETER                                | TEST CONDITIONS                                                       | MIN  | TYP  | MAX  | UNIT |
|-----------------------|------------------------------------------|-----------------------------------------------------------------------|------|------|------|------|
| UVLO (UNDE            | RVOLTAGE LOCKOUT)                        |                                                                       |      |      |      |      |
| UVLO <sub>(on)</sub>  | Start-up voltage threshold               |                                                                       | 10.2 | 11   | 11.8 | V    |
| UVLO <sub>(off)</sub> | Minimum operating voltage after start-up |                                                                       | 8.2  | 9    | 9.8  | V    |
| UVLO <sub>(hys)</sub> | Hysteresis                               |                                                                       | 1    | 2    | 3    | V    |
| SUPPLY                |                                          |                                                                       |      |      |      |      |
| I <sub>START</sub>    | Start-up current                         | VDD = 8 V                                                             |      | 150  | 250  | μA   |
| I <sub>DD</sub>       | Operating current                        |                                                                       |      | 5    | 6    | mA   |
| V <sub>DD_CLAMP</sub> | V <sub>DD</sub> clamp voltage            | IDD = 10 mA                                                           | 16.5 | 17.5 | 18.5 | V    |
| VOLTAGE RE            | FERENCE                                  |                                                                       |      |      |      |      |
|                       |                                          | $T_J = 25^{\circ}C$                                                   | 4.94 | 5    | 5.06 |      |
| V <sub>REF</sub>      | Output voltage                           | 10 V < VDD < $V_{DD_{CLAMP}}$ ,<br>0 mA < IREF < 5 mA,<br>temperature | 4.85 | 5    | 5.15 | V    |
| I <sub>SC</sub>       | Short circuit current                    | $REF = 0 V, T_J = 25^{\circ}C$                                        | 10   | 20   |      | mA   |
| ERROR AMP             | LIFIER                                   |                                                                       |      |      |      |      |
|                       | Common-mode input voltage range          |                                                                       | -0.1 |      | 3.6  | V    |
| V <sub>IO</sub>       | Offset voltage                           |                                                                       | -7   |      | 7    | mV   |
| I <sub>BIAS</sub>     | Input bias current (EAP, EAN)            |                                                                       | -1   |      | 1    | μA   |
| EAOUT_VOH             | High-level output voltage                | $EAP - EAN = 500 \text{ mV}, I_{EAOUT} = -0.5 \text{ mA}$             | 4    | 4.5  | 5    | V    |
| EAOUT_VOL             | Low-level output voltage                 | $EAP - EAN = -500 \text{ mV}, I_{EAOUT} = 0.5 \text{ mA}$             | 0    | 0.2  | 0.4  | V    |
| ISOURCE               | Error amplifier output source current    | EAP – EAN = 500 mV, EAOUT = 2.5 V                                     | 1    | 1.5  |      | mA   |
| I <sub>SINK</sub>     | Error amplifier output sink current      | EAP – EAN = –500 mV, EAOUT = 2.5 V                                    | 2.5  | 4.5  |      | mA   |
| A <sub>VOL</sub>      | Open-loop dc gain                        |                                                                       | 75   | 85   |      | dB   |
| GBW                   | Unity gain bandwidth <sup>(1)</sup>      |                                                                       | 5    | 7    |      | mHz  |
|                       | Slew rate <sup>(1)</sup>                 | 1 V < EAN < 0 V, EAP = 500 mV,<br>0.5 V < EAOUT < 3 V                 | 1.5  | 2.2  |      | V/µs |
|                       | No-load comparator turn-off threshold    |                                                                       | 0.45 | 0.5  | 0.55 | V    |
|                       | No-load comparator turn-on threshold     |                                                                       | 0.55 | 0.6  | 0.69 | V    |

(1) Ensured by design. Not production tested.



### **Electrical Characteristics (continued)**

 $V_{DD}$  = 12 V,  $R_T$  = 82 k $\Omega$ ,  $C_T$  = 220 pF,  $R_{DELAB}$  = 10 k $\Omega$ ,  $R_{DELCD}$  = 10 k $\Omega$ ,  $C_{REF}$  = 0.1  $\mu$ F,  $C_{VDD}$  = 0.1  $\mu$ F and no load on the outputs,  $T_A = T_J$ .  $T_A = 0^{\circ}$ C to 70°C for UCC3895x,  $T_A = -40^{\circ}$ C to 85°C for UCC2895x and  $T_A = -55^{\circ}$ C to 125°C for the UCC1895x (unless otherwise noted)

|                         | PARAMETER                               | TEST CONDITIONS                                                    | MIN   | TYP  | MAX   | UNIT |
|-------------------------|-----------------------------------------|--------------------------------------------------------------------|-------|------|-------|------|
|                         | No-load comparator hysteresis           |                                                                    | 0.035 | 0.1  | 0.165 | V    |
| OSCILLATO               | R                                       |                                                                    |       |      |       |      |
| f <sub>OSC</sub>        | Frequency                               | $T_J = 25^{\circ}C$                                                | 473   | 500  | 527   | kHz  |
|                         | Frequency total variation               | Over line, temperature                                             |       | 2.5% | 5%    |      |
| V <sub>IH_SYNC</sub>    | SYNC input threshold, SYNC              |                                                                    | 2.05  | 2.1  | 2.4   | V    |
| V <sub>OH_SYNC</sub>    | High-level output voltage, SYNC         | $I_{SYNC} = -400 \ \mu A, \ V_{CT} = 2.6 \ V$                      | 4.1   | 4.5  | 5     | V    |
| V <sub>OL_SYNC</sub>    | Low-level output voltage, SYNC          | $I_{SYNC} = 100 \ \mu A, \ V_{CT} = 0 \ V$                         | 0     | 0.5  | 1     | V    |
|                         | Sync output pulse width                 | $\text{LOAD}_{\text{SYNC}}$ = 3.9 k $\Omega$ and 30 pF in parallel |       | 85   | 135   | ns   |
| V <sub>RT</sub>         | Timing resistor voltage                 |                                                                    | 2.9   | 3    | 3.1   | V    |
| V <sub>CT(peak)</sub>   | Timing capacitor peak voltage           |                                                                    | 2.25  | 2.35 | 2.55  | V    |
| V <sub>CT(valley)</sub> | Timing capacitor valley voltage         |                                                                    | 0     | 0.2  | 0.4   | V    |
| CURRENT S               | ENSE                                    |                                                                    |       |      |       |      |
| I <sub>CS(bias)</sub>   | Current sense bias current              | 0 V < CS < 2.5 V,<br>0 V ADS < 2.5 V                               | -4.5  |      | 20    | μA   |
|                         | Peak current threshold                  |                                                                    | 1.9   | 2    | 2.1   | V    |
|                         | Overcurrent threshold                   |                                                                    | 2.4   | 2.5  | 2.6   | V    |
|                         | Current sense to output delay           | $0 V \le CS \le 2.3 V$ ,<br>DELAB = DELCD = REF                    |       | 75   | 110   | ns   |
| SOFT STAR               | r/Shutdown                              |                                                                    |       |      |       |      |
| ISOURCE                 | Soft-start source current               | SS/DISB = 3.0 V,<br>CS = 1.9 V                                     | -40   | -35  | -30   | μA   |
| I <sub>SINK</sub>       | Soft-start sink current                 | SS/DISB = 3.0 V,<br>CS = 2.6 V                                     | 325   | 350  | 375   | μA   |
|                         | Soft-start/disable comparator threshold |                                                                    | 0.44  | 0.5  | 0.56  | V    |
| ADAPTIVE D              | ELAY SET (ADS)                          |                                                                    |       |      |       |      |
|                         |                                         | ADS = CS = 0 V                                                     | 0.45  | 0.5  | 0.55  |      |
|                         | DELAB/DELCD output voltage              | ADS = 0 V,<br>CS = 2 V                                             | 1.9   | 2    | 2.1   | V    |
| t <sub>DELAY</sub>      | Output delay <sup>(1)(2)</sup>          | ADS = CS = 0 V                                                     | 450   | 560  | 620   | ns   |
|                         | ADS bias current                        | 0 V < ADS < 2.5 V,<br>0 V < CS < 2.5 V                             | -20   |      | 20    | μA   |

(2) Output delay is measured between OUTA and OUTB, or OUTC and OUTD. Output delay is defined as shown below where: t<sub>f(OUTA)</sub> = falling edge of OUTA signal, t<sub>r(OUTB)</sub> = rising edge of OUTB signal (see Figure 1 and Figure 2).



### **Electrical Characteristics (continued)**

 $V_{DD} = 12 \text{ V}, \text{ } \text{R}_{T} = 82 \text{ } \text{k}\Omega, \text{ } \text{C}_{T} = 220 \text{ pF}, \text{ } \text{R}_{DELAB} = 10 \text{ } \text{k}\Omega, \text{ } \text{R}_{DELCD} = 10 \text{ } \text{k}\Omega, \text{ } \text{C}_{REF} = 0.1 \text{ } \text{\mu}\text{F}, \text{ } \text{C}_{VDD} = 0.1 \text{ } \text{\mu}\text{F} \text{ and no load on the outputs}, \text{ } \text{T}_{A} = \text{T}_{J}. \text{ } \text{T}_{A} = 0^{\circ}\text{C} \text{ to } 70^{\circ}\text{C} \text{ for UCC3895x}, \text{ } \text{T}_{A} = -40^{\circ}\text{C} \text{ to } 85^{\circ}\text{C} \text{ for UCC2895x} \text{ and } \text{T}_{A} = -55^{\circ}\text{C} \text{ to } 125^{\circ}\text{C} \text{ for the } 10^{\circ}\text{C} \text{ to } 125^{\circ}\text{C} \text{ for the } 10^{\circ}\text{C} \text{ to } 10^{\circ}\text{$ UCC1895x (unless otherwise noted)

|                      | PARAMETER                                                          | TEST                                   | MIN              | TYP  | MAX   | UNIT |     |
|----------------------|--------------------------------------------------------------------|----------------------------------------|------------------|------|-------|------|-----|
| OUTPUT               |                                                                    |                                        |                  |      |       |      |     |
| V <sub>OH</sub>      | High-level output voltage (all outputs)                            | $I_{OUT} = -10 \text{ mA}, \text{ VE}$ | D to output      |      | 250   | 400  | mV  |
| N                    | Low lovel output veltage (all outpute)                             | 10                                     | UCC1895          |      | 150   | 300  | m)/ |
| VOL                  | Low-level output voltage (all outputs)                             | $I_{OUT} = 10 \text{ mA}$              | UCC2895, UCC3895 |      | 150   | 250  | mv  |
| t <sub>R</sub>       | Rise time <sup>(1)</sup>                                           | $C_{LOAD} = 100 \text{ pF}$            |                  |      | 20    | 35   | ns  |
| t <sub>F</sub>       | Fall time <sup>(1)</sup>                                           | $C_{LOAD} = 100 \text{ pF}$            |                  | 20   | 35    | ns   |     |
| PWM COM              | PARATOR                                                            |                                        |                  |      |       |      |     |
|                      | EAOUT to RAMP input offset voltage                                 | RAMP = 0 V,<br>DELAB = DELCD           | = REF            | 0.72 | 0.85  | 1.05 | V   |
|                      | Minimum phase shift <sup>(3)</sup><br>(OUTA to OUTC, OUTB to OUTD) | RAMP = 0 V,<br>EAOUT = 650 mV          |                  | 0.0% | 0.85% | 1.4% |     |
| t <sub>DELAY</sub>   | Delay <sup>(2)</sup><br>(RAMP to OUTC, RAMP to OUTD)               | 0 V < RAMP < 2.5<br>DELAB = DELCD      |                  | 70   | 120   | ns   |     |
| I <sub>R(bias)</sub> | RAMP bias current                                                  | RAMP < 5 V, CT =                       | -5               |      | 5     | μA   |     |
|                      | PAMP sink ourrent                                                  | RAMP = 5 V,                            | UCC1895          | 10   | 19    |      | m ( |
| I <sub>R(sink)</sub> |                                                                    | CT = 2.6 V                             | UCC2895, UCC3895 | 12   | 19    |      | ША  |

(3) Minimum phase shift is defined as:

$$\Phi = 180 \times \frac{t_{f(OUTC)} - t_{f(OUTA)}}{t_{PERIOD}} \text{ or } \Phi = 180 \times \frac{t_{f(OUTC)} - t_{f(OUTB)}}{t_{PERIOD}}$$

where

where (a)  $t_{f(OUTA)} = falling edge of OUTA signal$  $(b) <math>t_{f(OUTB)} = falling edge of OUTB signal$  $(c) <math>t_{f(OUTC)} = falling edge of OUTC signal$  $(d) <math>t_{f(OUTD)} = falling edge of OUTD signal$  $(e) <math>t_{PERIOD} = period of OUTA or OUTB signal$ 



Figure 1. Same Applies to OUTB and OUTD



OUTA t<sub>DELAY</sub> = t<sub>R(OUTB)</sub> - t<sub>f(OUTA)</sub> OUTB





#### UCC1895, UCC2895, UCC3895 JAJS124Q – DECEMBER 1999 – REVISED OCTOBER 2019

www.ti.com

## 6.6 Typical Characteristics





## 7 Detailed Description

## 7.1 Overview

The UCC3895 device combines all the functions necessary to control a phase-shifted full bridge power stage in a 20-pin package. It includes all the outputs needed to drive the four switches in the full-bridge circuit. The dead times between the upper and lower switches in the full bridge may be set using the DELAB and DELCD inputs. Further, this dead time may be dynamically adjusted according to the load level using the ADS pin allowing the user to optimize the dead time for their particular power circuit and to achieve ZVS over the entire operating range. At light loads a no-load comparator forces cycle skipping to maintain output voltage regulation. At higher-power levels, two or more UCC3895 devices may be easily synchronized for parallel operation. The SS/DISB input may be used to set the length of the soft-start process and to turn the controller on and off. The controller may be used in Voltage mode or Current mode control and cycle-by-cycle current limiting is provided in both modes. The switching frequency may be set over a wide range making this device suited to both IGBT and MOSFET based designs.

## 7.2 Functional Block Diagrams



Figure 9. Simplified Application Diagram



## **Functional Block Diagrams (continued)**



Copyright © 2017, Texas Instruments Incorporated

Figure 10. Block Diagram

Copyright © 1999–2019, Texas Instruments Incorporated



## **Functional Block Diagrams (continued)**



Figure 11. Oscillator Block Diagram



Figure 12. Adaptive Delay Set Block Diagram

## **Functional Block Diagrams (continued)**



Figure 13. Delay Block Diagram (One Delay Block Per Outlet)

### 7.3 Feature Description

#### 7.3.1 ADS (Adaptive Delay Set)

This function sets the ratio between the maximum and minimum programmed output-delay dead time. When the ADS pin is directly connected to the CS pin, no delay modulation occurs. The maximum delay modulation occurs when ADS is grounded. In this case, delay time is four-times longer when CS = 0 than when CS = 2 V (the peak-current threshold), ADS changes the output voltage on the delay pins DELAB and DELCD by Equation 1.

$$V_{\text{DEL}} = \left[0.75 \times \left(V_{\text{CS}} - V_{\text{ADS}}\right)\right] + 0.5 \text{ V}$$

where

• V<sub>CS</sub> and V<sub>ADS</sub> are in volts

(1)

ADS must be limited to between 0 V and 2.5 V and must be less-than or equal-to CS. DELAB and DELCD are clamped to a minimum of 0.5 V.

### 7.3.2 CS (Current Sense)

The CS input connects to the inverting input of the current-sense comparator and the non-inverting input of the overcurrent comparator and the ADS amplifier. The current sense signal is used for cycle-by-cycle current limiting in peak current-mode control, and for overcurrent protection in all cases with a secondary threshold for output shutdown. An output disable initiated by an overcurrent fault also results in a restart cycle, called soft stop, with full soft start.

### 7.3.3 CT (Oscillator Timing Capacitor)

The UCC3895 oscillator charges CT via a programmed current. The waveform on  $C_T$  is a sawtooth, with a peak voltage of 2.35 V. The approximate oscillator period is calculated by Equation 2.

$$t_{OSC} = \frac{5 \times R_T \times C_T}{48} + 120 \text{ ns}$$

where

C<sub>T</sub> is in Farads

- R<sub>T</sub> is in Ohms
- t<sub>OSC</sub> is in seconds
- C<sub>T</sub> can range from 100 to 880 pF

(2)



#### Feature Description (continued)

#### NOTE

A large  $C_T$  and a small  $R_T$  combination results in extended fall times on the  $C_T$  waveform. The increased fall time increases the SYNC pulse width, hence limiting the maximum phase shift between OUTA, OUTB and OUTC, OUTD outputs, which limits the maximum duty cycle of the converter (see Figure 11).

#### 7.3.4 DELAB and DELCD (Delay Programming Between Complementary Outputs)

DELAB programs the dead time between switching of OUTA and OUTB. DELCD programs the dead time between OUTC and OUTD. This delay is introduced between complementary outputs in the same leg of the external bridge. The UCC3895 allows the user to select the delay, in which the resonant switching of the external power stages takes place. Separate delays are provided for the two half-bridges to accommodate differences in resonant-capacitor charging currents. The delay in each stage is set according to Equation 3.

$$t_{DELAY} = \frac{\left(25 \times 10^{-12}\right) \times R_{DEL}}{V_{DEL}} + 25 \text{ ns}$$

where

- $V_{\text{DEL}}$  is in volts
- R<sub>DEL</sub> is in Ohms
- $\bullet \quad t_{\mathsf{DELAY}} \text{ is in seconds} \\$

(3)

DELAB and DELCD source about 1-mA maximum. Choose the delay resistors so that this maximum is not exceeded. Programmable output delay is defeated by tying DELAB and, or, DELCD to REF. For an optimum performance keep stray capacitance on these pins at less than 10 pF.

#### 7.3.5 EAOUT, EAP, and EAN (Error Amplifier)

EAOUT connects internally to the non-inverting input of the PWM comparator and the no-load comparator. EAOUT is internally clamped to the soft-start voltage. The no-load comparator shuts down the output stages when EAOUT falls below 500 mV, and allows the outputs to turn on again when EAOUT rises above 600 mV.

EAP is the non-inverting and the EAN is the inverting input to the error amplifier.

### 7.3.6 OUTA, OUTB, OUTC, and OUTD (Output MOSFET Drivers)

The four outputs are 100-mA complementary MOS drivers, and are optimized to drive MOSFET driver circuits. OUTA and OUTB are fully complementary, (assuming no programming delay) and operate near 50% duty cycle and one-half the oscillator frequency. OUTA and OUTB are intended to drive one half-bridge circuit in an external power stage. OUTC and OUTD drive the other half-bridge and have the same characteristics as OUTA and OUTB. OUTC is phase shifted with respect to OUTA, and OUTD is phase shifted with respect to OUTB.

#### NOTE

Changing the phase relationship of OUTC and OUTD with respect to OUTA and OUTB requires other than the nominal 50% duty ratio on OUTC and OUTD during those transients.

#### 7.3.7 PGND (Power Ground)

To keep output switching noise from critical analog circuits, the UCC3895 has two different ground connections. PGND is the ground connection for the high-current output stages. Both GND and PGND must be electrically tied together. Also, because PGND carries high current, board traces must be low impedance.

#### 7.3.8 RAMP (Inverting Input of the PWM Comparator)

This pin receives either the  $C_T$  waveform in voltage and average current-mode controls, or the current signal (plus slope compensation) in peak current-mode control.

# Feature Description (continued)

### 7.3.9 REF (Voltage Reference)

The 5-V  $\pm$  1.2% reference supplies power to internal circuitry, and also supplies up to 5 mA to external loads. The reference is shutdown during undervoltage lockout but is operational during all other disable modes. For best performance, bypass with a 0.1- $\mu$ F low-ESR low-ESL capacitor to GND. To ensure the stability of the internal reference, do not use more than 1  $\mu$ F of total capacitance on this pin for the UCC1895.

For the UCC2895 and the UCC3895, this capacitance increases as per the limits defined in the *Recommended Operating Conditions* of this specification.

#### 7.3.10 RT (Oscillator Timing Resistor)

The oscillator in the UCC3895 operates by charging an external timing capacitor,  $C_T$ , with a fixed current programmed by  $R_T$ .  $R_T$  current is calculated with Equation 4.

$$I_{RT}(A) = \frac{3 V}{R_{T}(\Omega)}$$
(4)

 $R_T$  ranges from 40 k $\Omega$  to 120 k $\Omega$ . Soft-start charging and discharging currents are also programmed by  $I_{RT}$  (Refer to Figure 11).

#### 7.3.11 GND (Analog Ground)

This pin is the chip ground for all internal circuits except the output stages.

#### 7.3.12 SS/DISB (Soft Start/Disable)

This pin combines two independent functions.

**Disable Mode:** A rapid shutdown of the chip is accomplished by externally forcing SS/DISB below 0.5 V, externally forcing REF below 4 V, or if VDD drops below the undervoltage lockout threshold. In the case of REF being pulled below 4 V or an undervoltage condition, SS/DISB is actively pulled to ground via an internal MOSFET switch.

If an overcurrent fault is sensed (CS = 2.5 V), a soft stop is initiated. In this mode, SS/DISB sinks a constant current of (10 ×  $I_{RT}$ ). The soft stop continues until SS/DISB falls below 0.5 V. When any of these faults are detected, all outputs are forced to ground immediately.

#### NOTE

If SS/DISB is forced below 0.5 V, the pin starts to source current equal to  $I_{RT}$ . The only time the part switches into low  $I_{DD}$  current mode, though, is when the part is in undervoltage lockout.

**Soft Start Mode:** After a fault or disable condition has passed, VDD is above the start threshold, and, or, SS/DISB falls below 0.5 V during a soft stop, SS/DISB switches to a soft-start mode. The pin then sources current, equal to  $I_{RT}$ . A user-selected resistor/capacitor combination on SS/DISB determines the soft-start time constant.

#### NOTE

SS/DISB actively clamps the EAOUT pin voltage to approximately the SS/DISB pin voltage during soft-start, soft-stop, and disable conditions.





#### Feature Description (continued)

#### 7.3.13 SYNC (Oscillator Synchronization)

This pin is bidirectional (refer to Figure 11). When used as an output, SYNC is used as a clock, which is the same as the internal clock of the device. When used as an input, SYNC overrides the internal oscillator of the chip and acts as the clock signal. This bidirectional feature allows synchronization of multiple power supplies. Also, the SYNC signal internally discharge the  $C_T$  capacitor and any filter capacitors that are present on the RAMP pin. The internal SYNC circuitry is level sensitive, with an input-low threshold of 1.9 V, and an input-high threshold of 2.1 V. A resistor as small as 3.9 k $\Omega$  may be tied between SYNC and GND to reduce the sync pulse width.

#### 7.3.14 VDD (Chip Supply)

This is the input pin to the chip. VDD must be bypassed with a minimum of  $1-\mu F$  low ESR, low ESL capacitor to ground. The addition of a  $10-\mu F$  low ESR, low ESL between VDD and PGND is recommended.

## 7.4 Device Functional Modes

The UCC3895 has a number of operational modes. These modes are described in detail in *Feature Description* section.

- Current mode The UCC3895 device may be operated in current mode control. The CS pin is connected to the current sense signal plus slope compensation. The RAMP pin is connected to the CS pin.
- Voltage mode The UCC3895 may be operated in voltage mode control. The RAMP pin is connected to the signal at CT.
- Light load mode Under light load conditions the signal at the EAOUT pin can fall below the threshold of the No-Load-Comparator. When this happens the UCC3895 maintains output regulation by skipping cycles.
- Synchronized mode Multiple UC3895 devices may be synchronised to each other or to an external clock signal.
- Disable mode The device will stop if the EN/DISB pin is pulled below 0.5 V.
- Soft-start mode This mode protects the power stage from excessive stresses during the start-up process.

### 7.5 Programming

#### 7.5.1 Programming DELAB, DELCD and the Adaptive Delay Set

The UCC3895 allows the user to set the delay between switch commands within each leg of the full-bridge power circuit according to Equation 5.

$$t_{\text{DELAY}} = \frac{\left(25 \times 10^{-12}\right) \times R_{\text{DEL}}}{V_{\text{DEL}}} + 25 \text{ ns}$$
(5)

From Equation 5 VDEL is determined in conjunction with the desire to use (or not) the ADS feature from Equation 6.

$$V_{DEL} = \left[0.75 \times \left(V_{CS} - V_{ADS}\right)\right] + 0.5 V$$

Figure 14 illustrates the resistors needed to program the delay periods and the ADS function.

(6)



## **Programming (continued)**



Figure 14. Programming Adaptive Delay Set

The ADS allows the user to vary the delay times between switch commands within each of the two legs of the converter. The delay-time modulation is implemented by connecting ADS (pin 11) to CS, GND, or a resistive divider from CS through ADS to GND to set  $V_{ADS}$  as shown in Figure 14. From Equation 6 for  $V_{DEL}$ , if ADS is tied to GND then  $V_{DEL}$  rises in direct proportion to  $V_{CS}$ , causing a decrease in  $t_{DELAY}$  as the load increases. In this condition, the maximum value of  $V_{DEL}$  is 2 V.

If ADS is connected to a resistive divider between CS and GND, the term ( $V_{CS} - V_{ADS}$ ) becomes smaller, reducing the level of  $V_{DEL}$ . This reduction decreases the amount of delay modulation. In the limit of ADS tied to CS,  $V_{DEL} = 0.5$  V and no delay modulation occurs. Figure 15 graphically shows the delay time versus load for varying adaptive delay set feature voltages ( $V_{ADS}$ ).

In the case of maximum delay modulation (ADS = GND), when the circuit goes from light load to heavy load, the variation of  $V_{DEL}$  is from 0.5 to 2 V. This change causes the delay times to vary by a 4:1 ratio as the load is changed.

The ability to program an adaptive delay is a desirable feature because the optimum delay time is a function of the current flowing in the primary winding of the transformer, and changes by a factor of 10:1 or more as circuit loading changes. Reference 7 (see the 関連資料 section) describes the many interrelated factors for choosing the optimum delay times for the most efficient power conversion, and illustrates an external circuit to enable ADS using the UC3879. Implementing this adaptive feature is simplified in the UCC3895 controller, giving the user the ability to tailor the delay times to suit a particular application with a minimum of external parts.



## **Programming (continued)**











## 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

A simplified electrical diagram of this converter is shown in Figure 18. The controller device is located on the primary side of converter to allow easy bias power generation.

The power stage includes primary side MOSFETs, QA, QB, QC and QD. Diode rectification is used here for simplicity but synchronous rectification is also possible and is described in application notes SLUU109 Using the UCC3895 in a Direct Control Driven Synchronous Rectifier Applications and SLUA287 Control Driven Synchronous Rectifiers In Phase Shifted Full Bridge Converters. The centre-tapped rectifier scheme with L-C output filter is a popular choice for the 12-V output converters in server power supplies.

The major waveforms of the phase-shifted converter during normal operation are shown in Figure 17. The upper four waveforms show the output drive signals of the controller. Current,  $I_{PR}$ , is the current flowing through the primary winding of the power transformer. The bottom two waveforms show the voltage at the output inductor,  $V_{LOUT}$ , and the current through the output inductor,  $I_{LOUT}$ . ZVS is an important feature for high input voltage converters in reducing switching losses associated with the internal parasitic capacitances of power switches and transformers. The controller ensures ZVS conditions over the entire load current range by adjusting the delay time between the primary MOSFETs switching in the same leg in accordance to the load variation. At light loads the output of the error amplifier (EAOUT) will drop below the threshold of the No-Load Comparator and the controller will enter a pulse skipping mode.



# Application Information (continued)



Figure 17. Major Waveforms of Phase-Shifted Converter



## 8.2 Typical Application

A typical application for the UCC3895 device is a controller for a phase-shifted full-bridge converter that converts a  $390-V_{DC}$  input to a regulated 12-V output.



Figure 18. UCC3895 Typical Application

#### 8.2.1 Design Requirements

Table 1 lists the requirements for this application.

| Table 1. UCC3895 Typical Application | Design Requirements |
|--------------------------------------|---------------------|
|--------------------------------------|---------------------|

|                      | PARAMETER                | TEST CONDITIONS                                                 | MIN  | MIN TYP MAX |      |     |  |  |
|----------------------|--------------------------|-----------------------------------------------------------------|------|-------------|------|-----|--|--|
| INPUT C              | HARACTERISTICS           |                                                                 |      |             |      |     |  |  |
| V <sub>IN</sub>      | DC input voltage range   |                                                                 | 370  | 390         | 410  | V   |  |  |
| I <sub>IN(max)</sub> | Maximum input current    | $V_{IN}$ = 370 $V_{DC}$ to 410 $V_{DC}$                         |      |             | 2    | А   |  |  |
| OUTPUT               | CHARACTERISTICS          |                                                                 |      |             |      |     |  |  |
| V <sub>OUT</sub>     | Output voltage           | $V_{IN}$ = 370 $V_{DC}$ to 410 $V_{DC}$                         | 11.4 | 12          | 12.6 | V   |  |  |
| I <sub>OUT</sub>     | Output current           | $V_{IN}$ = 370 $V_{DC}$ to 410 $V_{DC}$                         |      |             | 50   | А   |  |  |
|                      | Output voltage transient | 90% load step                                                   |      | 600         |      | mV  |  |  |
| P <sub>OUT</sub>     | Continuous output power  | $V_{IN}$ = 370 $V_{DC}$ to 410 $V_{DC}$                         |      |             | 600  | W   |  |  |
|                      | Load regulation          | $V_{IN} = 370 V_{DC}$ to 410 $V_{DC}$ , $I_{OUT} = 5$ A to 50 A |      |             | 140  | mV  |  |  |
|                      | Line regulation          | $V_{IN} = 370 V_{DC}$ to 410 $V_{DC}$ , $I_{OUT} = 5$ A to 50 A |      |             | 140  | mV  |  |  |
|                      | Output ripple voltage    | $V_{IN} = 370 V_{DC}$ to 410 $V_{DC}$ , $I_{OUT} = 5$ A to 50 A |      |             | 200  | mV  |  |  |
| SYSTEM               | 1                        |                                                                 |      |             |      |     |  |  |
| F <sub>SW</sub>      | Switching frequency      |                                                                 |      | 100         |      | kHz |  |  |
|                      | Full-load efficiency     | $V_{IN}$ = 370 $V_{DC}$ to 410 $V_{DC}$ , $P_{OUT}$ = 500 W     | 92%  | 93%         |      |     |  |  |



#### UCC1895, UCC2895, UCC3895 JAJS124Q – DECEMBER 1999 – REVISED OCTOBER 2019

#### www.ti.com

#### 8.2.2 Detailed Design Procedure

The phase-shifted full-bridge converter topology is well suited to high-power server applications. This is because the phase-shifted, full-bridge converter can obtain zero-voltage switching on the primary side of the converter, reducing switching losses and EMI and increasing overall efficiency. This is a review of the design of a 600-W, phase-shifted, full-bridge converter for one of these power systems using TI's UCC3895 device. The review is based on typical values. In a production design, the values may need to be modified for worst-case conditions.

#### NOTE

 $F_{SW}$  refers to the switching frequency applied to the power transformer. The oscillator on the UCC2895 is set to 2  $\times$   $F_{SW}$ . The output inductor also experiences a switching frequency which is 2  $\times$   $F_{SW}$ .

#### 8.2.2.1 Power Loss Budget

To meet the efficiency goal a power loss budget needs to be set.

$$\mathsf{P}_{\mathsf{BUDGET}} = \mathsf{P}_{\mathsf{OUT}} \times \left(\frac{1-\eta}{\eta}\right) \approx 52\mathsf{W} \tag{7}$$

#### 8.2.2.2 Preliminary Transformer Calculations (T1)

Transformer turns ratio (a1):

$$a1 = \frac{N_{P}}{N_{S}}$$
(8)

The voltage drop across the  $R_{DS(on)}$  of the primary side FETs is negligible. We assume a 0.5-V forward voltage drop in the output rectifiers.

$$V_{\rm f} = 0.45 V$$
 (9)

Select transformer turns based on 70% duty cycle ( $D_{MAX}$ ) at minimum specified input voltage. This will give some room for dropout if a PFC front end is used.

$$a1 = \frac{N_{P}}{N_{S}}$$
(10)

$$a1 = \frac{V_{\text{INMIN}} \times D_{\text{MAX}}}{V_{\text{OUT}} - V_{\text{f}}} \approx 21$$
(11)

Turns ratio rounded to the nearest whole turn.

Calculated typical duty cycle  $(D_{TYP})$  based on average input voltage.

$$\mathsf{D}_{\mathsf{TYP}} = \frac{(\mathsf{V}_{\mathsf{OUT}} + \mathsf{V}_{\mathsf{f}}) \times \mathsf{a1}}{\mathsf{V}_{\mathsf{IN}}} \approx 0.66 \tag{13}$$

Output inductor peak-to-peak ripple current is set to 20% of the output current.

$$\Delta I_{LOUT} = \frac{P_{OUT} \times 0.2}{V_{OUT}} = 10 \text{ A}$$
(14)



Care must be taken in selecting the correct amount of magnetizing inductance ( $L_{MAG}$ ). The following equations calculate the minimum magnetizing inductance of the primary of the transformer (T1) to ensure the converter operates in current-mode control. As  $L_{MAG}$  reduces, the increasing magnetizing current becomes an increasing proportion of the signal at the CS pin. If the magnetizing current increases enough it can swamp out the current sense signal across  $R_{CS}$  and the converter will operate increasingly as if it were in voltage mode control rather than current mode.

$$L_{MAG} \ge \frac{V_{IN} \times (1 - D_{TYP})}{\frac{\Delta I_{LOUT} \times 0.5}{a1} \times 2 \times F_{SW}} \approx 2.78 \text{ mH}$$

(15)

Figure 19 shows the transformer primary and secondary currents during normal operation.



Figure 19. T1 Primary and Secondary Currents



Calculate T1 secondary RMS current (I<sub>SRMS</sub>):

$$I_{PS} = \frac{P_{OUT}}{V_{OUT}} + \frac{\Delta I_{LOUT}}{2} \approx 55 \text{ A}$$

$$I_{MS} = \frac{P_{OUT}}{V_{OUT}} - \frac{\Delta I_{LOUT}}{2} \approx 45 \text{ A}$$
(16)
(17)

$$I_{\rm MS2} = I_{\rm PS} - \frac{\Delta I_{\rm LOUT}}{2} \approx 50 \, {\rm A} \tag{18}$$

Secondary RMS current ( $I_{SRMS1}$ ) when energy is being delivered to the secondary: (OUTA = OUTD = HI or OUTB = OUTC = HI).

$$I_{\text{SRMS1}} = \sqrt{\left(\frac{D_{\text{MAX}}}{2}\right) \left[I_{\text{PS}} \times I_{\text{MS}} + \frac{\left(I_{\text{PS}} - I_{\text{MS}}\right)^2}{3}\right]} \approx 29.6 \text{ A}$$
(19)

Secondary RMS current (I<sub>SRMS2</sub>) during freewheeling period: (OUTA = OUTC = HI or OUTB = OUTD = HI).

$$I_{\text{SRMS2}} = \sqrt{\left(\frac{1-D_{\text{MAX}}}{2}\right) \left[I_{\text{PS}} \times I_{\text{MS2}} + \frac{\left(I_{\text{PS}} - I_{\text{MS2}}\right)^2}{3}\right]} \approx 20.3 \text{ A}$$
(20)

Secondary RMS current ( $I_{SRMS3}$ ) caused by the negative current in the opposing winding during freewheeling period, please refer to Figure 19.

$$I_{\text{SRMS3}} = \frac{\Delta I_{\text{LOUT}}}{2} \sqrt{\left(\frac{1 - D_{\text{MAX}}}{2 \times 3}\right)} \approx 1.1 \text{A}$$
(21)

Total secondary RMS current (I<sub>SRMS</sub>):

$$I_{SRMS} = \sqrt{I_{SRMS1}^{2} + I_{SRMS2}^{2} + I_{SRMS3}^{2}} \approx 36.0 \text{ A}$$
(22)

Calculate T1 Primary RMS Current (I<sub>PRMS</sub>):

$$\Delta I_{LMAG} = \frac{V_{INMIN} \times D_{MAX}}{L_{MAG} \times 2 \times F_{SW}} \approx 0.47 \text{ A}$$
(23)

$$I_{PP} = \left(\frac{P_{OUT}}{V_{OUT} \times \eta} + \frac{\Delta I_{LOUT}}{2}\right) \frac{1}{a1} + \Delta I_{LMAG} \approx 3.3 \text{ A}$$
(24)

$$I_{MP} = \left(\frac{P_{OUT}}{V_{OUT} \times \eta} - \frac{\Delta I_{LOUT}}{2}\right) \frac{1}{a1} + \Delta I_{LMAG} \approx 2.8A$$
(25)

$$I_{PRMS1} = \sqrt{\left(D_{MAX}\right)\left[I_{PP} \times I_{MP} + \frac{\left(I_{PP} - I_{MP}\right)^{2}}{3}\right]} \approx 2.5 \text{ A}$$
(26)

$$I_{\rm MP2} = I_{\rm PP} - \left(\frac{\Delta I_{\rm LOUT}}{2}\right) \frac{1}{a1} \approx 3.0 \,\text{A} \tag{27}$$

ISTRUMENTS

www.ti.com

(34)

(35)

(36)

T1 Primary RMS (I<sub>PRMS1</sub>) current when energy is being delivered to the secondary.

$$I_{PRMS1} = \sqrt{\left(D_{MAX}\right)\left[I_{PP} \times I_{MP} + \frac{\left(I_{PP} - I_{MP}\right)^{2}}{3}\right]} \approx 2.5 \text{ A}$$
(28)

T1 Primary RMS (I<sub>PRMS2</sub>) current when the converter is free wheeling.

$$I_{PRMS2} = \sqrt{\left(1 - D_{MAX}\right) \left[I_{PP} \times I_{MP2} + \frac{\left(I_{PP} - I_{MP2}\right)^{2}}{3}\right]} \approx 1.7 \text{ A}$$
(29)

Total T1 primary RMS current (I<sub>PRMS</sub>):

$$I_{\text{PRMS}} = \sqrt{I_{\text{PRMS1}}^2 + I_{\text{PRMS2}}^2} \approx 3.1A \tag{30}$$

We select a transformer with the following specifications:

a1=21 (31)  
$$L_{MAG} = 2.8 \text{mH}$$
 (32)

Transformer Primary DC resistance:

$$\mathsf{DCR}_{\mathsf{P}} = 0.215\,\Omega\tag{33}$$

Transformer Secondary DC resistance:

$$\mathsf{DCR}_{\mathsf{S}} = 0.58\,\Omega$$

Estimated transformer core losses (P<sub>T1</sub>) are twice the copper loss.

#### NOTE

This is just an estimate and the total losses may vary based on magnetic design.

$$P_{T1} \approx 2 \times (I_{PRMS}^{2} \times DCR_{P} + 2 \times I_{SRMS}^{2} \times DCR_{S}) \approx 7.0 W$$

Calculate remaining power budget:

 $P_{BUDGET} = P_{BUDGET} - P_{T1} \approx 45W$ 



(37)

## 8.2.2.3 QA, QB, QC, QD FET Selection

In this design to meet efficiency and voltage requirements 20 A, 650 V, CoolMOS FETs from Infineon are chosen for QA..QD.

FET drain to source on resistance:

$$\mathsf{R}_{\mathsf{ds(on)QA}} = 0.220\,\Omega$$

FET Specified C<sub>OSS</sub>:

$$C_{OSS\_QA\_SPEC} = 780 \, \text{pF}$$
(38)

Voltage across drain-to-source ( $V_{dsQA}$ ) where  $C_{OSS}$  was measured, data sheet parameter:

$$V_{dsQA} = 25 V \tag{39}$$

Calculate average Coss [2]:

$$C_{OSS\_QA\_AVG} = C_{OSS\_QA\_SPEC} \sqrt{\frac{V_{dsQA}}{V_{INMAX}}} \approx 193 \text{ pF}$$
(40)

QA FET gate charge:

$$QA_{g} = 15nC$$
(41)

Voltage applied to FET gate to activate FET:

$$V_{g} = 12 V \tag{42}$$

Calculate QA losses ( $P_{QA}$ ) based on  $R_{ds(on)QA}$  and gate charge ( $QA_g$ ):

$$P_{QA} = I_{PRMS}^{2} \times R_{DS(on)QA} + 2 \times QA_{g} \times V_{g} \times f_{SW} \approx 2.1W$$
(43)

Recalculate power budget:

$$\mathsf{P}_{\mathsf{BUDGET}} = \mathsf{P}_{\mathsf{BUDGET}} - 4 \times \mathsf{P}_{\mathsf{QA}} \approx 36.6 \mathsf{W} \tag{44}$$

### 8.2.2.4 Selecting L<sub>S</sub>

Calculating the value of the shim inductor (L<sub>S</sub>) is based on the amount of energy required to achieve zero voltage switching. This inductor needs to able to deplete the energy from the parasitic capacitance at the switch node. The following equation selects L<sub>S</sub> to achieve ZVS at 100% load down to 50% load based on the primary FET's average total  $C_{OSS}$  at the switch node.

#### NOTE

The actual parasitic capacitance at the switched node may differ from the estimate and  $L_S$  may have to be adjusted accordingly.

$$L_{s} \geq \left(2 \times C_{OSS\_QA\_AVG}\right) \frac{V_{INMAX}^{2}}{\left(\frac{I_{PP}}{2} - \frac{\Delta I_{LOUT}}{2 \times a1}\right)^{2}} - L_{LK} \approx 26 \,\mu\text{H}$$

$$L_{s} = 26 \,\mu\text{H}$$

$$(45)$$

$$(45)$$

$$(46)$$

Typical shim inductor DC resistance:

$$\mathsf{DCR}_{\mathsf{LS}} = 27\,\mathsf{m}\Omega\tag{47}$$

Estimate L<sub>S</sub> power loss (P<sub>LS</sub>) and readjust remaining power budget:

$$P_{LS} = 2 \times I_{PRMS}^{2} \times DCR_{LS} \approx 0.5 W$$

$$P_{BUDGET} = P_{BUDGET} - P_{LS} \approx 36.1W$$
(48)
(49)

### 8.2.2.5 Selecting Diodes $D_B$ and $D_C$

There is a potential for high voltage ringing on the secondary rectifiers, caused by the difference in current between the transformer and the shim inductor when the transformer comes out of freewheeling. Diodes  $D_B$  and  $D_C$  provide a path for this current and prevent any ringing by clamping the transformer primary to the primary side power rails. Normally these diodes do not dissipate much power but they should be sized to carry the full primary current. The worse case power dissipated in these diodes is:

$$P = 0.5 \times L_{s} \times I_{PRMS}^{2} \times F_{sW}$$
<sup>(50)</sup>

The diodes should be ultra-fast types and rated for the input voltage of the converter –  $V_{IN}$  (410 VDC in this case).

A MURS360 part is suitable at this power level.



## 8.2.2.6 Output Inductor Selection (L<sub>OUT</sub>)

Inductor  $L_{OUT}$  is designed for 20% inductor ripple current ( $\Delta I_{LOUT}$ ):

$$\Delta I_{LOUT} = \frac{P_{OUT} \times 0.2}{V_{OUT}} = \frac{600 \text{ W} \times 0.2}{12 \text{ V}} \approx 10 \text{ A}$$

$$L_{OUT} = \frac{V_{OUT} \times (1 - D_{TYP})}{\Delta I_{LOUT} \times 2 \times f_{SW}} \approx 2 \mu \text{H}$$
(52)

Calculate output inductor RMS current (ILOUT RMS):

$$I_{LOUT\_RMS} = \sqrt{\left(\frac{P_{OUT}}{V_{OUT}}\right)^2 + \left(\frac{\Delta I_{LOUT}}{\sqrt{3}}\right)^2} = 50.3 \text{ A}$$
(53)

$$L_{OUT} = 2\,\mu H \tag{54}$$

Typical output inductor DC resistance:

$$\mathsf{DCR}_{\mathsf{LOUT}} = 750\,\mu\Omega\tag{55}$$

Estimate output inductor losses ( $P_{LOUT}$ ) and recalculate power budget. Note  $P_{LOUT}$  is an estimate of inductor losses that is twice the copper loss. Note this may vary based on magnetic manufactures. It is advisable to double check the magnetic loss with the magnetic manufacture.

$$P_{LOUT} = 2 \times I_{LOUT_{RMS}}^{2} \times DCR_{LOUT} \approx 3.8 \, W$$
(56)

$$P_{BUDGET} = P_{BUDGET} - P_{LOUT} \approx 32.8W$$
(57)

(60)

**NSTRUMENTS** 

FXAS

### 8.2.2.7 Output Capacitance ( $C_{OUT}$ )

The output capacitor is selected based on holdup and transient (V<sub>TRAN</sub>) load requirements.

Time it takes L<sub>OUT</sub> to change 90% of its full load current:

$$t_{HU} = \frac{\frac{V_{OUT} \times P_{OUT} \times 0.9}{V_{OUT}}}{V_{OUT}} = 7.5\,\mu\text{s}$$
(58)

During load transients most of the current will immediately go through the capacitors equivalent series resistance (ESR<sub>COUT</sub>). The following equations are used to select ESR<sub>COUT</sub> and C<sub>OUT</sub> based on a 90% load step in current. The ESR is selected for 90% of the allowable transient voltage (V<sub>TRAN</sub>), while the output capacitance (C<sub>OUT</sub>) is selected for 10% of  $V_{TRAN}$ .

$$ESR_{COUT} \leq \frac{V_{TRAN} \times 0.9}{\frac{P_{OUT} \times 0.9}{V_{OUT}}} = 12m\Omega$$

$$C_{OUT} \geq \frac{\frac{P_{OUT} \times 0.9 \times t_{HU}}{V_{OUT}}}{V_{OUT}} \approx 5.6mF$$
(59)
(59)
(59)
(59)

Before selecting the output capacitor, the output capacitor RMS current (I<sub>COUT RMS</sub>) must be calculated.

$$I_{\text{COUT}_{\text{RMS}}} = \frac{\Delta I_{\text{LOUT}}}{\sqrt{3}} \approx 5.8 \,\text{A} \tag{61}$$

To meet the design requirements five 1500-µF, aluminum electrolytic capacitors are chosen for the design from United Chemi-Con<sup>™</sup>, part number EKY-160ELL152MJ30S. These capacitors have an ESR of 31 mΩ.

Number of output capacitors:

Total output capacitance:

$$C_{OUT} = 1500\,\mu\text{F} \times n \approx 7500\,\mu\text{F} \tag{63}$$

Effective output capacitance ESR:

$$\mathsf{ESR}_{\mathsf{COUT}} = \frac{31\mathrm{m}\Omega}{\mathrm{n}} = 6.2\mathrm{m}\Omega \tag{64}$$

Calculate output capacitor loss (P<sub>COUT</sub>):

$$P_{\text{COUT}} = I_{\text{COUT}_{\text{RMS}}}^2 \times \text{ESR}_{\text{COUT}} \approx 0.21 \text{W}$$
(65)

Recalculate remaining Power Budget:

$$P_{BUDGET} = P_{BUDGET} - P_{COUT} \approx 32.6W$$
(66)

#### 8.2.2.8 Select Rectifier Diodes

Selecting the rectifier diodes begins with determining the voltage and current ratings necessary. In this case the peak diode reverse voltage is given by:

$$V_{\rm r} = 2 \times \frac{V_{\rm IN_{MAX}}}{a1} \approx 38V \tag{67}$$

The average output diode current is given by:

$$I_{f} = \frac{I_{OUT\_avg}}{2} \approx 30A$$
(68)



(69)

For this design we select dual 40-A, 45-V Schottky diodes type STPS40L45CT. This is a dual diode and we connect both of the diodes in parallel for current sharing. Each diode in the package will carry approximately half of the  $I_f$  calculated above, or about 15 A. The forward voltage drop of these diodes at maximum output current will be typically 0.45 V.

The power loss in the output rectifiers is dominated by the V<sub>f</sub>I<sub>f</sub> product.

The loss in each dual diode package is given by:

$$P_{\text{Diode}} = V_{\text{f}} \times I_{\text{f}} \approx 13.5 \text{W}$$

The device will require a heatsink to keep its junction temperature at a reasonable level.

The heatsink thermal resistance will have to be less than:

$$R_{\text{TH}_{\text{HSK}_{\text{D}}}} = \frac{T_{\text{J}_{\text{max}}} - T_{\text{A}}}{P_{\text{Diode}}} - R_{\text{TH}_{\text{JC}}} \approx 4.5^{\circ} \text{CW}^{-1}$$
(70)

where  $T_{j\_max} = 125^{\circ}C$ ,  $T_A = 50^{\circ}C$ , and  $R_{TH\_jc} = 0.8^{\circ}CW^{-1}$ .

A typical heatsink with this thermal resistance would have dimensions 63.5 mm × 42 mm × 25 mm.

Recalculate the power budget.

$$P_{\text{BUDGET}} = P_{\text{BUDGET}} - 2 \times P_{\text{Diode}} \approx 5.6 \text{W}$$
(71)

### 8.2.2.9 Input Capacitance (C<sub>IN</sub>)

The input voltage in this design is 390  $V_{DC}$ , which is generally fed by the output of a PFC boost pre-regulator. The input capacitance is generally selected based on holdup and ripple requirements.

#### NOTE

The delay time needed to achieve ZVS can act as a duty cycle clamp ( $D_{CLAMP}$ ).

Calculate tank frequency:

$$f_{\rm R} = \frac{1}{2\pi\sqrt{L_{\rm S} \times (2 \times C_{\rm OSS\_QA\_AVG})}}$$
(72)

Estimated delay time:

$$t_{\text{DELAY}} = \frac{2}{f_{\text{R}} \times 4} \approx 314 \,\text{ns} \tag{73}$$

Effective duty cycle clamp (D<sub>CLAMP</sub>):

$$D_{CLAMP} = \left(\frac{1}{2 \times f_{SW}} - t_{DELAY}\right) \times 2 \times f_{SW} = 94\%$$
(74)

 $V_{DROP}$  is the minimum input voltage where the converter can still maintain output regulation. The converter's input voltage would only drop down this low during a brownout or line-drop condition if this converter was following a PFC pre-regulator.

$$V_{\text{DROP}} = \frac{a1 \times (V_{\text{OUT}} + V_{\text{f}})}{D_{\text{CLAMP}}} \approx 278 \text{ V}$$
(75)

C<sub>IN</sub> was calculated based on one line cycle of holdup:

$$C_{IN} \ge \frac{2 \times P_{OUT} \times \frac{1}{60 \text{ Hz}}}{\left(V_{IN}^2 - V_{DROP}^2\right)} \approx 364 \,\mu\text{F}$$
(76)

Calculate high frequency input capacitor RMS current (I<sub>CINRMS</sub>).

$$I_{\text{CINRMS}} = \sqrt{I_{\text{PRMS1}}^2 - \left(\frac{P_{\text{OUT}}}{V_{\text{INMIN}} \times a1}\right)^2} = 1.8 \text{ A}$$
(77)

To meet the input capacitance and RMS current requirements for this design a 330-µF capacitor was chosen from Panasonic part number EETHC2W331EA.

$$C_{IN} = 330\,\mu\text{F} \tag{78}$$

This capacitor has a high frequency (ESR<sub>CIN</sub>) of 150 mΩ, measured with an impedance analyzer at 200 kHz.

$$\mathsf{ESR}_{\mathsf{CIN}} = 0.150\,\Omega\tag{79}$$

Estimate  $C_{IN}$  power dissipation ( $P_{CIN}$ ):

$$P_{CIN} = I_{CINRMS}^{2} \times ESR_{CIN} = 0.5 W$$
(80)

Recalculate remaining power budget:

$$P_{\text{BUDGET}} = P_{\text{BUDGET}} - P_{\text{CIN}} \approx 5.0 \,\text{W} \tag{81}$$

There is roughly 5.0 W left in the power budget left for the current sensing network, and biasing the control device and all resistors supporting the control device.



## 8.2.2.10 Current Sense Network (CT, R<sub>CS</sub>, R<sub>R</sub>, D<sub>A</sub>)

The CT chosen for this design has a turns ratio (CT<sub>RAT</sub>) of 100:1.

$$CT_{RAT} = \frac{I_{P}}{I_{S}} = 100$$
(82)

Calculate nominal peak current (I<sub>P1</sub>) at V<sub>INMIN</sub>:

Peak primary current:

$$I_{P1} = \left(\frac{P_{OUT}}{V_{OUT} \times \eta} + \frac{\Delta I_{LOUT}}{2}\right) \frac{1}{a1} + \frac{V_{INMIN} \times D_{MAX}}{L_{MAG} \times 2 \times F_{SW}} \approx 3.3 \text{ A}$$
(83)

The CS pin voltage where peak current limit will trip.

$$V_{\rm P} = 2 V$$
 (84)

Calculate current sense resistor ( $R_{CS}$ ) and leave 300 mV for slope compensation. Include a 1.1 factor for margin:

$$R_{CS} = \frac{V_{P} - 0.3 V}{\frac{I_{P1}}{CT_{RAT}} \times 1.1} \approx 47 \Omega$$
(85)

Select a standard resistor for R<sub>CS</sub>:

$$\mathsf{R}_{\mathsf{CS}} = \mathsf{47}\,\Omega \tag{86}$$

Estimate power loss for R<sub>CS</sub>:

$$\mathsf{P}_{\mathsf{RCS}} = \left(\frac{\mathsf{I}_{\mathsf{PRMS1}}}{\mathsf{CT}_{\mathsf{RAT}}}\right)^2 \times \mathsf{R}_{\mathsf{CS}} \approx 0.03 \,\mathsf{W} \tag{87}$$

Calculate maximum reverse voltage ( $V_{DA}$ ) on  $D_A$ :

$$V_{DA} = V_{P} \frac{D_{CLAMP}}{1 - D_{CLAMP}} \approx 29.8 \, \text{V}$$
(88)

Estimate D<sub>A</sub> power loss (P<sub>DA</sub>):

$$P_{DA} = \frac{P_{OUT} \times 0.6 \text{ V}}{V_{INMIN} \times \eta \times CT_{RAT}} \approx 0.01 \text{ W}$$
(89)

Calculate reset resistor R<sub>R</sub>:

Resistor  $R_R$  is used to reset the current sense transformer CT.

$$R_{\rm R} = 100 \times R_{\rm CS} = 4.7 \,\rm k\Omega \tag{90}$$

**NSTRUMENTS** 

**EXAS** 

Resistor  $R_{LF}$  and capacitor  $C_{LF}$  form a low pass filter for the current sense signal (Pin 15). For this design we chose the following values. This filter has a low frequency pole ( $f_{LFP}$ ) at 482 kHz. This should work for most applications but may be adjusted to suit individual layouts and EMI present in the design.

$$\begin{aligned} \mathsf{R}_{\mathsf{LF}} &= 1 k \Omega \end{aligned} \tag{91} \\ \mathsf{C}_{\mathsf{LF}} &= 330 \, \mathsf{pF} \end{aligned} \tag{92}$$

$$f_{LFP} = \frac{I}{2\pi f \times R_{LF} \times C_{LF}} = 482 \text{ kHz}$$
(93)

The UCC3895 REF output (Pin 4) needs a high frequency bypass capacitor to filter out high frequency noise. The maximum amount of capacitance allowed is given in the *Recommended Operating Conditions*.

$$C_{REF} = 1 \,\mu F \tag{94}$$

The voltage amplifier reference voltage (Pin 2, EA+) can be set with a voltage divider (R1, R2), for this design example, the error amplifier reference voltage (V1) will be set to 2.5 V. Select a standard resistor value for R1 and then calculate resistor value R2.

UCC3895 reference voltage:

$$V_{\mathsf{REF}} = 5\,\mathsf{V} \tag{95}$$

Set voltage amplifier reference voltage:

$$V1 = 2.5V$$
 (96)  
 $P1 = 2.37kO$  (97)

$$R2 = \frac{R1 \times (V_{REF} - V1)}{V1} = 2.37 k\Omega$$
(97)

Voltage divider formed by resistor R3 and R4 are chosen to set the DC output voltage ( $V_{OUT}$ ) at Pin 3 (EA–).

Select a standard resistor for R3:

$$\mathsf{R3} = 2.37\,\mathsf{k}\Omega\tag{99}$$

Calculate R4:

$$R4 = \frac{R3 \times (V_{OUT} - V1)}{V1} \approx 9 k\Omega$$
<sup>(100)</sup>

Then choose a standard resistor for R4:

$$R4 = \frac{R3 \times (V_{OUT} - V1)}{V1} \approx 9.09 \,k\Omega \tag{101}$$

#### 8.2.2.10.1 Output Voltage Setpoint

Peak current mode control is chosen for this design and a TL431 (U1) acts as the output voltage error amplifier. It has a 2.5-V internal reference and we want to regulate  $V_{OUT}$  to 12 V. We set  $R_B$ , the lower resistor of the output voltage divider chain to 10 k $\Omega$ .  $R_A$  the upper resistor is given by:

$$R_{A} = R_{B} \left( \frac{V_{OUT}}{V_{REF}} - 1 \right) = 38 \ k\Omega \tag{102}$$

It is possible, but not necessary, to add a small resistor,  $R_{LOOP}$ , in series with the feedback network as a signal injection point for loop stability tests,  $R_{LOOP}$ .

The output of  $U_1$  is transferred across the isolation barrier by the optocoupler  $U_2$  and fed into the EAP pin of the UCC3895 as a current demand signal. The UCC2895 internal error amplifier is configured as a voltage follower by connecting EAN to EAOUT.



#### 8.2.2.10.2 Voltage Loop Compensation

We choose a standard configuration for a TL431 / optocoupler based feedback network. Type 2 loop compensation is appropriate for a design using peak current mode control. First we set the DC operating points for the TL431 (U1) and the optocoupler (U2).

We assume that the optocoupler (U2) has a current transfer ratio (CTR) of 1 and choose to operate it at a maximum LED current,  $I_F$  of 10 mA.  $R_D$  is then given by:

$$R_D = \frac{V_{OUT} - V_F - V_{k\_MIN}}{I_F} \approx 820 \ \Omega \tag{103}$$

We set the parallel combination of  $R_G$  and  $R_F$  to 2.4 k $\Omega$  for a nominal 10-dB gain for output perturbations via the direct path from  $R_D$  to the optocoupler diode. This path exists in parallel with the path through  $R_A$  and the TL431. The direct path is important at frequencies where the gain of the TL431 integrator has fallen to 0 dB.

 $R_G$  and  $R_F$  form a potential divider whose function is to keep the EAP pin within the upper limit of its common mode input range ( $V_{CM\_MAX} = 3.6$  V) when there is no current in the photo-transistor.  $R_G$  is connected to VREF and this constraint on the voltage at the EAP pin gives:

$$R_{G} = R_{F} \frac{V_{REF}}{V_{CM}MAX} - 1 = 0.39 R_{F}$$
(104)

Since we know the parallel value of  $R_F$  and  $R_G$  and their ratio ( $R_F/R_G$ ), we calculate RF as follows:

$$R_F = R_F || R_G \frac{1.39}{0.39} \approx 8.6 k\Omega$$
(105)

and

$$R_{G} = 0.39 \ R_{F} = 3.3 \ k\Omega \tag{106}$$

At low frequencies the gain is dominated by the response of the TL431 error amplifier which is configured as a pure integrator. The TL431 has a typical open loop gain of about 60 dB at DC, which decreases at the normal –20 dB per decade. Its gain will be 0 dB when the impedance of CE falls to that of RA. Even though the TL431 gain has fallen to 0 dB, the system still has 10-dB gain due to the direct path through RD.

We put the zero due to capacitor  $C_E$  and resistor  $R_A$  at the desired 0-dB gain frequency of 2 kHz. Since  $R_A$  is already selected from  $V_{OUT}$  setpoint considerations we calculate  $C_E$  as follows:

$$C_E = \frac{1}{2\pi 2000 Hz 38 k\Omega} \approx 22 \ nF \tag{107}$$

The optocoupler has a 10-dB response through the direct path, to perturbations on  $V_{OUT}$ . At higher frequencies the capacitance at the collector of the optocoupler ( $C_F$ ) forms a pole with the resistor in series with the optocoupler LED. The gain then rolls off in half a decade to reach 0 dB. With CF = 68 nF this pole is at about 2.8 kHz.

Having chosen the component values in the feedback path around the TL431 we can draw a Bode Plot of the VOUT to EAP transfer function  $G_C(f)$ .

The control to output transfer function of the power train is approximated by:

$$G_{CO(f)} = \frac{\Delta V_{OUT}}{\Delta V_C} \approx a1 \times CT_{RAT} \times \frac{R_{LOAD}}{R_{CS}} \times \left(\frac{1 + s ESR_{COUT} \times C_{OUT}}{1 + s R_{LOAD} \times C_{OUT}}\right) \times \frac{1}{1 + \frac{s}{s_{PP}} + \left(\frac{s}{s_{PP}}\right)^2}$$

where

- $s = 2\pi j f$  is the complex frequency
- $s_{PP}$  is  $F_{SW} / 2 = 50$  kHz in this case
- The overall loop response is then given by  $G_C(f)$ .  $G_C(o)$ .

This loop response has a crossover frequency of 7.5 kHz. TI recommends that you check the loop stability of the final design with load transient tests and by checking that the gain and phase margins are sufficient.  $R_{LOOP}$  provides a convenient point to inject signals for loop gain and phase measurements. The feedback network may need to be adjusted to achieve satisfactory performance.

(108)



#### 8.2.2.10.3 Setting the Switching Frequency

In this design we set the UCC2895 oscillator frequency to 200 kHz to give a switching frequency ( $F_{SW}$ ) of 100 kHz at the transformer primary. We set  $R_T = 82 \text{ k}\Omega$ , within the limits given in the *RT (Oscillator Timing Resistor)* section and rearrange Equation 2 to find the needed value of  $C_T$ .

$$C_T = \frac{48 \times \left[ t_{OSC} - 120 ns \right]}{5 \times R_T} \approx 560 \ p \mathsf{F}$$
(109)

This value is within the limits for C<sub>T</sub> in the CT (Oscillator Timing Capacitor) section.

#### 8.2.2.10.4 Soft Start

$$I_{R_{T}} = \frac{3 V}{R_{T}} \approx 36 \ \mu \text{A} \tag{110}$$

The UCC3895 has a soft-start function to reduce component stresses during the start-up phase. For this design we set the soft-start time to 50 ms. This time is controlled by the value of the capacitor  $C_{SS}$  at the SS/DISB pin and the charging current set by  $R_T$  (Equation 4).

$$C_{SS} = I_{RT} \times \frac{t_{SS}}{3.6 V} = \frac{3 V}{R_T} \times \frac{t_{SS}}{3.6 V} \approx 470 \text{ nF}$$
(111)

#### 8.2.2.10.5 Setting the Switching Delays

Higher power designs will benefit from the adaptive delays provided by the ADS pin but that feature is not used in this example. Setting RADSH = 0  $\Omega$  defeats the adaptive delay and a fixed value for t<sub>DELAB</sub> and t<sub>DELCD</sub> is used. If it is planned to use the adaptive delay feature then the resistor RADSL should be included in the layout but not populated until delay optimisation is being done on actual hardware.



Figure 20. UCC3895 Adaptive Delays

We set the delay times as follows. The resonant frequency of the shim inductor  $L_S$  with the stray capacitance at the switched node is given by:

$$f_{R} = \frac{1}{2\pi\sqrt{L_{S} \times 2 \times C_{OSS\_AVG}}} \approx 1.6 \text{ MHz}$$
(112)

Set the initial  $t_{ABSET}$  and  $t_{CDSET}$  values to half the resonant period

$$t_{DELAY} = 314 \text{ ns} \tag{113}$$

The resistors  $R_{AB}$  and  $R_{CD}$  are given by a modified version of Equation 5 and Equation 6.

$$R_{AB} = R_{CD} = \frac{(t_{DELAY} - 25 \text{ ns}) \times 0.5 \text{ V}}{25 \times 10^{-12}} \approx 5.6 \text{ k}\Omega$$
(114)



It is important to recognise that the delay times set by  $R_{AB}$  and  $R_{CD}$  are those measured at the device pins. Propagation delays mean that the delay times seen at the primary of the transformer will be different and this is the reason why the delays have to be optimised on actual hardware. Once the prototype is up and running it is recommended that you fine tune  $t_{ABSET}$  and  $t_{CDSET}$  at light load. Refer to Figure 21 and Figure 22. It is easier to achieve ZVS at the drain of QD than at the drain of QA because the output inductor current reflected in the transformer primary is greater at QD and QC turn-off than it is at QA and QB turn-off.



Figure 21. t<sub>ABSET</sub> to Achieve Valley Switching at Light Loads





Figure 22. t<sub>CDSET</sub> to Achieve Valley Switching at Light Loads

#### 8.2.2.10.6 Setting the Slope Compensation

Slope compensation is necessary to stabilise a converter operating in peak current mode at duty cycles greater than 50%. The optimum slope compensation ramp should be half the inductor current ramp downslope during the off time. This slope is calculated as follows:

$$m_{e} = 0.5 \frac{V_{OUT} \times R_{CS}}{L_{OUT} \times a^{1} \times CT_{RAT}} = 67 \ mv \ \mu s^{-1}$$
(115)

The magnetizing current of the power transformer provides part of the compensating ramp and is calculated as follows. The  $V_{IN} \times D_{TYP}$  factor takes account of the fact that the slope of the magnetizing current is less at lower input voltages.

$$m_{MAG} = \frac{V_{IN} \times D_{TYP} \times R_{CS}}{L_{MAG} \times CT_{BAT}} \approx 43 \ mv \ \mu s^{-1}$$
(116)

The added slope compensation ramp is then:

$$m_{SUM} = m_e - m_{MAG} \approx 24 \ mv \ \mu s^{-1} \tag{117}$$

The resistor R<sub>SC</sub> sets the added slope compensation ramp, m<sub>SUM</sub> and is chosen as follows:

$$R_{SC} = R_{LF} \times \frac{8 \times I_{RT}}{m_{MAG} \times C_{T}} = 21 \text{ k}\Omega$$
(118)

A small AC coupling capacitor is used in the emitter of Q1 to eliminate the need for offset biasing circuitry.  $C_C = 1$  nF.

The resistor R<sub>EL</sub> is a DC load resistor for the emitter of Q1. It should have the same value as R<sub>SC</sub>.



A small capacitor at the RAMP pin input helps suppress high frequency noise, we set  $C_{RAMP}$  = 56 pF. Transistor Q1 is a small signal NPN type.

In peak current mode control the RAMP pin receives the current sense signal, plus the slope compensation ramp, through the 510- $\Omega$  resistor R<sub>RCS</sub>. The 10-k $\Omega$  resistor R<sub>RB</sub> provides approximately 250-mV offset bias. The value of this resistor may be adjusted up or down to alter the point at which the internal no load comparator trips.



Figure 23. Daughter Board Schematic









### 8.2.3 Application Curves



## 9 Power Supply Recommendations

The UCC3895 device should be operated from a  $V_{DD}$  rail within the limits given in the *Recommended Operating Conditions* of this data sheet. To avoid the possibility that the device might stop switching,  $V_{DD}$  must not be allowed to fall into the UVLO(off) range. In order to minimize power dissipation in the device,  $V_{DD}$  should not be unnecessarily high. Keeping  $V_{DD}$  at 12 V is a good compromise between these competing constraints. The gate drive outputs from the UCC3895 device deliver large-current pulses into their loads. This indicates the need for a low-ESR decoupling capacitor to be connected as directly as possible between the  $V_{DD}$  and PGND terminals.

TI recommends ceramic capacitors with stable dielectric characteristics over temperature, such as X7R. Avoid capacitors which have a large drop in capacitance with applied DC voltage bias. For example, use a part that has a low-voltage co-efficient of capacitance. The recommended decoupling capacitance is 1  $\mu$ F, X7R, with at least a 25-V rating with a 0.1- $\mu$ F NPO capacitor in parallel.

## 10 Layout

### **10.1 Layout Guidelines**

In order to increase the reliability and robustness of the design, it is recommended that the following layout guidelines are followed.

- EAN pin This is the inverting input to the error amplifier. It is a high impedance pin and is susceptible to noise pickup. Keep tracks from this pin as short as possible.
- EAP pin This is the non-inverting input to the error amplifier. It is a high impedance pin and is susceptible to noise pickup. Keep tracks from this pin as short as possible.
- EAOUT pin Keep tracks from this pin as short as possible.
- RAMP,CT, RT, DELAB, DELCD and ADS pins The components connected to these pins are used to set important operating parameters. Keep these components close to the IC and provide short, low impedance return connections to the GND pin.
- REF pin Decouple this pin to GND with a good quality ceramic capacitor. A 1-µF, X7R, 25-V capacitor is recommended. Keep REF PCB tracks as far away as possible from sources of switching noise.
- SYNC pin This pin is essentially a digital I/O port. If it is unused, then it may be left open circuit. If Synchronisation is used, then route the incoming Synchronisation signal as far away from noise sensitive input pins as possible.
- CS pin This connection is arguably the most important single connection in the entire PSU system. Avoid
  running the CS signal traces near to sources of high dv/dt. Provide a simple RC filter as close as possible to
  the pin to help filter out leading edge noise spikes which will occur at the beginning of each switching cycle.
- SS/DISB pin Keep tracks from this pin as short as possible. If the Enable signal is coming from a remote source then avoid running it close to any source of high dv/dt (MOSFET Drain connections for example) and add a simple RC filter at the SS/DISB pin.
- OUTA, OUTB, OUTC, and OUTD pins These are the gate drive output pins and will have a high dv/dt rate
  associated with their rising and falling edges. Keep the tracks from these pins as far away from noise
  sensitive input pins as possible. Ensure that the return currents from these outputs do not cause voltage
  changes in the analog ground connections to noise sensitive input pins.
- VDD pin This pin must be decoupled to PGND using ceramic capacitors as detailed in the *Power Supply Recommendations* section. Keep this capacitor as close to the VDD and PGND pins as possible.
- GND pin This pin provides the analog ground reference to the controller. Use this pin to provide a return
  path for the components at the RAMP, REF, CT, RT, DELAB, DELCD, ADS, CS, and SS/DISB pins. Use a
  Ground Plane to minimise the impedance of the ground connection and to reduce noise pickup. It is important
  to have a low impedance connection from GND to PGND.
- PGND pin This pin provides the ground reference to the controller. This pin should be used to return the currents from the OUTX and SYNC pins. Use a Ground Plane to minimise the impedance of the ground connection and to reduce noise pickup.

An ideal ground plane provides an equipotential surface to which the controller ground pins can be connected. However, real ground planes have a non-zero impedance and having separate ground planes for analog and driver circuits is an easy way to prevent the analog ground from being disturbed by driver return currents. A single ground plane may be used if care is taken to ensure that the driver return currents are kept away from the part of the ground plane used for analog connections.



#### www.tij.co.jp

## 10.2 Layout Example

Further layout information for this device is given in application report SLUA501.



Figure 29. Suggested PCB Layout

TEXAS INSTRUMENTS

www.tij.co.jp

# 11 デバイスおよびドキュメントのサポート

## 11.1 ドキュメントのサポート

### 11.1.1 関連資料

関連資料については、以下を参照してください。

- 1. 『UCC2895 Layout and Grounding Recommendations』(英語)、(SLUA501)
- 2. 『Using the UCC3895 in a Direct Control Driven Synchronous Rectifier Applications』(英語)、(SLUU109)
- 3. M. Dennis、『A Comparison Between the BiCMOS UCC3895 Phase Shift Controller and the UC3875』(英語)、アプリケーション・ノート (SLUA246)
- 4. L. Balogh、『The Current-Doubler Rectifier: An Alternative Rectification Technique For Push-Pull And Bridge Converters』(英語)、アプリケーション・ノート (SLUA121)
- 5. W. Andreycak、『Phase-Shifted Full-Bridge, Zero-Voltage Transition Design Considerations』(英語)、アプリ ケーション・ノート (SLUA107)
- 6. L. Balogh、『THE NEW UC3879 PHASE-SHIFTED PWM CONTROLLER SIMPLIFIES THE DESIGN OF ZERO VOLTAGE TRANSITION FULL-BRIDGE CONVERTERS』(英語)、アプリケーション・ノート (SLUA122)
- 7. L. Balogh、『Design Review: 100W, 400kHz, DC/DC Converter With Current Doubler Synchronous Rectification Achieves 92% Efficiency』(英語)、Unitrode Power Supply Design Seminar Manual、SEM-1100、 1996 年、Topic 2
- 8. 『Phase Shift Resonant Controller』(英語)、データシート (SLUS229)
- 9. 『PHASE SHIFT RESONANT CONTROLLER』(英語)、データシート (SLUS230)
- 10. UCC3895EVM-1、『Using the UCC3895 in a Direct Control Driven Synchronous Rectifier Applications』(英語)、ユーザー・ガイド (SLUU109)
- 11. UCC3895、『UCC3895 OUTC/OUTD Asymmetric Duty Cycle Operation』(英語)、アプリケーション・レポート (SLUA275)
- 12. 『Current Doubler Rectifier Offers Ripple Current Cancellation』(英語)、アプリケーション・ノート (SLUA323)
- 13. 『Control Driven Synchronous Rectifiers In Phase Shifted Full Bridge Converters』(英語)、アプリケーション・ ノート (SLUA287)

#### 11.1.2 関連リンク

次の表に、クイック・アクセス・リンクを示します。カテゴリには、技術資料、サポートおよびコミュニティ・リソース、ツールとソフトウェア、およびサンプル注文またはご購入へのクイック・アクセスが含まれます。

| 製品      | プロダクト・フォルダ | サンプルとご購入 | 技術資料    | ツールとソフトウェア | サポートとコミュニティ |
|---------|------------|----------|---------|------------|-------------|
| UCC1895 | ここをクリック    | ここをクリック  | ここをクリック | ここをクリック    | ここをクリック     |
| UCC2895 | ここをクリック    | ここをクリック  | ここをクリック | ここをクリック    | ここをクリック     |
| UCC3895 | ここをクリック    | ここをクリック  | ここをクリック | ここをクリック    | ここをクリック     |

表 2. 関連リンク

## 11.2 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

## 11.3 コミュニティ・リソース

TI E2E<sup>™</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 11.4 商標



#### www.tij.co.jp

### 11.4 商標 (continued)

E2E is a trademark of Texas Instruments. United Chemi-Con is a trademark of United Chemi-Con. All other trademarks are the property of their respective owners.

## 11.5 静電気放電に関する注意事項



これらのデバイスは、限定的なESD(静電破壊)保護機能を内蔵しています。保存時または取り扱い時は、MOSゲートに対する静電破壊を防 ▲ ▲ 上するために、リード線同士をショートさせておくか、デバイスを導電フォームに入れる必要があります。

## 11.6 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もありま す。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。



## **PACKAGING INFORMATION**

| Orderable part number | Status | Material type | Package   Pins  | Package qty   Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|-----------------|-----------------------|------|-------------------------------|----------------------------|--------------|--------------|
|                       | (1)    | (2)           |                 |                       | (0)  | (4)                           | (5)                        |              | (0)          |
| UCC1895J              | Active | Production    | CDIP (J)   20   | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | UCC1895J     |
| UCC1895J.A            | Active | Production    | CDIP (J)   20   | 20   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | UCC1895J     |
| UCC1895L              | Active | Production    | LCCC (FK)   20  | 55   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | UCC1895L     |
| UCC1895L.A            | Active | Production    | LCCC (FK)   20  | 55   TUBE             | No   | SNPB                          | N/A for Pkg Type           | -55 to 125   | UCC1895L     |
| UCC2895DW             | Active | Production    | SOIC (DW)   20  | 25   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | UCC2895DW    |
| UCC2895DW.A           | Active | Production    | SOIC (DW)   20  | 25   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | UCC2895DW    |
| UCC2895DWG4           | Active | Production    | SOIC (DW)   20  | 25   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | UCC2895DW    |
| UCC2895DWTR           | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU   NIPDAU               | Level-2-260C-1 YEAR        | -40 to 85    | UCC2895DW    |
| UCC2895DWTR.A         | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | UCC2895DW    |
| UCC2895DWTRG4         | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | UCC2895DW    |
| UCC2895N              | Active | Production    | PDIP (N)   20   | 18   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | UCC2895N     |
| UCC2895N.A            | Active | Production    | PDIP (N)   20   | 18   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | -40 to 85    | UCC2895N     |
| UCC2895PW             | Active | Production    | TSSOP (PW)   20 | 70   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | UCC2895      |
| UCC2895PW.A           | Active | Production    | TSSOP (PW)   20 | 70   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | UCC2895      |
| UCC2895PWTR           | Active | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | UCC2895      |
| UCC2895PWTR.A         | Active | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | -40 to 85    | UCC2895      |
| UCC3895DW             | Active | Production    | SOIC (DW)   20  | 25   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | 0 to 70      | UCC3895DW    |
| UCC3895DW.A           | Active | Production    | SOIC (DW)   20  | 25   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | 0 to 70      | UCC3895DW    |
| UCC3895DWG4           | Active | Production    | SOIC (DW)   20  | 25   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | 0 to 70      | UCC3895DW    |
| UCC3895DWTR           | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU   NIPDAU               | Level-2-260C-1 YEAR        | 0 to 70      | UCC3895DW    |
| UCC3895DWTR.A         | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | 0 to 70      | UCC3895DW    |
| UCC3895DWTRG4         | Active | Production    | SOIC (DW)   20  | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | 0 to 70      | UCC3895DW    |
| UCC3895N              | Active | Production    | PDIP (N)   20   | 18   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | UCC3895N     |
| UCC3895N.A            | Active | Production    | PDIP (N)   20   | 18   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | UCC3895N     |
| UCC3895NG4            | Active | Production    | PDIP (N)   20   | 18   TUBE             | Yes  | NIPDAU                        | N/A for Pkg Type           | 0 to 70      | UCC3895N     |
| UCC3895PW             | Active | Production    | TSSOP (PW)   20 | 70   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | 0 to 70      | UCC3895      |
| UCC3895PW.A           | Active | Production    | TSSOP (PW)   20 | 70   TUBE             | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | 0 to 70      | UCC3895      |
| UCC3895PWTR           | Active | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | 0 to 70      | UCC3895      |
| UCC3895PWTR.A         | Active | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes  | NIPDAU                        | Level-2-260C-1 YEAR        | 0 to 70      | UCC3895      |



29-May-2025

| Orderable part number | Status<br>(1) | Material type | Package   Pins  | Package qty   Carrier | <b>RoHS</b><br>(3) | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking<br>(6) |
|-----------------------|---------------|---------------|-----------------|-----------------------|--------------------|-------------------------------|----------------------------|--------------|---------------------|
|                       |               |               |                 |                       |                    | (4)                           | (5)                        |              |                     |
| UCC3895PWTRG4         | Active        | Production    | TSSOP (PW)   20 | 2000   LARGE T&R      | Yes                | NIPDAU                        | Level-2-260C-1 YEAR        | 0 to 70      | UCC3895             |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UCC1895, UCC2895, UCC3895 :

• Catalog : UCC3895

- Automotive : UCC2895-Q1
- Enhanced Product : UCC2895-EP



29-May-2025

Military : UCC1895

NOTE: Qualified Version Definitions:

- Catalog TI's standard catalog product
- Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects
- Enhanced Product Supports Defense, Aerospace and Medical Applications
- Military QML certified for Military and Defense Applications



Texas

\*All dimensions are nominal

STRUMENTS

## TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| Device      | Package<br>Type | Package<br>Drawing | Pins | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-----------------|--------------------|------|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC2895DWTR | SOIC            | DW                 | 20   | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| UCC2895PWTR | TSSOP           | PW                 | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.0        | 1.4        | 8.0        | 16.0      | Q1               |
| UCC3895DWTR | SOIC            | DW                 | 20   | 2000 | 330.0                    | 24.4                     | 10.8       | 13.3       | 2.7        | 12.0       | 24.0      | Q1               |
| UCC3895PWTR | TSSOP           | PW                 | 20   | 2000 | 330.0                    | 16.4                     | 6.95       | 7.1        | 1.6        | 8.0        | 16.0      | Q1               |



# PACKAGE MATERIALS INFORMATION

23-May-2025



\*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC2895DWTR | SOIC         | DW              | 20   | 2000 | 356.0       | 356.0      | 41.0        |
| UCC2895PWTR | TSSOP        | PW              | 20   | 2000 | 356.0       | 356.0      | 35.0        |
| UCC3895DWTR | SOIC         | DW              | 20   | 2000 | 350.0       | 350.0      | 43.0        |
| UCC3895PWTR | TSSOP        | PW              | 20   | 2000 | 367.0       | 367.0      | 38.0        |

## TEXAS INSTRUMENTS

www.ti.com

23-May-2025

## TUBE



## - B - Alignment groove width

|--|

| Device      | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | Τ (μm) | B (mm) |
|-------------|--------------|--------------|------|-----|--------|--------|--------|--------|
| UCC1895L    | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| UCC1895L.A  | FK           | LCCC         | 20   | 55  | 506.98 | 12.06  | 2030   | NA     |
| UCC2895DW   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| UCC2895DW.A | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| UCC2895DWG4 | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| UCC2895N    | N            | PDIP         | 20   | 18  | 506    | 13.97  | 11230  | 4.32   |
| UCC2895N.A  | N            | PDIP         | 20   | 18  | 506    | 13.97  | 11230  | 4.32   |
| UCC2895PW   | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| UCC2895PW.A | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| UCC3895DW   | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| UCC3895DW.A | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| UCC3895DWG4 | DW           | SOIC         | 20   | 25  | 507    | 12.83  | 5080   | 6.6    |
| UCC3895N    | N            | PDIP         | 20   | 18  | 506    | 13.97  | 11230  | 4.32   |
| UCC3895N.A  | N            | PDIP         | 20   | 18  | 506    | 13.97  | 11230  | 4.32   |
| UCC3895NG4  | N            | PDIP         | 20   | 18  | 506    | 13.97  | 11230  | 4.32   |
| UCC3895PW   | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |
| UCC3895PW.A | PW           | TSSOP        | 20   | 70  | 530    | 10.2   | 3600   | 3.5    |

# **PW0020A**



# **PACKAGE OUTLINE**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MO-153.



# PW0020A

# **EXAMPLE BOARD LAYOUT**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# PW0020A

# **EXAMPLE STENCIL DESIGN**

# TSSOP - 1.2 mm max height

SMALL OUTLINE PACKAGE



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



J (R-GDIP-T\*\*) 14 LEADS SHOWN

CERAMIC DUAL IN-LINE PACKAGE



NOTES: A. All linear dimensions are in inches (millimeters).

- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

# FK 20

## 8.89 x 8.89, 1.27 mm pitch

# **GENERIC PACKAGE VIEW**

# LCCC - 2.03 mm max height

LEADLESS CERAMIC CHIP CARRIER

This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details.





# N (R-PDIP-T\*\*)

PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



NOTES:

- A. All linear dimensions are in inches (millimeters).B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- $\triangle$  The 20 pin end lead shoulder width is a vendor option, either half or full width.



# **DW0020A**



# **PACKAGE OUTLINE**

## SOIC - 2.65 mm max height

SOIC



NOTES:

- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not
- exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.43 mm per side.
- 5. Reference JEDEC registration MS-013.



# DW0020A

# **EXAMPLE BOARD LAYOUT**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# DW0020A

# **EXAMPLE STENCIL DESIGN**

# SOIC - 2.65 mm max height

SOIC



NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### 重要なお知らせと免責事項

テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みま す)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある 「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証 も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様 のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様の アプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任 を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツル メンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらの リソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権の ライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、 費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは 一切の責任を拒否します。

テキサス・インスツルメンツの製品は、 <del>テキサス・インスツルメンツの販売条件</del>、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ ースを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありませ ん。

お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。

郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated