













UCC28064A

JAJSFJ9B - DECEMBER 2017-REVISED OCTOBER 2019

# UCC28064A 軽負荷時効率に優れた Natural Interleaving™遷移モードPFCコントローラ

# 特長

- 入力フィルタおよび出力コンデンサのリップル電
  - 電流リップルの低減によるシステムの信頼性向上と バルク・コンデンサの小型化
  - EMI フィルタの小型化
- 高い軽負荷効率

Texas

Instruments

- 入力電圧補償による調整可能な位相管理
- 可変バースト・スレッショルドによるバースト・モード 動作
- EUP Lot6 Tier II、CoC Tier II および DOE Level VI 規格への準拠を支援
- センサレス電流波形整形によるボード・レイアウ トの簡素化と効率の向上
- 入力ライン・フィード・フォワードにより高速な ライン過渡応答を実現
- 突入電流制限
  - 突入電流時の MOSFET 導通を防止
  - 出力整流器の CCM 動作および逆方向回復動作
- 動作温度範囲:-40℃~+125℃ (16ピン SOIC パッケージ)
- WEBENCH® Power Designerにより、 UCC28064Aを使用するカスタム設計を作成

# 2 アプリケーション

- HD、U-HD、およびLEDテレビ
- オールインワン PC
- ゲーム機
- アダプタ
- ホーム・オーディオ・システム

# 3 概要

UCC28064AインターリーブPFCコントローラの定格電力 は従来より高くなっています。このデバイスはNatural Interleaving™手法を採用しており、2つのチャネルが同 一周波数に同期したマスタとして動作します(スレーブ・ チャネルなし)。この手法により応答の高速化、位相間の 優れたオン時間マッチング、各チャネルの遷移モードでの 動作が可能になります。またバースト・モード機能を搭載し ているため、軽負荷時に高い効率を実現できます。バース ト・モードでは、軽負荷動作時もPFCをオフにすることな く、スタンバイ消費電力の目標値を達成できます。この バースト・モードにより、UCC25630x LLCコントローラおよ びUCC24624同期整流コントローラと組み合わせる場合 に、補助フライバック・コンバータが不要となります。

# 製品情報(1)

| 型番        | パッケージ     | 本体サイズ(公称)     |
|-----------|-----------|---------------|
| UCC28064A | SOIC (16) | 9.90mm×3.91mm |

(1) 利用可能なすべてのパッケージについては、このデータシートの末 尾にある注文情報を参照してください。



# アプリケーション概略図





# 目次

| 1 | 特長1                                  | 9 Application and Implementation | 37 |
|---|--------------------------------------|----------------------------------|----|
| 2 | アプリケーション1                            | 9.1 Application Information      | 37 |
| 3 | 概要1                                  | 9.2 Typical Application          | 37 |
| 4 | 改訂履歴2                                | 10 Power Supply Recommendations  |    |
| 5 | 概要(続き)                               | 11 Layout                        | 46 |
| 6 | Pin Configuration and Functions      | 11.1 Layout Guidelines           |    |
| 7 | Specifications4                      | 11.2 Layout Example              | 47 |
| • | 7.1 Absolute Maximum Ratings         | 11.3 Package Option Addendum     | 48 |
|   | 7.2 ESD Ratings                      | 12 デバイスおよびドキュメントのサポート            |    |
|   | 7.3 Recommended Operating Conditions | 12.1 デバイス・サポート                   |    |
|   | 7.4 Thermal Information5             | 12.2 ドキュメントのサポート                 |    |
|   | 7.5 Electrical Characteristics5      | 12.3 ドキュメントの更新通知を受け取る方法          |    |
|   | 7.6 Typical Characteristics9         | 12.4 コミュニティ・リソース                 |    |
| 8 | Detailed Description 13              | 12.5 商標                          |    |
|   | 8.1 Overview                         | 12.6 静電気放電に関する注意事項               |    |
|   | 8.2 Functional Block Diagram 14      | 12.7 Glossary                    |    |
|   | 8.3 Feature Description              | 13 メカニカル、パッケージ、および注文情報           | 50 |
|   | 8.4 Device Functional Modes36        |                                  |    |
|   |                                      |                                  |    |

# 4 改訂履歴

資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。

## 



# 5 概要(続き)

システム・レベルの拡張保護機能には、入力ブラウンアウトおよびドロップアウト回復、出力過電圧、開ループ、過負荷、ソフトスタート、位相障害検出、サーマル・シャットダウンがあります。さらにフェイルセーフ過電圧保護(OVP)機能により、検出されなければ壊滅的なデバイス破壊につながりかねない中間電圧への短絡を防止します。高度な非線形ゲインにより、ライン/負荷過渡事象に対して迅速かつスムーズな応答を実現し、専用のライン・ドロップアウト処理により、重大な電流崩壊を回避できます。また、バースト・モード動作中にスイッチングしない場合にはバイアス電流を大幅に低減できるため、スタンバイ性能が向上します。

# 6 Pin Configuration and Functions





### **Pin Functions**

| Р      | PIN |     | DESCRIPTION                            |  |
|--------|-----|-----|----------------------------------------|--|
| NAME   | NO. | l/O | DESCRIPTION                            |  |
| AGND   | 6   | -   | Analog ground                          |  |
| BRST   | 9   | I   | Burst mode threshold input             |  |
| COMP   | 5   | 0   | Error amplifier output                 |  |
| CS     | 10  | I   | Current sense input                    |  |
| GDA    | 14  | 0   | Phase A gate driver output             |  |
| GDB    | 11  | 0   | Phase B gate driver output             |  |
| HVSEN  | 8   | I   | High voltage output sense              |  |
| PGND   | 13  | -   | Power ground                           |  |
| PHB    | 4   | I   | Phase B enable disable threshold input |  |
| TSET   | 3   | I   | Timing set                             |  |
| VCC    | 12  | -   | Bias supply input                      |  |
| VINAC  | 7   | I   | Input AC voltage sense                 |  |
| VSENSE | 2   | I   | Error amplifier input                  |  |
| VREF   | 15  | 0   | Voltage reference output               |  |
| ZCDA   | 16  | I   | Phase A zero current detection input   |  |
| ZCDB   | 1   | I   | Phase B zero current detection input   |  |



# 7 Specifications

# 7.1 Absolute Maximum Ratings

All voltages are with respect to GND,  $-40^{\circ}$ C <  $T_J = T_A < 125^{\circ}$ C, currents are positive into and negative out of the specified terminal, unless otherwise noted.

|                  |                              |                                                                                                             | MIN  | MAX       | UNIT |
|------------------|------------------------------|-------------------------------------------------------------------------------------------------------------|------|-----------|------|
|                  |                              | VCC <sup>(1)</sup>                                                                                          | -0.5 | 21        |      |
|                  |                              | COMP <sup>(2)</sup> , PHB, HVSEN <sup>(3)</sup> , VINAC <sup>(3)</sup> , VSENSE <sup>(3)</sup> , TSET, BRST | -0.5 | 7         |      |
|                  | Continuous input voltage     | ZCDA, ZCDB                                                                                                  | -0.5 | 4         | V    |
|                  |                              | CS <sup>(4)</sup>                                                                                           | -0.5 | 3         | •    |
|                  |                              | GDA, GDB <sup>(5)</sup>                                                                                     | -0.5 | VCC + 0.3 | •    |
|                  |                              | VCC                                                                                                         |      | 20        |      |
|                  | On all annual annual         | ZCDA, ZCDB                                                                                                  |      | ±5        | ^    |
|                  | Continuous input current     | GDA, GDB <sup>(5)</sup>                                                                                     | -25  | 25        | mA   |
|                  |                              | VREF                                                                                                        | -2   |           | •    |
|                  | Peak input current           | CS                                                                                                          | -30  |           | mA   |
| TJ               | Operating junction temperatu | ire                                                                                                         | -40  | 125       | °C   |
| T <sub>SOL</sub> | Soldering 10 s               |                                                                                                             |      | 260       | °C   |
| T <sub>stg</sub> | Storage temperature          |                                                                                                             | -65  | 150       | °C   |

<sup>(1)</sup> Voltage on VCC is internally clamped. VCC may exceed the continuous absolute maximum input voltage rating if the source is current limited below the absolute maximum continuous VCC input current level.

# 7.2 ESD Ratings

|                    |                         |                                                                     | VALUE | UNIT |
|--------------------|-------------------------|---------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001 (1)              | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 (2) | ±500  | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process

<sup>(2)</sup> In normal use, COMP is connected to capacitors and resistors and is internally limited in voltage swing.

<sup>3)</sup> In normal use, VINAC, VSENSE, and HVSEN are connected to high-value resistors and are internally limited in negative-voltage swing. Although not recommended for extended use, VINAC, VSENSE, and HVSEN can survive input currents as high as -10mA from negative voltage sources, and input currents as high as +0.5mA from positive voltage sources.

<sup>(4)</sup> In normal use, CS is connected to a series resistor to limit peak input current during brief system line-inrush conditions. In these situations, negative voltage on CS may exceed the continuous absolute maximum rating.

<sup>(5)</sup> No GDA or GDB current limiting is required when driving a power MOSFET gate. However, a small series resistor may be required to damp resonant ringing due to stray inductance.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



# 7.3 Recommended Operating Conditions

All voltages are with respect to GND,  $-40^{\circ}$ C <  $T_J = T_A < 125^{\circ}$ C, currents are positive into and negative out of the specified terminal, unless otherwise noted.

|                                                | MIN  | MAX                      | UNIT |
|------------------------------------------------|------|--------------------------|------|
| VCC input voltage from a low-impedance source  | 14   | 21                       | V    |
| VCC input current from a high-impedance source | 8    | 18                       | mA   |
| VINAC input voltage                            | 0    | 6                        | V    |
| VREF load current                              | 0    | -2                       | mA   |
| ZCDA, ZCDB series resistor                     | 20   | 80                       | kΩ   |
| TSET resistor to program PWM on-time           | 66.5 | 400                      | kΩ   |
| HVSEN input voltage                            | 0.8  | 4.5                      | V    |
| PHB Phase management threshold voltage         | 0    | 2                        | V    |
| BRST Burst mode threshold voltage              | 0    | V <sub>PHB</sub> - 0.6 V | V    |

### 7.4 Thermal Information

|                      |                                                             | UCC28064A |      |
|----------------------|-------------------------------------------------------------|-----------|------|
|                      | THERMAL METRIC                                              | SOIC (D)  | UNIT |
|                      |                                                             | 16 PINS   |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance (1)                  | 91.6      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance <sup>(2)</sup>    | 52.1      | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance (3)                    | 48.6      | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter <sup>(4)</sup>   | 14.9      | °C/W |
| ΨЈВ                  | Junction-to-board characterization parameter <sup>(5)</sup> | 48.3      | °C/W |

- (1) The junction-to-ambient thermal resistance under natural convection is obtained in a simulation on a JEDEC-standard, high-K board, as specified in JESD51-7, in an environment described in JESD51-2a.
- (2) The junction-to-case (top) thermal resistance is obtained by simulating a cold plate test on the package top. No specific JEDECstandard test exists, but a close description can be found in the ANSI SEMI standard G30-88.
- (3) The junction-to-board thermal resistance is obtained by simulating in an environment with a ring cold plate fixture to control the PCB temperature, as described in JESD51-8.
- (4) The junction-to-top characterization parameter, ψ<sub>JT</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).
- (5) The junction-to-board characterization parameter, ψ<sub>JB</sub>, estimates the junction temperature of a device in a real system and is extracted from the simulation data for obtaining R<sub>θJA</sub>, using a procedure described in JESD51-2a (sections 6 and 7).

### 7.5 Electrical Characteristics

At VCC = 16 V, AGND = PGND = 0 V, VINAC = 3 V, VSENSE = 6 V, HVSEN = 3 V, PHB = 0V, BRST = 0V,  $R_{TSET}$  = 133 k $\Omega$ , all voltages are with respect to GND, all outputs unloaded,  $-40^{\circ}C < T_{J} = T_{A} < 125^{\circ}C$ , and currents are positive into and negative out of the specified terminal, unless otherwise noted.

|                         | PARAMETER                           | TEST CONDITIONS                        | MIN  | TYP   | MAX  | UNIT |
|-------------------------|-------------------------------------|----------------------------------------|------|-------|------|------|
| VCC BIAS SU             | JPPLY                               |                                        |      |       |      |      |
| VCC <sub>SHUNT</sub>    | VCC shunt voltage <sup>(1)</sup>    | I <sub>VCC</sub> = 10 mA               | 22   | 24    | 26   | V    |
| I <sub>VCC(UVLO)</sub>  | VCC current, UVLO                   | VCC = 9.3 V prior to turn on           |      | 125   | 200  | μΑ   |
| I <sub>VCC(stby)</sub>  | VCC current, disabled               | VSENSE = 0 V                           |      | 150   | 210  | μΑ   |
| I <sub>VCC(on)</sub>    | VCC current, enabled                | VSENSE = 2 V                           |      | 5     | 8    | mA   |
| I <sub>VCC(BURST)</sub> | VCC current burst mode no switching | V <sub>COMP</sub> < V <sub>BURST</sub> |      | 650   | 850  | μΑ   |
| UNDERVOLT               | AGE LOCKOUT (UVLO)                  |                                        |      |       |      |      |
| VCC <sub>ON</sub>       | VCC turnon threshold                | VCC rising                             | 9.45 | 10.35 | 11.1 | V    |
| VCC <sub>OFF</sub>      | VCC turnoff threshold               | VCC falling                            | 8.8  | 9.6   | 10.7 | V    |
| ΔVCC <sub>UVLO</sub>    | UVLO Hysteresis                     | VCC <sub>ON</sub> - VCC <sub>OFF</sub> | 0.68 | 0.8   | 0.9  | V    |
| REFERENCE               | •                                   |                                        |      |       | •    |      |

<sup>(1)</sup> Excessive VCC input voltage and current will damage the device. This clamp will not protect the device from an unregulated bias supply. If an unregulated bias supply is used, a series-connected Fixed Positive-Voltage Regulator such as the UA78L15A is recommended. See the Absolute Maximum Ratings table for the limits on VCC voltage, current, and junction temperature.



# **Electrical Characteristics (continued)**

At VCC = 16 V, AGND = PGND = 0 V, VINAC = 3 V, VSENSE = 6 V, HVSEN = 3 V, PHB = 0V, BRST = 0V,  $R_{TSET}$  = 133 k $\Omega$ , all voltages are with respect to GND, all outputs unloaded,  $-40^{\circ}$ C <  $T_J$  =  $T_A$  < 125 $^{\circ}$ C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.

| g c c.                           | the specified terminal, unless  PARAMETER                                   | TEST CONDITIONS                                        | MIN   | TYP        | MAX   | UNIT |
|----------------------------------|-----------------------------------------------------------------------------|--------------------------------------------------------|-------|------------|-------|------|
| V <sub>REF</sub>                 | VREF output voltage, no load                                                | I <sub>VREF</sub> = 0 mA                               | 5.82  | 6.00       | 6.18  | V    |
| ΔV <sub>REF_LOAD</sub>           | VREF change with load                                                       | 0 mA ≤ I <sub>VREF</sub> ≤ −2 mA                       | -6    | -1         | 0.10  | mV   |
| ΔV <sub>REF_LOAD</sub>           | VREF change with VCC                                                        | 12 V ≤ VCC ≤ 20 V                                      |       | 2          | 10    | mV   |
| ERROR AMPLI                      | ·                                                                           | 12 1 2 1 2 2 3 1                                       |       |            | .0    |      |
| VSENSEreg25                      | VSENSE input regulation voltage                                             | T <sub>A</sub> = 25°C                                  | 5.85  | 6          | 6.15  | V    |
| VSENSEreg                        | VSENSE input regulation voltage                                             |                                                        | 5.82  | 6          | 6.18  | V    |
| I <sub>VSENSE</sub>              | VSENSE input bias current                                                   | In regulation                                          | 50    | 100        | 150   | nA   |
| V <sub>ENAB</sub>                | VSENSE enable threshold, rising                                             | -                                                      | 1.15  | 1.25       | 1.35  | V    |
|                                  | VSENSE enable hysteresis                                                    |                                                        | 0.02  | 0.07       | 0.15  | V    |
| V <sub>COMP_CLMP</sub>           | COMP high voltage, clamped                                                  | VSENSE = VSENSEreg - 0.3 V                             | 4.70  | 4.95       | 5.10  | V    |
| V <sub>COMP_SAT</sub>            | COMP low voltage, saturated                                                 | VSENSE = VSENSEreg + 0.3 V                             |       | 0.03       | 0.125 | V    |
| 9 <sub>M1</sub>                  | VSENSE to COMP transconductance, small signal                               | 0.99(VSENSEreg) < VSENSE < 1.01(VSENSEreg), COMP = 3 V | 40    | 55         | 70    | μS   |
| V <sub>SENSE_gM2_SIN</sub>       | VSENSE high-going threshold<br>to enable COMP large signal<br>gain, percent | Relative to VSENSEreg, COMP = 3 V                      | 3.25  | 5          | 6.75  | %    |
| V <sub>SENSE_gM2_SO</sub>        | VSENSE low-going threshold to enable COMP large signal gain, percent        | Relative to VSENSEreg, COMP = 3 V                      | -6.75 | <b>-</b> 5 | -3.25 | %    |
| 9 <sub>M2_SOURCE</sub>           | VSENSE to COMP transconductance, large signal                               | VSENSE = VSENSEreg - 0.4 V , COMP = 3 V                | 210   | 290        | 370   | μS   |
| 9 <sub>M2_SINK</sub>             | VSENSE to COMP transconductance, large signal                               | VSENSE = VSENSEreg + 0.4 V, COMP = 3 V                 | 210   | 290        | 370   | μS   |
| I <sub>COMP_SOURCE_</sub><br>MAX | COMP maximum source current                                                 | VSENSE = 5 V, COMP = 3 V                               | -170  | -125       | -80   | μΑ   |
| R <sub>COMPDCHG</sub>            | COMP discharge resistance                                                   | HVSEN = 5.2 V, COMP = 3 V                              | 1.6   | 2          | 2.4   | kΩ   |
| I <sub>DODCHG</sub>              | COMP discharge current during Dropout                                       | VSENSE = 5 V, VINAC = 0.3 V, COMP = 1V                 | 3.2   | 4          | 4.8   | μΑ   |
| $V_{LOW\_OV}$                    | VSENSE overvoltage threshold, rising                                        | Relative to VSENSEreg                                  | 6.5   | 8          | 9.5   | %    |
| $\Delta V_{LOW\_OV\_HYS}$        | VSENSE overvoltage hysteresis                                               | Relative to V <sub>LOW_OV</sub>                        | -3    | -2         | -1.5  | %    |
| $V_{HIGH\_OV}$                   | VSENSE 2nd overvoltage threshold, rising                                    | Relative to VSENSEreg                                  | 9.3   | 11         | 12.7  | %    |
| SOFT START                       |                                                                             |                                                        |       |            |       |      |
| V <sub>SSTHR</sub>               | COMP Soft-Start threshold, falling                                          | VSENSE = 1.5 V                                         | 10    | 23         | 35    | mV   |
| I <sub>SS,FAST</sub>             | COMP Soft-Start current, fast                                               | SS-state, V <sub>ENAB</sub> < VSENSE < VREF/2          | -170  | -125       | -80   | μΑ   |
| I <sub>SS,SLOW</sub>             | COMP Soft-Start current, slow                                               | SS-state, VREF/2 < VSENSE < 0.88VREF                   | -20   | -16        | -11.5 | μΑ   |
| K <sub>EOSS</sub>                | VSENSE End-of-Soft-Start threshold factor                                   | Percent of VSENSEreg                                   | 96.5% | 98.3%      | 99.8% |      |
| OUTPUT MONI                      | TORING                                                                      |                                                        |       |            |       |      |
| V <sub>HV_OV_FLT</sub>           | HVSEN threshold to overvoltage fault                                        | HVSEN rising                                           | 4.64  | 4.87       | 5.1   | V    |
| V <sub>HV_OV_CLR</sub>           | HVSEN threshold to overvoltage clear                                        | HVSEN falling                                          | 4.45  | 4.67       | 4.8   | V    |
| GATE DRIVE                       |                                                                             |                                                        |       |            |       |      |



# **Electrical Characteristics (continued)**

At VCC = 16 V, AGND = PGND = 0 V, VINAC = 3 V, VSENSE = 6 V, HVSEN = 3 V, PHB = 0V, BRST = 0V,  $R_{TSET}$  = 133 k $\Omega$ , all voltages are with respect to GND, all outputs unloaded,  $-40^{\circ}$ C <  $T_J$  =  $T_A$  < 125 $^{\circ}$ C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.

|                          | PARAMETER                                       | TEST CONDITIONS                                                                            | MIN    | TYP        | MAX    | UNIT |
|--------------------------|-------------------------------------------------|--------------------------------------------------------------------------------------------|--------|------------|--------|------|
| $V_{GDx\_H}$             | GDA, GDB output voltage, high                   | I <sub>GDA</sub> , I <sub>GDB</sub> = −100 mA                                              | 10.7   | 12.4       | 15     | V    |
| R <sub>GDx_H</sub>       | GDA, GDB on-resistance, high                    | I <sub>GDA</sub> , I <sub>GDB</sub> = −100 mA                                              |        | 8.8        | 16.7   | Ω    |
| V <sub>GDx_L</sub>       | GDA, GDB output voltage, low                    | I <sub>GDA</sub> , I <sub>GDB</sub> = 100 mA                                               |        | 0.18       | 0.32   | V    |
| R <sub>GDx_L</sub>       | GDA, GDB on-resistance, low                     | I <sub>GDA</sub> , I <sub>GDB</sub> = 100 mA                                               |        | 2          | 3.2    | Ω    |
| V <sub>GDx_H_VCCH</sub>  | GDA, GDB output voltage high, clamped           | VCC = 20 V, I <sub>GDA</sub> , I <sub>GDB</sub> = -5 mA                                    | 11.8   | 13.5       | 15     | V    |
| V <sub>GDx_H_VCCL</sub>  | GDA, GDB output voltage high, low VCC           | VCC = 12 V, I <sub>GDA</sub> , I <sub>GDB</sub> = −5 mA                                    | 10     | 10.5       | 11.5   | V    |
| V <sub>GDx_L_UVLO</sub>  | GDA, GDB output voltage,<br>UVLO                | VCC = 3.0 V, I <sub>GDA</sub> , I <sub>GDB</sub> = 2.5 mA                                  |        | 100        | 200    | mV   |
| t <sub>GDx RISE</sub>    | Rise time                                       | 1 V to 9 V, C <sub>LOAD</sub> = 1 nF                                                       |        | 18         | 30     | ns   |
| t <sub>GDx FALL</sub>    | Fall time                                       | 9 V to 1 V, C <sub>LOAD</sub> = 1 nF                                                       |        | 12         | 25     | ns   |
| ZERO CURREI              |                                                 | o v to v v, oloab                                                                          |        | · <u>-</u> |        |      |
| V <sub>ZCDx_TRIG</sub>   | ZCDA, ZCDB voltage threshold, falling           |                                                                                            | 0.8    | 1          | 1.2    | V    |
| V <sub>ZCDx_ARM</sub>    | ZCDA, ZCDB voltage threshold, rising            |                                                                                            | 1.5    | 1.7        | 1.9    | V    |
| V <sub>ZCDx_CLMP_H</sub> | ZCDA, ZCDB clamp, high                          | $I_{ZCDA} = +2 \text{ mA}, I_{ZCDB} = +2 \text{ mA}$                                       | 2.6    | 3          | 3.4    | V    |
| V <sub>ZCDx_CLMP_L</sub> | ZCDA, ZCDB clamp, low                           | $I_{ZCDA} = -2 \text{ mA}, I_{ZCDB} = -2 \text{ mA}$                                       | -0.40  | -0.2       | 0      | V    |
| I <sub>ZCDx</sub>        | ZCDA, ZCDB input bias current                   | ZCDA = 1.4 V, ZCDB = 1.4 V                                                                 | -0.5   | 0          | 0.5    | μΑ   |
| t <sub>ZCDx_DEL</sub>    | ZCDA, ZCDB delay to GDA,<br>GDB outputs         | From ZCDx input falling to 1 V to respective gate drive output rising 10%                  |        | 50         | 100    | ns   |
| t <sub>ZCDx BLNK</sub>   | ZCDA, ZCDB blanking time                        | From GDx rising to GDx falling                                                             |        | 100        |        | ns   |
| CURRENT SEN              | NSE                                             |                                                                                            |        |            |        |      |
| I <sub>CS</sub>          | CS input bias current, dual-<br>phase           | At rising threshold                                                                        | -200   | -166       | -120   | μA   |
| V <sub>CS_DPh</sub>      | CS current-limit rising threshold, dual-phase   |                                                                                            | -0.22  | -0.2       | -0.18  | V    |
| V <sub>CS_SPh</sub>      | CS current-limit rising threshold, single-phase | PHB = 6 V                                                                                  | -0.183 | -0.166     | -0.149 | V    |
| V <sub>CS_RST</sub>      | CS current-limit reset falling threshold        |                                                                                            | -0.025 | -0.015     | -0.002 | V    |
| t <sub>CS_DEL</sub>      | CS current-limit response time                  | From CS exceeding threshold-0.05 V to GDx dropping 10%                                     |        | 60         | 100    | ns   |
| VINAC INPUT              | CS blanking time                                | From GDx rising and falling edges                                                          |        | 100        |        | ns   |
| I <sub>VINAC</sub>       | VINAC input bias current, above brownout        | VINAC = 2 V                                                                                | -0.5   | 0          | 0.5    | μΑ   |
| V <sub>BOTHR</sub>       | VINAC brownout threshold                        |                                                                                            | 1.33   | 1.45       | 1.6    | V    |
| t <sub>BODLY</sub>       | VINAC brownout filter time                      | VINAC below the brownout threshold for the brownout filter time                            | 500    | 640        | 810    | ms   |
| t <sub>BORST</sub>       | VINAC brownout reset time                       | VINAC above the brownout threshold for<br>the brownout reset time after Brown out<br>event | 300    | 450        | 600    | ms   |
| I <sub>BOHYS</sub>       | VINAC brownout hysteresis current               | VINAC = 1 V for > t <sub>BODLY</sub>                                                       | 1.6    | 1.95       | 2.25   | μΑ   |
| V <sub>DODET</sub>       | VINAC dropout detection threshold               | VINAC falling                                                                              | 0.310  | 0.35       | 0.38   | ٧    |
| t <sub>DODLY</sub>       | VINAC dropout filter time                       | VINAC below the dropout detection threshold for the dropout filter time                    | 3.5    | 5          | 7      | ms   |



# **Electrical Characteristics (continued)**

At VCC = 16 V, AGND = PGND = 0 V, VINAC = 3 V, VSENSE = 6 V, HVSEN = 3 V, PHB = 0V, BRST = 0V,  $R_{TSET}$  = 133 k $\Omega$ , all voltages are with respect to GND, all outputs unloaded,  $-40^{\circ}\text{C} < T_{J} = T_{A} < 125^{\circ}\text{C}$ , and currents are positive into and negative out of the specified terminal, unless otherwise noted.

|                                   | PARAMETER                                                 | TEST CONDITIONS                                       | MIN  | TYP  | MAX  | UNIT |
|-----------------------------------|-----------------------------------------------------------|-------------------------------------------------------|------|------|------|------|
| V <sub>DOCLR</sub>                | VINAC dropout clear threshold                             | VINAC rising                                          | 0.67 | 0.71 | 0.75 | V    |
| PULSE-WIDTH                       | MODULATOR                                                 |                                                       |      |      |      |      |
| K <sub>TL</sub>                   | On-time factor, two phases operating, low VINAC_PK        | VINAC=1.6V, VCOMP=4V <sup>(2)</sup>                   | 3.0  | 4.15 | 5.3  | µs/V |
| K <sub>TH</sub>                   | On-time factor, two phases operating, high VINAC_PK       | VINAC= 5V, VCOMP = 4V <sup>(2)</sup>                  | 0.36 | 0.43 | 0.5  | µs/V |
| K <sub>TSL</sub>                  | On-time factor, single-phase operating, low VINAC_PK      | VINAC=1.6V, VCOMP = 1.5V, PHB = 2V <sup>(2)</sup>     | 6.1  | 8.3  | 10.5 | μs/V |
| K <sub>TSH</sub>                  | On-time factor, single-phase operating, high VINAC_PK     | VINAC= 5V, VCOMP = 1.5V, PHB=2V <sup>(2)</sup>        | 0.73 | 0.87 | 1.01 | µs/V |
| t <sub>zcc_i</sub>                | Zero-crossing distortion correction additional on time    | COMP = 0.5 V, VINAC = 0.1 V                           | 15   | 23.6 | 32.2 | μs   |
| t <sub>zcc_II</sub>               | Zero-crossing distortion correction additional on time    | COMP = 0.5 V, VINAC = 1.6 V                           | 0.7  | 1.1  | 1.5  | μs   |
| t <sub>MIN</sub>                  | Minimum Switching period                                  | $R_{TSET}$ = 133 kΩ, VCOMP = 0.3, VINAC = 3 $V^{(2)}$ | 1.9  | 2.7  | 3.5  | μs   |
| START                             | PWM restart time                                          | ZCDA = ZCDB = 2 V <sup>(3)</sup>                      | 160  | 210  | 265  | μs   |
| t <sub>ONMAX_L</sub>              | Maximum FET on time at low VINAC                          | VSENSE = 5.8 V, VINAC=1.6V                            | 15.1 | 20.4 | 26.2 | μs   |
| t <sub>ONMAX_</sub> H             | Maximum FET on time at High VINAC                         | VSENSE = 5.8 V, VINAC= 5V                             | 1.5  | 2    | 2.4  | μs   |
| t <sub>ONMAX_SL</sub>             | Maximum FET on time at low VINAC, Single Phase operation. | VSENSE = 5.8V, VINAC=1.6V, PHB = 6V                   | 11.8 | 16   | 20.2 | μs   |
| t <sub>ONMAX_SH</sub>             | Maximum FET on time at hgih VINAC, single phase operation | VSENSE = 5.8V, VINAC=5 V, PHB = 6V                    | 1.37 | 1.66 | 1.95 | μs   |
| $\Delta t_{ONMAX\_AB\_L}$         | Phase B to phase A on-time matching error                 | VSENSE = 5.8 V, VINAC=1.6V                            | -6   |      | 6    | %    |
| $\Delta t_{ONMAX\_AB\_H}$         | Phase B to phase A on-time matching error                 | VSENSE = 5.8 V, VINAC= 5V                             | -6   |      | 6    | %    |
| $\Delta V_{BRST\_HYST}$           | BRST Hysteresis, COMP voltage rising                      | BRST = 1V, VINAC = 1.5 V                              | 30   | 50   | 70   | mV   |
| $\Delta V_{PHB\_HYST}$            | PHB Hysteresis COMP voltage rising                        | PHB = 3V, VINAC = 2.5 V                               | 80   | 150  | 210  | mV   |
| I <sub>PHB_RANGE</sub>            | PHB pin sourced current when high input voltage           | VINAC = 3.75V, PHB = 2V                               | 2    | 3    | 4.1  | μΑ   |
| I <sub>BRST_RANGE</sub>           | BRST pin sourced current when high input voltage          | VINAC = 3.75V, BRST = 2V                              | 2    | 3    | 4.1  | μΑ   |
| V <sub>VINAC</sub> _<br>RANGE_THF | VINAC range falling threshold                             | PHB = 2V, BRST = 2V                                   | 2.95 | 3.15 | 3.3  | V    |
| ΔV <sub>INAC_RANGE</sub>          | VINAC range Hysteresis at rising edge                     | PHB = 2V, BRST=2V                                     | 300  | 350  | 400  | mV   |
| THERMAL SHU                       | JTDOWN                                                    |                                                       |      |      |      |      |
| TJ                                | Thermal shutdown temperature                              | Temperature rising (4)                                |      | 160  |      | °C   |
| TJ                                | Thermal restart temperature                               | Temperature falling <sup>(4)</sup>                    |      | 140  |      | °C   |

<sup>(2)</sup> Gate drive on-time is proportional to (VCOMP – 0.125 V). The on-time proportionality factor, KT, scales linearly with the value of RTSET and is different in two-phase and single-phase modes. The minimum switching period is proportional to RTSET.

<sup>(3)</sup> An output on-time is generated at both GDA and GDB if both ZCDA and ZCDB negative-going edges are not detected for the restart time. In single-phase mode, the restart time applies for the ZCDA input and the GDA output.

<sup>(4)</sup> Thermal shutdown occurs at temperatures higher than the normal operating range. Device performance above the normal operating temperature is not specified or assured.



# 7.6 Typical Characteristics

 $V_{VCC}$  = 16 V,  $V_{AGND}$  =  $V_{PGND}$  = 0 V,  $V_{VINAC}$  = 3 V,  $V_{VSENSE}$  = 6 V,  $V_{HVSEN}$  = 3 V,  $V_{PHB}$  = 0 V,  $R_{TSET}$  = 133 k $\Omega$ ; all voltages are with respect to GND, all outputs unloaded,  $T_J$  = 25°C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.





# **Typical Characteristics (continued)**

 $V_{VCC}$  = 16 V,  $V_{AGND}$  =  $V_{PGND}$  = 0 V,  $V_{VINAC}$  = 3 V,  $V_{VSENSE}$  = 6 V,  $V_{HVSEN}$  = 3 V,  $V_{PHB}$  = 0 V,  $V_{RTSET}$  = 133 k $\Omega$ ; all voltages are with respect to GND, all outputs unloaded,  $V_{L}$  = 25°C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.





# **Typical Characteristics (continued)**

 $V_{VCC}$  = 16 V,  $V_{AGND}$  =  $V_{PGND}$  = 0 V,  $V_{VINAC}$  = 3 V,  $V_{VSENSE}$  = 6 V,  $V_{HVSEN}$  = 3 V,  $V_{PHB}$  = 0 V,  $R_{TSET}$  = 133 k $\Omega$ ; all voltages are with respect to GND, all outputs unloaded,  $T_J$  = 25°C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.





# **Typical Characteristics (continued)**

 $V_{VCC}$  = 16 V,  $V_{AGND}$  =  $V_{PGND}$  = 0 V,  $V_{VINAC}$  = 3 V,  $V_{VSENSE}$  = 6 V,  $V_{HVSEN}$  = 3 V,  $V_{PHB}$  = 0 V,  $V_{RTSET}$  = 133 k $\Omega$ ; all voltages are with respect to GND, all outputs unloaded,  $V_{L}$  = 25°C, and currents are positive into and negative out of the specified terminal, unless otherwise noted.





# 8 Detailed Description

#### 8.1 Overview

Transition mode (TM) control is a popular choice for the boost power factor correction topology at lower power levels. Some advantages of this control method are its lower complexity in achieving high power factor and because lower cost boost diode with higher reverse recovery current specification may be used. In TM control MOSFET is turned on always when no current is flowing into diode. Interleaved Transition Mode Control retains this benefit and generally extends the applicability up to much higher power levels while simultaneously conferring the interleaving benefits of reduced input and output ripple current and system thermal optimization.

In UCC28064A, burst mode was introduced respect its predecessor (UCC28063) to achieve higher efficiency in light load conditions. Input voltage feed-forward and threshold adjustment is also available to ensure the user can optimize performance across line and load conditions. When operating single phase on time of the switching phase is doubled with the purpose of compensating the missing power from the not switching phase. In this way for the same COMP value the converter should provide the same output power regardless if operating single phase mode or dual phase mode. Unfortunately this is not always the case. Component variations and MOSFETs turn-off delay can lead to big differences (for the same COMP voltage) in the output power delivery. The *Phase Management and Light-Load Operation* section will discuss some ways to deal with the variations.

Line voltage feed-forward compensation provides several benefits: it maintains constant bandwidth of the control loop versus line voltage variation, avoids high current in the MOSFETs, inductors, and line filter when line transitions from low to high happens, and helps to keep simple Phase Management control because the COMP pin voltage is almost proportional to Load. Burst Mode enables high efficiency at light load and soft-on and soft-off in burst mode reduces risk of audible noise. The optimal load current at which the converter should enter burst mode can be different for different input voltages. These thresholds can be customized by the user.

Interleaving control and phase management facilitates high efficiency 80+ and Energy Star designs with reduced input and output ripple. The Natural Interleaving method allows TM operation and achieves 180 degrees between the phases by On-time management. Moreover Natural interleaving method does not rely on tight tolerance requirements on the inductors. Negative current sensing is implemented on the total input current instead of just the MOSFET current which prevents MOSFET switching during inrush surges or in any mode where the inductor current may enter in continuous conduction mode (CCM). This prevents reverse recovery conduction events between the MOSFET and output rectifier.

Independent output voltage sense circuits with their separate fault management behaviors provide a high degree of redundancy against PFC stage over-voltage. Brownout, over voltage protection on HVSEN pin (HVSENSE OV), under voltage lockout (UVLO), and device over-temperature faults will all cause a complete Soft-Start cycle. Other faults such as short duration AC Drop-Out, minor over-voltage or cycle-by-cycle over-current cause a live recovery process to initiate by pulling down the COMP pin or by terminating the pulses early.

The error amplifier transconductance is designed to allow smaller compensation components and optimum transient response for large changes in line or load. The Soft-Start process is carefully optimized. A complete Soft-Start is implemented. It is dependent on the output voltage sense to speed up start-up from low AC line and to minimize the effect of excessive capacitance on the COMP pin during start-up into no-load. If some faults events are triggered COMP pin is fast pulled down to zero. This complete discharge of COMP aids with preventing excessive currents on recovery from an AC Brown-Out event.



# 8.2 Functional Block Diagram





### 8.3 Feature Description

### 8.3.1 Principles of Operation

The UCC28064A device contains the control circuits for two parallel-connected boost pulse-width modulated (PWM) power converters. The boost PWM power converters ramp current in the boost inductors for a time period proportional to the voltage on the error amplifier output (COMP pin). Each power converter then turns off the power MOSFET until current in the boost inductor decays to zero (as sensed on the zero current detection inputs, ZCDA and ZCDB). After the inductor demagnetizes, the power converter starts another cycle. This cycle process produces a triangular waveform of current, with peak current set by the on-time and the instantaneous power mains input voltage,  $V_{IN}(t)$  value, as shown in  $\vec{\pm}$  1.

$$I_{PEAK} = \frac{V_{IN} \times t_{ON}}{L}$$

(1)

The average line current is exactly equal to half of the peak line current, as shown in 式 2.

$$I_{PEAK} = \frac{V_{IN} \times t_{ON}}{2 \times L}$$

(2)

When the  $t_{ON}$  and L values are essentially constant during an AC-line period, the resulting triangular current waveform during each switching cycle has an average value proportional to the instantaneous value of the rectified AC-line voltage. This architecture results in a resistive input impedance characteristic at the line frequency and a near-unity power factor.

### 8.3.2 Natural Interleaving

Under normal operating conditions, the UCC28064A device regulates the relative phasing of the channel A and channel B inductor currents to be approximately 180°. This greatly reduces the switching-frequency ripple currents seen at the line-filter and output capacitors, compared to the ripple current of each individual converter. This design allows a reduction in the size and cost of input and output filtering. The phase-control function differentially modulates the on-times of the A and B channels based on their phase and frequency relationship. The Natural Interleaving method allows the converter to achieve 180° phase-shift and transition-mode operation for both phases without tight requirements on boost inductor tolerance.

Ideally, the best current-sharing is achieved when both inductors are exactly the same value. Typically the inductances are not the same, so the current-sharing of the A and B channels is proportional to the inductor tolerance. Also, switching delays and resonances of each channel typically differ slightly, and the controller allows some necessary phase-error deviation from 180° to maintain equal switching frequencies. Optimal phase balance occurs if the individual power stages and the on-times are well matched. Mismatches in inductor values do not affect the phase relationship.

Interleaving may not be ideal under all conditions. In particular a loss of interleaving may be experienced at light loads near the zero crossings. In some cases there may be insufficient current to trigger a large enough signal to trip the zero crossing detectors. In addition the turn off delay in the MOSFET may dominate the overall on-time at very light loads. This creates a very limited ability for the controller to correct for phase errors in the system.



# 8.3.3 On-Time Control, Maximum Frequency Limiting, Restart Timer and Input Voltage Feed-Forward compensation

Gate-drive on-time varies proportionately with the error-amplifier output voltage ( $V_{COMP}$ ) and inversely proportional to the squared value of the peak of the rectified input voltage sensed through VINAC pin as stated by equation (3). In equation (3) it is shown that the on-time is inversely proportionally to the value of resistor  $R_{TSET}$  connected between pin TSET and pin AGND. In order to calculate on-time, Equation (4) can be used. Parameter  $K_T$  is function of the rectified peak input voltage sensed by pin VINAC as reported in graph of  $\square$  16. In this graph 3 curves are reported for three different values of  $R_{TSET}$ . Two values of parameter  $K_T$  are reported in the electrical specs table for two values of VINAC:  $K_{TL}$  and  $K_{TH}$  corresponding at the VINAC = 1.6V and VINAC = 5V and  $R_{TSET}$  = 133k $\Omega$ . Because voltage on VINAC is proportional to the line rectified voltage, for  $t_{ON}$  calculation purposes we refer to the peak value of this voltage that is obtained through an internal peak detect.  $K_T$  is inversely proportional to the squared value of VINAC peak value so it is the  $t_{ON}$  time realizing the so called voltage feed-forward compensation. The Voltage Feed-forward function modifies the MOSFET on time according to line voltage so, ideally output power delivered does not change if line voltage changes. When operating in single phase mode  $K_T$  is called  $K_{TS}$  and its value is doubled.

$$t_{ON} = \propto \frac{(V_{COMP} - 125 \text{ mV})}{V_{INAC_{PK}}^2 \times R_{TSET}}$$

(3)

The COMP pin voltage value is clamped at 4.95 V, so the maximum on time can be calculated by 式 4.

$$t_{ON} = (V_{COMP} - 125 \text{ mV}) \times K_T(V_{INAC})$$

(4)

☑ 16 shows the values of K<sub>T</sub> versus the peak voltage value on VINAC pin.

The maximum switching frequency of each phase is limited by minimum-period timers. If the inductor current decays to zero before the minimum-period timer elapses, the next turn on will be delayed, resulting in discontinuous phase current.

A restart timer ensures starting under all circumstances by restarting both phases if the ZCD input of either phase has not transitioned from high-to-low within approximately 210 µs.

The minimum switching period,  $T_{(MIN)}$ , is inversely proportional to the time-setting resistor  $R_{TSET}$  (the resistor from the TSET pin to ground).



図 16. K<sub>T</sub> vs Peak Voltage



#### 8.3.4 Distortion Reduction

Due to the parasitic resonance between the drain-source capacitance of the switching MOSFET and the boost inductor, conventional transition-mode PFC circuits may not be able to absorb power from the input line when the input voltage is near zero. This limitation increases total harmonic distortion as a result of ac-line current waveform distortion in the form of flat spots. To help reduce line-current distortion, the UCC28064A increases switching MOSFET on-time when the input voltage is near 0 V to improve the power absorption capability and compensate for this effect.

☑ 1 in the *Typical Characteristics* section shows the increase in on-time with respect to VINAC voltage. Excessive filtering of the VINAC signal will nullify this function. In cases where small inductances are used (< 250 µH) the increased MOSFET on time can be excessive, increasing distortion instead of decreasing. If this is the case the external circuit shown in ☑ 17 can help limit this effect.



図 17. External Circuit to improve THD in case of Low inductance

#### 8.3.5 Zero-Current Detection and Valley Switching

In transition-mode PFC circuits, the MOSFET turns on when the boost inductor current reaches zero. Because of the resonance between the boost inductor and the parasitic capacitance at the MOSFET drain node, part of the energy stored in the MOSFET junction capacitor can be recovered, reducing switching losses. Furthermore, when the rectified input voltage is less than half of the output voltage, all the energy stored in the MOSFET junction capacitor can be recovered and zero-voltage switching (ZVS) can be realized. By adding an appropriate delay, the MOSFET can be turned on at the valley of its resonating drain voltage (valley-switching). In this way, the energy recovery can be maximized and switching loss is minimized.

The optimal time delay is generally derived empirically, but a good starting point is a value equal to 25% of the resonant period of the drain circuit. The delay can be realized by a simple RC filter, as shown in  $\boxtimes$  18, but the delay time increases slightly as the input voltage nears the output voltage. Because the ZCD pin is internally clamped, a more accurate delay can also be realized by using the circuit shown in  $\boxtimes$  19.



図 18. Simple RC Delay Circuit





☑ 19. More Accurate Time Delay Circuit



### 8.3.6 Phase Management and Light-Load Operation

It is challenging to maintain high efficiency under all loading conditions. When operating in light-load, switching losses may dominate over conduction losses and the efficiency may be improved if one phase is turned off. Turning off a phase at light load is especially valuable for meeting light-load efficiency standards. This is a major benefit of interleaved PFC and it is especially valuable for meeting 80+ design requirements.

In order to ensure smooth operation when removing or adding a phase, some additional considerations are required. When the number of phases operating is changed from 2 to 1 the overall switching frequency is reduced by a factor of 2. If everything else is held constant this will also reduce the energy delivered to the load by a factor of 2. In order to maintain the same power delivery to the output, it is necessary to increase the ontime when performing such a transition. A similar situation exists when a phase is added. In other words, when going from 1 phase to 2 phases, the on-time should decrease in order to have smooth continuous power delivery. If everything is ideal, the amount by which the system has to increase/decrease the on-time is a factor of 2. Since 1 phase needs to deliver twice the energy as each phase when both phases are operating, doubling the on-time would seem to make the most sense (or cutting it in half if going from 1 phase to 2 phases). While this works well in many cases there are real world examples where this fails to provide a sufficiently smooth phase shedding/adding operation. In order to resolve this conflict the circuit in 20 can be utilized to program a custom on-time for both 1 phase and 2 phase operation. The circuit operates by monitoring the gate drive of phase 2 (GDB). When this signal is active the resistor  $R_{TSET}$  configures the on-time. When the gate drive is absent the on-time is configured by the parallel combination of  $R_{TSET}$  and  $R_{TSET_{-1}}$ . The capacitors  $C_{FIL}$  and  $C_{HOLD}$  can be adjusted to set up custom delays in the phase shedding/adding process.



図 20. External circuit for Enhanced Phase Shedding

In the case where the 2x factor is sufficient, the UCC28064A can manage this phase shedding/adding process without the need of the circuit in 20. The PHB input can be used to set the load value when the UCC28064A has to operate in single-phase mode. The UCC28064A internally compares the voltage fed to PHB pin with the COMP pin voltage. If COMP is below PHB channel B will stop switching and the channel A on-time will automatically double to compensate the missing power from channel B. When operating in single phase mode in order to avoid risk of inductor saturation an internal clamp ensures the on time never can exceed the maximum on-time you will have when operating in dual phase mode. The device will resume dual-phase mode when the COMP pin voltage exceeds PHB voltage plus the PHB hysteresis. In order to avoid voltage ripple on the COMP pin causing the system to oscillate between one and two phases a time delay filter is present. In order to change from normal operation to single phase mode the COMP voltage should stay below PHB pin voltage for 14 line half cycles. The filter does not apply for the opposite transition. When the COMP pin voltage exceeds PHB pin voltage plus the hysteresis, channel B is immediately turned on and the channel A on-time is halved.

At start up, the output voltage can be very close to the peak line voltage. The inductor current value during the off time will decrease very slowly and it is possible systems will operate in CCM for a few switching cycles. In order to avoid high current, during soft start, the system is forced to work with both phases on even if the COMP pin voltage is below PHB pin voltage. In two phase mode the on-time of each phase is one half of the on time of phase A when Phase B is off so this mitigates the risk of high CCM currents.





図 21. Phase Management Block Diagram



図 22. Phase Management Time Diagram



The voltage on the PHB pin can be set using a simple resistor divider connected to the  $V_{REF}$  pin. Another important feature, that allows optimization of phase management is that it is possible to set different thresholds wether the PFC input voltage is in the range of 90 to 132  $V_{RMS}$  (US mains) or in the range of 180 to 265  $V_{RMS}$  (European mains). If the peak voltage sensed by the  $V_{INAC}$  pin exceeds 3.5V the converter assumes that the input voltage is in the range of 180 to 265  $V_{RMS}$  and starts sourcing from PHB a small current (3 $\mu$ A typically) that increases the voltage on PHB pin.



図 23. Change Phase Management Thresholds

Use 式 5 and 式 6 to calculate PHB thresholds.

$$V_{PHB\_LR} = \frac{R_D}{R_U + R_D} \times V_{REF}$$

$$V_{PHB\_HR} = \frac{R_D}{R_U + R_D} \times V_{REF} + \frac{R_D \times R_U}{R_U + R_D} \times I_{PHB\_RANGE}$$
 (5)

(6)

The load value at which the system moves between single phase and dual phase modes of operation is part of the system specification. The formulas to calculate resistor divider resistance values that allows us to get the desired thresholds are reported below.

$$R_{U} = \frac{\Delta V_{PHB} \times V_{REF}}{V_{PHB LR} \times I_{PHB RANGE}}$$

$$R_{D} = \frac{\Delta V_{PHB} \times V_{REF}}{(V_{REF} - V_{PHB\_LR}) \times I_{PHB\_RANGE}}$$
(7)

where



- $R_D$  is the lower resistor of the resistor divider that provides voltage to PHB pin that is supplied by  $V_{REF}$
- R<sub>U</sub> is the upper resistor of the resistor divider.

$$\Delta V_{PHB} = V_{PHB\_HR} - V_{PHB\_LR}$$

(9)

PHB thresholds are selected by the user according to the load value where they want to turn off Phase B. So assuming we want to turn off Phase B when the load goes below  $P_{OUT\_PHB}$  we can calculate the threshold using equation (10). We can use the same equation in order to calculate the two thresholds  $V_{PHB\_HR}$  and  $V_{PHB\_LR}$  once provided the two different load values, for US range and EU range where Phase B has to be turned off. Of course main EU range PHB\_OFF load value has to be greater than main US range PHB\_OFF load value. A reasonable range of load values is from 20% to 30% of converter rated power.

$$V_{PHB} = \frac{(4.825 \text{ V})}{V_{REF}} \times \frac{P_{OUT \text{ (PHB)}}}{P_{OUT \text{ (MAX)}}} + 125 \text{ mV}$$

(10)

When the COMP voltage goes below the burst mode threshold the device is forced to work in single phase mode so if the COMP pin voltage drops below the burst threshold it is possible that the time delay filtering is not respected. Moreover it is recommended that PHB pin voltage is at least 600mV higher than BRST pin voltage.



# 8.3.7 Burst Mode Operation

To further improve light load efficiency burst mode operation can be used. In this case the burst mode threshold is fed to BRST pin by an external source that could be a simple resistor divider connected to the  $V_{REF}$  pin. If COMP pin voltage goes below the BRST pin voltage the converter stops switching. When the COMP voltage exceeds BRST pin voltage plus hysteresis, the converter restarts switching.

In order to have a smooth transition between switching and not switching and vice-versa burst soft-on and burst soft-off features are added. So when the COMP voltage goes below BRST voltage switching is not stopped immediately, but there will be eight additional switching cycles where FET on time is decreased gradually. In similar way when COMP voltage exceeds BRST voltage plus hysteresis a soft-on period occurs where the on time is increased gradually to a value that corresponds to the present COMP voltage in eight switching cycles.

When the load decreases the device is intended to operate in single phase mode starting from 35% to 15% of rated load and goes to burst mode at lower load values when single phase operation is activated. If the PHB threshold is lower than the Burst mode threshold, single phase operation is forced during soft-on and soft-off periods of burst mode.

Similar to the PHB feature the burst mode threshold has two different levels depending if the PFC input voltage is in the range of 90 to 132  $V_{RMS}$  (US main) or in the range of 180 to 265  $V_{RMS}$  (European main). If the peak voltage on VINAC pin peak voltage exceeds 3.5 V (typ.) a small current (3  $\mu$ A typically) is provided from BRST pin. If a resistor divider is used to set the BRST pin voltage this current will raise the voltage.

Use  $\pm$  11 and  $\pm$  12 to calculate the resistor divider that sets the Burst Mode thresholds. These equations are identical to the equations used to calculate the PHB resistor divider.

R<sub>II</sub> and R<sub>D</sub> are the upper and the lower resistence of the resistor divider connected to VREF pin.

$$R_{U} = \frac{\Delta V_{PHB} \times V_{REF}}{V_{PHB\_LR} \times I_{PHB\_RANGE}}$$

$$R_{D} = \frac{\Delta V_{BRST} \times V_{REF}}{(V_{REF} - V_{BRST (LR)}) \times I_{BRST (RANGE)}}$$
(11)

(12)

#### 8.3.8 External Disable

The UCC28064A can be externally disabled by pulling the VSENSE pin to ground with an open-drain or open-collector driver. When disabled, the device supply current drops significantly and COMP is actively pulled low. This disable method forces the device into standby mode and minimizes its power consumption. When VSENSE is released, the device enters soft-start mode.

### 8.3.9 Improved Error Amplifier

The voltage error amplifier is a transconductance amplifier. Voltage-loop compensation is connected from the error amplifier output, COMP, to analog ground, AGND. The recommended Type-II compensation network is shown in 24. For loop-stability purposes, the compensation network values are calculated based on small-signal perturbations of the output voltage using the nominal transconductance (gain) of 55  $\mu$ S.



24. Transconductance Error Amplifier With Typical Compensation Network

To improve the transient response to large perturbations, the error amplifier gain increases by a factor of around 5X when the error amplifier input deviates more than ±5% from the nominal regulation voltage, VSENSEreg. This increase allows faster charging and discharging of the compensation components following sudden load-current increases or decreases.



Basic voltage error amplifier transconductance curve showing small-signal and large-signal gain sections, with maximum current limitations.

図 25. Basic Voltage-Error Amplifier Transconductance Curve



#### 8.3.10 Soft Start

Soft-start is a process for boosting the output voltage of the PFC converter from the peak of the ac-line input voltage to the desired regulation voltage under controlled conditions. Instead of a dedicated soft-start pin, the UCC28064A uses the voltage error amplifier as a controlled current source to increase the PWM duty-cycle by way of increasing the COMP voltage. To avoid excessive start-up time-delay when the ac-line voltage is low, a higher current is applied until VSENSE exceeds 3 V at which point the current is reduced to minimize the tendency for excess COMP voltage at no-load start-up.

The PWM gradually ramps from zero on-time to normal on-time as the compensation capacitor from COMP to AGND charges from zero to near its final value. This process implements a soft-start, with timing set by the output current of the error amplifier and the value of the compensation capacitors. Soft-start ends when VSENSE pin voltage exceeds 95% of VSENSEreg. During soft-start the device will operate with both phases on and even if the COMP voltage is below the BRST pin voltage the device will not stop switching. In the event of a HVSEN failsafe OVP, brownout, external-disable, UVLO fault, or other protection faults, COMP is actively discharged and the UCC28064A will soft-start after the triggering event is cleared. Even if a fault event happens very briefly, the fault is latched into the soft-start state and soft-start is delayed until COMP is fully discharged to 20 mV and the fault is cleared. See 26 for details on the COMP current. See 27 which illustrates an example of typical system behavior during soft-start.



Expanded COMP output current curve including voltage error amplifier transconductance and modifications applicable to soft-start and overvoltage conditions.

**図 26. Expanded COMP pin Output Current Curve** 





図 27. Soft-Start Timing with System Behavior



#### 8.3.11 Brownout Protection

As the power line RMS voltage decreases, RMS input current must increase to maintain a constant output voltage for a specific load. Brownout protection helps prevent excess system thermal stress (due to the higher RMS input current) from exceeding a safe operating level. Power-line voltage is sensed at VINAC pin. When the VINAC fails to exceed the brownout threshold for the brownout filter time (t<sub>BODLY</sub>), a brownout condition is detected and both gate drive outputs are turned off. During brownout, COMP is actively pulled low and soft-start condition is initiated. When VINAC rises above the brownout threshold, the power stage soft-starts as COMP rises with controlled current.

The brownout threshold and its hysteresis are set by the voltage-divider ratio and resistor values. Brownout protection is based on VINAC peak voltage; the threshold and hysteresis are also based on the line peak voltage. Hysteresis is provided by a 2-μA current-sink ( $I_{BOHYS}$ ) enabled whenever Brownout protection is activated. As soon as the Brownout protection is activated an additional timer is started that counts the  $t_{BORST}$  time. During this time the device is forced to stay in a Brownout condition. So, during  $t_{BORST}$  time, the device is not allowed to switch, COMP is pulled low and the 2-uA current sink ( $I_{BOHYS}$ ) is active regardless of the voltage on VINAC pin. After  $t_{BORST}$  is elapsed the device can exit from Brownout condition only if VINAC pin exceeds  $V_{BOTHR}$  threshold. When the device operates in burst mode, several blocks inside the IC are turned off to reduce IC current consumption. The Brownout management block is also turned off. Each time the system stops switching, because of burst mode, the Brownout filter timer is reset. So if the system is operating in burst mode, the Brownout protection, generally is not triggered. The main purpose of Brownout is to avoid excess system thermal stress. When the system is operating in burst-mode the load is low enough to avoid thermal stress. The peak VINAC voltage can be easily translated into an RMS value. Example resistor values for the voltage divider are 8.61 MΩ ±1% from the rectified input voltage to VINAC and 133 kΩ ±1% from VINAC to ground. These resistors set the typical thresholds for RMS line voltages, as shown in  $\frac{1}{100}$   $\frac{1}{100$ 

### 表 1. Brownout Thresholds (For Conditions Stated in the Text)

| THRESHOLD | AC-LINE VOLTAGE (RMS) |
|-----------|-----------------------|
| Falling   | 67 V                  |
| Rising    | 81 V                  |

式 13 and 式 14 can be used to calculate the VINAC divider-resistors values based on desired brownout and brown-in voltage levels.  $V_{AC\_OK}$  is the desired RMS turnon voltage,  $V_{AC\_BO}$  is the desired RMS turnoff brownout voltage, and  $V_{LOSS}$  is total series voltage drop due to wiring, EMI-filter, and bridge-rectifier impedances at  $V_{AC\_BO}$ .  $V_{BOTHR}$ , and  $I_{BOHYS}$  are found in the data-tables of this datasheet.

$$R_{A} = \left[ \frac{\sqrt{2} \times (V_{AC_{OK}} - V_{AC_{BO}})}{I_{BOHYS}} \right]$$
(13)

$$R_{B} = \frac{R_{A}}{\left(\frac{\sqrt{2} \times V_{AC_{BO}} - V_{LOSS}}{V_{BOTHR}} - 1\right)}$$
(14)

When standard values for the VINAC divider-resistors  $R_A$  and  $R_B$  are selected, the actual turn-on and brownout threshold RMS voltages for the ac-line can be back-calculated with  $\pm$  15 and  $\pm$  16:

$$V_{AC_{BO}} = \frac{1}{\sqrt{2}} \times \left[ \left( 1 + \frac{R_A}{R_B} \right) \times V_{BOTHR} + V_{LOSS} \right]$$
(15)

$$V_{AC_{OK}} = \frac{1}{\sqrt{2}} \times \left[ \frac{R_B + R_A}{R_B} \times V_{BOTHR} + R_A \times I_{BOHYS} \right]$$
(16)

An example of the timing for the brownout function is illustrated in **2**28.



### 8.3.12 Line Dropout Detection

It is often the case that the AC-line voltage momentarily drops to zero or nearly zero, due to transient abnormal events affecting the local AC-power distribution network. Referred to as AC-line dropouts (or sometimes as linedips) the duration of such events usually extends to only 1 or 2 line cycles. During a dropout, the down-stream power conversion stages depend on sufficient energy storage in the PFC output capacitance, which is sized to provide the ride-through energy for a specified hold-up time. Typically while the PFC output voltage is falling, the voltage-loop error amplifier output rises in an attempt to maintain regulation. As a consequence, excess duty-cycle is commanded when the AC-line voltage returns and high peak current surges may saturate the boost inductors with possible overstress and audible noise.

The UCC28064A incorporates a dropout detection feature which suspends the action of the error amplifier for the duration of the dropout. If the VINAC voltage falls below 0.35 V for longer than 5 ms, a dropout condition is detected and the error amplifier output is turned off. In addition, a 4-μA pull down current is applied to COMP to gently discharge the compensation network capacitors. In this way, when the AC-line voltage returns, the COMP voltage (and corresponding duty-cycle setting) remains very near or even slightly below the level it was before the dropout occurred. Current surges due to excess duty-cycle, and their undesired attendant effects, are avoided. The dropout condition is cancelled and the error amplifier resumes normal operation when VINAC rises above 0.71 V.

Based on the VINAC divider-resistor values calculated for Brownout in the previous section, the input RMS voltage thresholds for dropout detection  $V_{AC\_DO}$  and dropout clearing  $V_{DO\_CLR}$  can be determined using  $\pm$  17 and  $\pm$  18. below.

$$V_{AC\_DO} = \frac{V_{DODET} \left(\frac{R_A}{R_B} + 1\right) + V_{LOSS}}{\sqrt{2}}$$

$$V_{DO\_CLR} = \frac{V_{DOCLR} \left(\frac{R_A}{R_B} + 1\right) + V_{LOSS}}{\sqrt{2}}$$
(17)



Avoid excessive filtering of the VINAC signal, or dropout detection may be delayed or defeated. An RC time-constant of  $\leq$  100 s. should provide good performance.  $\boxtimes$  29 shows an example of the timing for the dropout function.



図 28. AC-Line Brownout Timing and System Behavior





図 29. AC-Line Dropout Timing With Illustrative System Behavior



### 8.3.13 VREF

VREF is an output which supplies a well-regulated reference voltage to circuits within the device as well as serving as a limited source for external circuits. This output must be bypassed to GND with a low-impedance 0.1- $\mu$ F or larger capacitor placed as close to the VREF and GND pins as possible. Current draw by external circuits should not exceed 2mA and should not be pulsing.

The VREF output is disabled under the following conditions: when VCC is in UVLO, or when VSENSE is below the Enable threshold. This output can only source current and is unable to accept current into the pin.

### 8.3.14 VCC

VCC is usually connected to a bias supply of between 14 V and 21 V. To minimize switching ripple voltage on VCC, it should be bypassed with a low-impedance capacitor as close to the VCC and GND pins as possible. The capacitance should be sized to adequately decouple the peak currents due to gate-drive switching at the highest operating frequency. When powered from a poorly-regulated low-impedance supply, an external zener diode is recommended to prevent excessive current into VCC.

The undervoltage-lockout (UVLO) condition is when VCC voltage has not yet reached the turn-on threshold or has fallen below the turn-off threshold, having already been turned on. While in UVLO, the VREF output and most circuits within the device are disabled and VCC current falls significantly below the normal operating level. The same situation applies when VSENSE is below its Enable threshold. This helps minimize power loss during pre-power up and standby conditions.

#### 8.3.15 System Level Protections

### 8.3.15.1 Failsafe OVP - Output Over-voltage Protection

Failsafe OVP prevents any single failure from allowing the output to boost above safe levels. Redundant paths for output voltage sensing provide additional protection against output over-voltage. Over-voltage protection is implemented through two independent paths: VSENSE and HVSEN.

VSENSE pin voltage is compared with two levels of over-voltage. If the lower one,  $V_{LOW\_OV}$ , is exceeded the COMP pin is discharged by an internal 2-k $\Omega$  resistance until the output voltage falls below  $V_{LOW\_OV}$  reduced of 2% to provide hysteresis ( $\Delta V_{LOW\_OV\_HYST}$ ). If also the higher over-voltage threshold is exceeded in addition to activate the 2-k $\Omega$  pull down switching is soon disabled. In order to re-enable the switching the sensed voltage has to fall below  $V_{LOW\_OV}$  reduced of 2%. Additional over-voltage protection can be implemented on HVSEN pin through a separate resistor divider to monitor output voltage. An over-voltage is detected if HVSEN pin voltage exceeds  $V_{HV\_OV\_FLT}$  an as consequence device stops switching and the 2-k $\Omega$  pull down is activated. The pull down 2-k $\Omega$  pull down is removed only if HVSEN pin goes below  $V_{HV\_OV\_CLR}$  threshold and the COMP pin is fully discharged to 20 mV. Both conditions needs to be true before the soft-start can begin.

The converter shuts down if either input senses a severe over-voltage condition. The output voltage can still remain below a safe limit if either sense path fails. The device is re-enabled when both sense inputs fall back into their normal ranges. At that time, the gate drive outputs will resume switching under PWM control. A low-level over-voltage on VSENSE does not trigger soft-start, an higher-level over voltage on VSENSE additionally shuts off the gate-drive outputs until the OV clears, but still does not trigger a soft-start. However, an over-voltage detected on HVSEN does trigger a full soft-start and the COMP pin is fully discharged to 20 mV before the soft-start can begin.



### 8.3.15.2 Overcurrent Protection

Under certain conditions (such as inrush, brownout-recovery, and output over-load) the PFC power stage sees large currents. It is critical that the power devices be protected from switching during these conditions.

The conventional current-sensing method uses a shunt resistor in series with each MOSFET source leg to sense the converter currents, resulting in multiple ground points and high power dissipation. Furthermore, since no current information is available when the MOSFETs are off, the source-resistor current-sensing method results in repeated turn-on of the MOSFETs during overcurrent (OC) conditions. Consequently, the converter may temporarily operate in continuous conduction mode (CCM) and may experience failures induced by excessive reverse-recovery currents in the boost diodes or other abnormal stresses.

The UCC28064A uses a single resistor to continuously sense the combined total inductor (input) current. This way, turn-on of the MOSFETs is completely avoided when the inductor currents are excessive. The gate drive to the MOSFETs is inhibited until total inductor current drops to near zero, precluding reverse-recovery-induced failures (these failures are most likely to occur when the AC-line recovers from a brownout condition).

The nominal OC threshold voltage during two-phase operation is -200 mV, which helps minimize losses. This threshold is automatically reduced to -166 mV during single-phase operation, either by detection of a phase failure or because COMP is below PHB.

An OC condition immediately turns off both gate-drive outputs, but does not trigger a soft-start and does not modify the error amplifier operation. The overcurrent condition is cleared when the total inductor current-sense voltage falls below the OC-clear threshold (–15 mV).

Following an overcurrent condition, both MOSFETs are turned on simultaneously once the input current drops to near zero. Because the two phase currents are temporarily operating in-phase, the current-sense resistance should be chosen so that OC protection is not triggered with twice the maximum current peak value of either phase to allow quick return to normal operation after an overcurrent event. Automatic phase-shift control will reestablish interleaving within a few switching cycles.

### 8.3.15.3 Open-Loop Protection

If the feedback loop is disconnected from the device, a 100-nA current source internal to the UCC28064A pulls the VSENSE pin voltage towards ground. When VSENSE falls below 1.20 V, the device becomes disabled. When disabled, the bias supply current decreases, both gate-drive outputs and COMP are actively pulled low, and a soft-start condition is initiated. The device is re-enabled when VSENSE rises above 1.25 V. At that time, the gate drive outputs will begin switching under soft-start PWM control.

If the resistor connected from AGND pin and VSENSE pin (Low resistor of the resistor divider used to sense output voltage from VSENSE pin) opens, the VSENSE voltage will be pulled high. When VSENSE rises above the 2nd-level over-voltage protection threshold, both gate drive outputs are shut off and COMP is actively pulled low. The device is re-enabled when VSENSE falls below the OV-clear threshold. The VSENSE input can tolerate a limited amount of current into the device under abnormally high input voltage conditions. Refer to the Absolute Maximum Ratings table near the beginning of this datasheet for details.



# 8.3.15.4 VCC Undervoltage Lock-Out (UVLO) Protection

VCC must rise above the turn-on threshold for the controller to begin functioning. If VCC drops below the UVLO threshold during operation, both gate-drive outputs are actively pulled low, COMP is actively pulled low, and a soft-start condition is triggered. VCC must again rise above the turn-on threshold for the PWM function to restart in soft-start mode.

#### 8.3.15.5 Phase-Fail Protection

The UCC28064A detects failure of either of the phases by monitoring the sequence of ZCD pulses. During normal two-phase operation, if one ZCD input remains idle for longer than approximately 400  $\mu$ s while the other ZCD input switches normally, the over-current threshold is reduced to the value used for single phase operation ( $V_{CS\_SPh}$ ). During normal single-phase operation, phase failure is not monitored. Phase failure is also not monitored when COMP is below approximately 250 mV.



# 8.3.15.6 CS - Open, TSET - Open and Short Protection

In the event that CS input becomes open-circuited, the UCC28064A detects this condition and will shutdown the outputs and trigger a full soft start condition. In the event that TSET input becomes either open-circuited or short-circuited to GND, the UCC28064A detects these conditions and will shutdown the outputs and trigger a full-soft-start condition. Normal operation will resume (with a soft start) when the fault clears.

#### 8.3.15.7 Thermal Shutdown Protection

Overloading of the gate-drive outputs, VREF, or both can dissipate excess power within the device which may raise the internal temperature of the circuits beyond a safe level. Even normal power dissipation can generate excess heat if the thermal impedance is too high or the ambient temperature is too high. When the UCC28064A detects an internal over-temperature condition it will shutdown the outputs and trigger a full soft-start condition. When the internal device junction temperature has cooled below the thermal hysteresis temperature, operation will resume under soft-start control.



# 8.3.15.8 Fault Logic Diagram

☑ 30 depicts the fault-handling logic involving VSENSE, COMP, and several internal states. It should be noted that recovery from any fault except OC if the soft start is not triggered, will result in single phase soft-on operation (8 switching cycles).



図 30. Fault Logic With VSENSE Detections and Error Amplifier Control



### 8.4 Device Functional Modes

The controller is primarily intended for set up as a dual phase interleaved PFC which utilizes inductor demagnetization information based on inductor sense winding voltages which are routed to ZCDA and ZCDB to trigger the start of a switching cycle.

The functionality may be extended in a couple of ways:

- Phase-B Enable and Disable: When the voltage on COMP is below the voltage on the PHB pin, Phase B and the Phase Fail Detector will be disabled. The on-time for Phase-A will be doubled to compensate the Phase-B missing power. When the voltage on COMP is greater than the PHB pin voltage, two phase mode is enabled. Connect PHB to a resistor divider sourced by VREF to set a threshold for COMP pin and obtain an automatic light load efficiency management feature. Because when PHB voltage is higher then COMP voltage, the on-time is doubled, in order to avoid risk of inductor saturation an internal clamp ensures the on-time never can exceed dual phase mode maximum on-time.
- PFC Stage Enable and Disable Control: Controller operation is enabled when VSENSE voltage exceeds the 1.25-V enable threshold. The primary disable method should be by pulling VSENSE low by an open drain or open collector logic output. This will disable the outputs and significantly reduce VCC current. Releasing VSENSE will initiate a soft-start. Avoid any PCB traces which would couple any noise into this node.



# 9 Application and Implementation

注

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

This control device is generally applicable to the control of AC-DC power supplies which require Active Power Factor Correction off Universal AC line. Applications using this device generally meet the Class-D equipment input current harmonics standards per EN61000-3-2. This standard applies to equipment with rated Powers higher than 75W. The device brings two phase interleaved control capability to the Transition Mode Boost and hence will be generally a very good choice for cost optimized applications in the 150W to 800W space, or to even lower powers that wish to leverage on the interleaving benefits of reduced filtering component size, lower profile solutions and distributed thermal management.

# 9.2 Typical Application

☑ 31 shows an example of the UCC28064A PFC controller in a two-phase interleaved, transition-mode PFC preregulator.



図 31. Typical Interleaved Transition-Mode PFC Preregulator



# **Typical Application (continued)**

### 9.2.1 Design Requirements

The specifications for this design were chosen based on the power requirements of a typical 300-W LCD TV. 表 2 lists these specifications.

# 表 2. Design Specifications

|                   | DESIGN PARAMETER             | MIN             | TYP | MAX              | UNIT |
|-------------------|------------------------------|-----------------|-----|------------------|------|
| V <sub>IN</sub>   | RMS input voltage            | 85<br>(VIN_MIN) |     | 265<br>(VIN_MAX) | VRMS |
| V <sub>OUT</sub>  | Output voltage               |                 | 390 |                  | V    |
| f <sub>LINE</sub> | AC-line frequency            | 47              |     | 63               | Hz   |
| PF                | Power factor at maximum load | 0.90            |     |                  |      |
| P <sub>OUT</sub>  |                              |                 |     | 300              | W    |
| η                 | Full-load efficiency         |                 | 92% |                  |      |
| f <sub>MIN</sub>  | Minimum switching frequency  | 45              |     |                  | kHz  |

# 9.2.2 Detailed Design Procedure

# 9.2.2.1 Custom Design With WEBENCH® Tools

Click here to create a custom design using the UCC28064A device with the WEBENCH® Power Designer.

- 1. Start by entering the input voltage (V<sub>IN</sub>), output voltage (V<sub>OUT</sub>), and output current (I<sub>OUT</sub>) requirements.
- 2. Optimize the design for key parameters such as efficiency, footprint, and cost using the optimizer dial.
- 3. Compare the generated design with other possible solutions from Texas Instruments.

The WEBENCH Power Designer provides a customized schematic along with a list of materials with real-time pricing and component availability.

In most cases, these actions are available:

- Run electrical simulations to see important waveforms and circuit performance
- Run thermal simulations to understand board thermal performance
- Export customized schematic and layout into popular CAD formats
- Print PDF reports for the design, and share the design with colleagues

Get more information about WEBENCH tools at www.ti.com/WEBENCH.



#### 9.2.2.2 Inductor Selection

The boost inductor is selected based on the minimum switching requirements. Operating at the boundary between DCM and CCM the minimum switching frequency will be at maximum power and at the peak of the line. It is possible that the minimum switching frequency can occur at minimum line or at maximum line. 式 20.

$$L_{H} = \frac{\eta \times V_{IN\_MAX}^{2} \times (V_{OUT} - \sqrt{2} \times V_{IN\_MAX})}{f_{MIN} \times V_{OUT} \times P_{OUT\_MAX}} = \frac{0.92 \times (264V)^{2} \times (390 - \sqrt{2} \times 264V)}{27kHz \times 390V \times 300W} = 338 \mu H$$
(19)

$$L_{L} = \frac{\eta \times V_{IN\_MIN}^{2} \times (V_{OUT} - \sqrt{2} \times V_{IN\_MIN})}{f_{MIN} \times V_{OUT} \times P_{OUT\_MAX}} = \frac{0.92 \times (85V)^{2} \times (390 - \sqrt{2} \times 85V)}{27kHz \times 390V \times 300W} = 568 \mu H$$
(20)

In order to be sure that converters operates always above the desired ( $f_{MIN}$ ) we will select the minimum value between  $L_H$  that would be the value we have if we consider the minimum occurs at maximum input voltage and  $L_L$  that would be the value we have if we consider that minimum switching frequency occurs at minimum Line voltage. For this design example,  $f_{MIN}$  is set to 27 kHz in order to be always above the audible range. For a 2-phase interleaved design, L1 and L2 are determined by minimum between  $L_H$  and  $L_L$  as stated in formula (19) here below  $\vec{x}$  21.

$$L1 = L2 = \min(L_{H_1} L_L) \cong 340 \,\mu H \tag{21}$$

The inductor for this design would have a peak current ( $I_{LPEAK}$ ) of 5.4 A, as shown in  $\pm$  22, and an RMS current ( $I_{LRMS}$ ) of 2.2 A, as shown in  $\pm$  23.

$$I_{LPEAK} = \frac{P_{OUT}\sqrt{2}}{V_{IN\_MIN} \times \eta} = \frac{300 \text{ W}\sqrt{2}}{85 \text{ V} \times 0.92} \approx 5.4 \text{ Apk}$$
 (22)

$$I_{LRMS} = \frac{I_{LPEAK}}{\sqrt{6}} = \frac{5.4 \,\text{A}}{\sqrt{6}} \approx 2.2 \,\text{Arms} \tag{23}$$

This converter uses constant on time  $(T_{ON})$  and zero-current detection (ZCD) to set up the converter timing. Auxiliary windings on L1 and L2 detect when the inductor currents are zero. Selecting the turns ratio using  $\pm$  24 ensures that there will be at least 2 V at the peak of high line to reset the ZCD comparator after every switching cycle.

The turns-ratio of each auxiliary winding is:

$$\frac{N_{P}}{N_{s}} = \frac{V_{OUT} - V_{IN\_MAX}\sqrt{2}}{2V} = \frac{390 V - 265 V\sqrt{2}}{2V} \approx 8$$
(24)

# 9.2.2.3 ZCD Resistor Selection $R_{ZA}$ , $R_{ZB}$

The minimum value of the ZCD resistors is selected based on the internal clamps maximum current ratings of 3 mA, as shown in  $\pm$  25.

$$R_{ZA} = R_{ZB} \ge \frac{V_{OUT}N_S}{N_P \times 3mA} = \frac{390 \text{ V}}{8 \times 3mA} \approx 16.3 \text{ k}\Omega$$
 (25)

In this design the ZCD resistors are set to 20 kΩ, as shown in  $\pm$  26.

$$R_{ZA} = R_{ZB} = 20 k\Omega \tag{26}$$

#### 9.2.2.4 HVSEN

According to R<sub>E</sub> and R<sub>F</sub> resistor values, the Failsafe OVP threshold will be set according to 式 27

$$V_{OV\_FAILSAFE} = \frac{4.87 \, V \left( R_E + R_F \right)}{R_F} = \frac{4.87 \, V \left( 8.22 \, M\Omega + 82.5 \, k\Omega \right)}{82.5 \, k\Omega} \approx 490 \, V \tag{27}$$



## 9.2.2.5 Output Capacitor Selection

The output capacitor (C<sub>OUT</sub>) is selected based on holdup requirements, as shown in 式 28.

$$C_{\text{OUT}} \ge \frac{2\frac{P_{\text{OUT}}}{\eta} \frac{1}{f_{\text{LINE}}}}{V_{\text{OUT}}^2 - (V_{\text{OUT}\_MIN})^2} = \frac{2\frac{300 \, \text{W}}{0.92} \frac{1}{47 \, \text{Hz}}}{390 \, V^2 - (252 \, V)^2} \approx 156 \, \mu \text{F}$$

Two 100-μF capacitors were used in parallel for the output capacitor.

$$C_{OUT} = 200 \,\mu\text{F} \tag{29}$$

For this size capacitor, the low-frequency peak-to-peak output voltage ripple ( $V_{RIPPLE}$ ) is approximately 14 V, as shown in  $\pm$  30:

$$V_{RIPPLE} = \frac{2 \times P_{OUT}}{\eta} \frac{1}{V_{OUT} \times 4\pi \times f_{LINE} \times C_{OUT}} = \frac{2 \times 300 \, \text{W}}{0.92 \times 390 \, \text{V} \times 4\pi \times 47 \, \text{Hz} \times 200 \, \mu\text{F}} \approx 14 \, \text{Vppk} \tag{30}$$

In addition to holdup requirements, a capacitor must be selected so that it can withstand the low-frequency RMS current ( $I_{COUT\_100Hz}$ ) and the high-frequency RMS current ( $I_{COUT\_HF}$ ); see  $\pm$  31 to  $\pm$  33. High-voltage electrolytic capacitors generally have both a low- and a high-frequency RMS current ratings on the product data sheets.

$$I_{COUT\_100Hz} = \frac{P_{OUT}}{V_{OUT} \times \eta \times \sqrt{2}} = \frac{300 \text{ W}}{390 \text{ V} \times 0.92 \times \sqrt{2}} = 0.591 \text{ Arms}$$
(31)

$$I_{COUT\_HF} = \sqrt{\left(\frac{P_{OUT}2\sqrt{2}}{2 \times \eta \times V_{IN\_MIN}}\sqrt{\frac{4\sqrt{2}V_{IN\_MIN}}{9\pi V_{OUT}}}\right)^2 - \left(I_{COUT\_100Hz}\right)^2}$$
(32)

$$I_{COUT\_HF} = \sqrt{\left(\frac{300 \,\text{W} \times 2\sqrt{2}}{2 \times 0.92 \times 85 \,\text{V}} \sqrt{\frac{4\sqrt{2} \times 85 \,\text{V}}{9\pi \times 390 \,\text{V}}}\right)^2 - \left(0.591 \text{A}\right)^2} \approx 0.966 \,\text{Arms}$$
(33)



## 9.2.2.6 Selecting R<sub>S</sub> For Peak Current Limiting

The UCC28064A peak limit comparator senses the total input current and is used to protect the MOSFETs during inrush and over-load conditions. For reliability, the peak current limit ( $I_{PEAK}$ ) threshold in this design is set for 120% of the nominal maximum current that will be observed during power up, as shown in  $\pm$  34.

$$I_{\text{PEAK}} = \frac{2P_{\text{OUT}}\sqrt{2}(1.2)}{\eta \times V_{\text{IN\_MIN}}} = \frac{2 \times 300 \,\text{W}\sqrt{2} \times 1.2}{0.92 \times 85 \,\text{V}} \approx 13 \,\text{A} \tag{34}$$

A standard 15-m $\Omega$  metal-film current-sense resistor will be used for current sensing, as shown in  $\pm$  35. The estimated power loss of the current-sense resistor (P<sub>RS</sub>) is less than 0.25 W during normal operation, as shown in  $\pm$  8.

$$R_{s} = \frac{200 \,\text{mV}}{I_{PEAK}} = \frac{200 \,\text{mV}}{13 \,\text{A}} \approx 15 \,\text{m}\Omega \tag{35}$$

$$P_{RS} = \left(\frac{P_{OUT}}{V_{IN\_MIN} \times \eta}\right)^2 R_S = \left(\frac{300 \text{ W}}{85 \text{ V} \times 0.92}\right)^2 \times 15 \text{m}\Omega \approx 0.22 \text{ W}$$
(36)

The most critical parameter in selecting a current-sense resistor is the surge rating. The resistor needs to withstand a short-circuit current larger than the current required to open the fuse (F1).  $I^2t$  (ampere-squared-seconds) is a measure of thermal energy resulting from current flow required to melt the fuse, where  $I^2t$  is equal to RMS current squared times the duration of the current flow in seconds. A 4-A fuse with an  $I^2t$  of 14  $A^2s$  was chosen to protect the design from a short-circuit condition. To ensure the current-sense resistor has high-enough surge protection, a 15-mΩ, 500-mW, metal-strip resistor was chosen for the design. The resistor has a 2.5-W surge rating for 5 seconds. This result translates into 833  $A^2s$  and has a high-enough  $I^2t$  rating to survive a short-circuit before the fuse opens, as described in  $\vec{x}$  37.

$$I^{2}t = \frac{2.5 \,\mathrm{W}}{0.015 \,\Omega} \times 5s = 833 \,\mathrm{A}^{2}s \tag{37}$$

## 9.2.2.7 Power Semiconductor Selection (Q1, Q2, D1, D2)

The selection of Q1, Q2, D1, and D2 are based on the power requirements of the design. For an explanation of how to select power semiconductor components for transition-mode PFC preregulators, refer to *UCC38050 100-W Critical Conduction Power Factor Corrected (PFC) Pre-regulator*.

The MOSFET (Q1, Q2) pulsed-drain maximum current is shown in 式 38:

$$I_{DM} \ge I_{PEAK} = 13 A \tag{38}$$

The MOSFET (Q1, Q2) RMS current calculation is shown in 式 39:

$$I_{DS} = \frac{I_{PEAK}}{2} \sqrt{\frac{1}{6} - \frac{4\sqrt{2} \, V_{IN\_MIN}}{9\pi \times V_{OUT}}} = \frac{13 \, A}{2} \sqrt{\frac{1}{6} - \frac{4\sqrt{2} \times 85 \, V}{9\pi \times 390 \, V}} \approx 2.3 \, A \tag{39}$$

To meet the power requirements of the design, IRFB11N50A 500-V MOSFETs were chosen for Q1 and Q2.

The boost diode (D1, D2) RMS current is shown in 式 40:

$$I_{D} = \frac{I_{PEAK}}{2} \sqrt{\frac{4\sqrt{2} \times V_{IN\_MIN}}{9\pi \times V_{OUT}}} = \frac{13 \text{ A}}{2} \sqrt{\frac{4\sqrt{2} \times 85 \text{ V}}{9\pi \times 390 \text{ V}}} \approx 1.4 \text{ A}$$
(40)

To meet the power requirements of the design, MURS360T3, 600-V diodes were chosen for D1 and D2.



#### 9.2.2.8 Brownout Protection

Resistor  $R_A$  and  $R_B$  are selected to activate brownout protection at ~75% of the specified minimum-operating input voltage. Resistor  $R_A$  programs the brownout hysteresis comparator, which is selected to provide 17 V (~12  $V_{RMS}$ ) of hysteresis. Calculations for  $R_A$  and  $R_B$  are shown in  $\pm$  41 through  $\pm$  44.

$$R_{A} = \frac{\text{Hysteresis}}{2\mu A} = \frac{17 \text{ V}}{2\mu A} = 8.5 \text{M}\Omega \tag{41}$$

To meet voltage requirements, three 2.87-M $\Omega$  resistors were used in series for R<sub>A</sub>.

$$R_{A} = 3 \times 2.87 M\Omega = 8.61 M\Omega \tag{42}$$

$$R_{B} = \frac{1.4 \text{ V} \times R_{A}}{V_{\text{IN\_MIN}} \times 0.75 \sqrt{2} - 1.4 \text{ V}} = \frac{1.4 \text{ V} \times 8.61 \text{M}\Omega}{85 \text{ V} \times 0.75 \sqrt{2} - 1.4 \text{ V}} = 135.8 \text{ k}\Omega$$
(43)

Select a standard value for R<sub>B</sub>.

$$R_{B} = 133 k\Omega \tag{44}$$

In this design example, brownout becomes active (shuts down PFC) when the input drops below 67  $V_{RMS}$  for longer than 680 ms and deactivates (restarts with a full soft start) if, after that the  $t_{BORST}$  time is elapsed, the input reaches 81  $V_{RMS}$ .

#### 9.2.2.9 Converter Timing

The MOSFET on-time  $T_{ON}$  depends on value of the selected inductance on load value, represented by COMP pin voltage and by the converter AC input voltage  $\pm$  45. To ensure proper operation, the timing must be set based on the highest boost inductance (L1<sub>MAX</sub>) and output power (P<sub>OUT</sub>) at minimum operating AC input Voltage. Because the input voltage is sensed by VINAC pin the on time setting needs to take into account of the selected resistor divider that provide voltage at VINAC pin. In this design example, the boost inductor could be as high as 390  $\mu$ H.

Let's call K<sub>BO</sub> the ratio:式 49

$$K_{BO} = \frac{R_A + R_B}{R_B} = \frac{8.61M\Omega + 133k\Omega}{133k\Omega} = 65.74$$
(45)

the Maximum on time at full load ( $P_{OUT} = 300W$ ) and minimum input voltage ( $85V_{AC}$ ) is given by formula;

$$t_{ON\_MAX} = \frac{P_{OUT} \times L}{\eta \times (V_{IN\_MIN})^2} = \frac{(300W) \times (340\mu H)}{0.92 \times (85V)^2} = 15.34\mu s$$
(46)

The value of the resistor  $R_T$  connected to TSET pin to set the on time timers is the minimum of  $R_{TH}$  and  $R_{TL}$  provided by formulas (46) and (47)

$$R_T = \min(R_{TL}, R_{TH}) \tag{47}$$

$$R_{TH} = \frac{K_{TH\_MIN} \times (5V)^2 \times (133k\Omega) \times (4.825V)}{\left(\frac{\sqrt{2} \times V_{IN\_MIN}}{K_{BO}}\right)^2 \times t_{ON\_MAX}}$$
(48)

$$R_{TL} = \frac{K_{TL\_MIN} \times (1.6V)^2 \times (133k\Omega) \times (4.825V)}{\left(\frac{\sqrt{2} \times V_{IN\_MIN}}{K_{BO}}\right)^2 \times t_{ON\_MAX}}$$
(49)

Where the values of  $K_{TL\_min}$  and  $K_{TH\_min}$  are the minimum values of  $K_{TL}$  and  $K_{TH}$  parameters reported on the electrical characteristic table at page 7 of this datasheet.

The selected value for  $R_T$  is 115 k $\Omega$ .



#### 9.2.2.10 Programming V<sub>OUT</sub>

Resistor  $R_C$  is selected to minimize loading on the power line when the PFC is disabled. Construct resistor  $R_C$  from two or more resistors in series to meet high-voltage requirements. Resistor  $R_D$  is then calculated based on  $R_C$ , the reference voltage,  $V_{REF}$ , and the required output voltage,  $V_{OUT}$ . Based on the values shown in  $\pm$  50 to  $\pm$  53, the primary output overvoltage protection threshold should be as shown in  $\pm$  54:

$$R_C = 2.74M\Omega + 2.74M\Omega + 3.01M\Omega = 8.49M\Omega$$
 (50)

$$V_{REF} = 6 \text{ V}$$
 (51)

$$R_D = \frac{V_{REF} \times R_C}{V_{OUT} - V_{REF}} = \frac{6 \text{ V} \times 8.49 \text{ M}\Omega}{390 \text{ V} - 6 \text{ V}} = 132.7 \text{ k}\Omega$$
(52)

Select a standard value for R<sub>D</sub>.

$$R_{D} = 133 k\Omega \tag{53}$$

$$V_{OVP} = 6.48 \, V \frac{R_C + R_D}{R_D} = 6.48 \, V \frac{8.49 \, M\Omega + 133 \, k\Omega}{133 \, k\Omega} = 420.1 \, V \tag{54}$$

## 9.2.2.11 Voltage Loop Compensation

Resistor  $R_Z$  is sized to attenuate low-frequency ripple to less than 2% of the voltage amplifier output range. This value ensures good power factor and low harmonic distortion on the input current. The voltage on the COMP pin needs to stay above 250 mV to maintain normal operation. If COMP falls below this threshold switching will stop.

The transconductance amplifier small-signal gain is shown in 式 55:

$$g_{\rm m} = 50\,\mu\text{S} \tag{55}$$

The voltage-divider feedback gain is shown in 式 56:

$$H = \frac{V_{REF}}{V_{OUT}} = \frac{6 \text{ V}}{390 \text{ V}} \approx 0.015$$
 (56)

The value of  $R_Z$  is calculated as shown in  $\pm$  57:

$$R_{Z} = \frac{100 \,\text{mV}}{V_{\text{RIPPLE}} \times H \times g_{\text{m}}} = \frac{100 \,\text{mV}}{14 \,\text{V} \times 0.015 \times 50 \,\mu\text{S}} = 9.52 \,\text{k}\Omega \tag{57}$$

 $C_Z$  is then set to add 45° phase margin at 1/5th of the line frequency, as shown in  $\pm$  58:

$$C_{Z} = \frac{1}{2\pi \times \frac{f_{LINE}}{5} \times R_{Z}} = \frac{1}{2\pi \times \frac{47 \text{Hz}}{5} \times 9.52 \text{k}\Omega} = 1.78 \,\mu\text{F}$$
(58)

 $C_P$  is sized to attenuate high-frequency switching noise, as shown in  $\pm 59$ :

$$C_{p} = \frac{1}{2\pi \times \frac{f_{MIN}}{2} \times R_{Z}} = \frac{1}{2\pi \times \frac{45 \text{kHz}}{2} \times 9.52 \text{k}\Omega} = 770 \text{pF}$$
(59)

Standard values should be chosen for  $R_Z$ ,  $C_Z$  and  $C_P$ , as shown in  $\pm$  60 to  $\pm$  62.

$$R_{Z} = 9.53k\Omega \tag{60}$$

$$C_Z = 2.2 \mu F \tag{61}$$

$$C_{p} = 820 \, pF \tag{62}$$



#### 9.2.3 Application Curves

## 9.2.3.1 Input Ripple Current Cancellation with Natural Interleaving

☑ 32 through ☑ 34 show the input current (CH2), Inductor Ripple Currents (CH3, CH4) versus rectified line voltage. From these graphs, it can be observed that natural interleaving reduces the overall magnitude of input (and output) ripple current caused by the individual inductor current ripples.





#### 9.2.3.2 Brownout Protection

The UCC28064A has a brownout protection that shuts down both gate drives (GDA and GDB) when the VINAC pin detects that the RMS input voltage is too low. ☑ 35.



図 35. UCC28064A Response to a Line Brownout Event at 115 V<sub>RMS</sub>

# 10 Power Supply Recommendations

The device receives all of its power through the VCC pin. This voltage should be as well regulated as possible through all of the operating conditions of the PFC stage. Consider creating the steady state bias for this stage from a downstream DC:DC stage which will in general be able to provide a bias winding with very well regulated voltage. This strategy will enhance the overall efficiency of the bias generation. A lower efficiency alternative will be to consider a series-connected fixed positive-voltage regulator such as the UA78L15A.

For all normal and abnormal operating conditions it is critically important that VCC remains within the recommended operating range for both Voltage and Input Current. VCC overvoltage may cause excessive power dissipation in the internal voltage clamp and undervoltage may cause inadequate drive levels for power MOSFETs, UVLO events (causing interrupted PFC operation) or inadequate headroom for the various on-chip linear regulators and references.

Note also that the high RMS and peak currents required for the MOSFET gate drives are provided through the device 13.5-V linear regulator, which does not have provision for the addition of external decoupling capacitance. For higher Powers, very high  $Q_G$  power MOSFETs or high switching frequencies, consider using external driver transistors, local to the power MOSFETs. These will reduce the device operating temperature and ensure that the VCC maximum input current rating is not exceeded.

Use decoupling capacitances between VREF and AGND and between VCC and PGND which are as local as possible to the device. These should have some ceramic capacitance which will provide very low ESR. PGND and AGND should ideally be star connected at the control device so that there is negligible DC or high frequency AC voltage difference between PGND and AGND. Use values for decoupling capacitors similar to or a little larger than those used in the EVM.

Pay close attention to start-up and shutdown VCC bias bootstrap arrangements so that these provide adequate regulated bias power as early as possible during power application and as late as possible during power removal. Ensure that these start-up bias bootstrap circuits do not cause unnecessary steady-state power drain.



# 11 Layout

## 11.1 Layout Guidelines

Interleaved transition-mode PFC system architecture dramatically reduces input and output ripple current, allowing the circuit to use smaller and less expensive filters. To maximize the benefits of interleaving, the input and output filter capacitors should be located after the two phase currents are combined together. Similar to other power management devices, when laying out the printed circuit board (PCB) it is important to use star grounding techniques and keep filter capacitors as close to device ground as possible. To minimize the interference caused by capacitive coupling from the boost inductor, the device should be located at least 1 in (25.4 mm) away from the boost inductor. It is also recommended that the device not be placed underneath magnetic elements. Because of the precise timing requirement, timing-setting resistor  $R_T$  should be placed as close as possible to the TSET pin and returned to the analog ground pin with the shortest possible path. 2 36 shows a recommended component placement and layout.



# 11.2 Layout Example



Dotted line could be or a wire mounted on the top of the board or Top layer traces, assuming device and other traces are in the bottom layer.

図 36. Recommended PCB Layout



# 11.3 Package Option Addendum

#### 11.3.1 Packaging Information

**Package** Lead/Ball Device Orderable Device Status (1) Package Type Eco Plan (2) MSL Peak Temp (4) Op Temp (°C) Pins Qty Marking (5)(6) Finish (3) Drawing UCC28064ADT **ACTIVE** SOIC D Green (RoHS & no Sb/Br) **CU NIPDAU** UCC28064A 16 250 Level-1-260C-UNLIM -40 to 125 UCC28064ADR ACTIVE SOIC D 16 2500 Green (RoHS & no Sb/Br) **CU NIPDAU** Level-1-260C-UNLIM -40 to 125 UCC28064A

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PRE PROD Unannounced device, not in production, not available for mass market, nor on the web, samples not available.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.
- (4) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (5) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device
- (6) Multiple Device markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



# 12 デバイスおよびドキュメントのサポート

# 12.1 デバイス・サポート

#### 12.1.1 開発サポート

# 12.1.1.1 WEBENCH®ツールによるカスタム設計

ここをクリックすると、WEBENCH® Power Designerにより、UCC28064を使用するカスタム設計を作成できます。

- 1. 最初に、入力電圧(V<sub>IN</sub>)、出力電圧(V<sub>OUT</sub>)、出力電流(I<sub>OUT</sub>)の要件を入力します。
- 2. オプティマイザのダイヤルを使用して、効率、占有面積、コストなどの主要なパラメータについて設計を最適化します。
- 3. 生成された設計を、テキサス・インスツルメンツが提供する他の方式と比較します。

WEBENCH Power Designerでは、カスタマイズされた回路図と部品リストを、リアルタイムの価格と部品の在庫情報と併せて参照できます。

通常、次の操作を実行可能です。

- 電気的なシミュレーションを実行し、重要な波形と回路の性能を確認する。
- 熱シミュレーションを実行し、基板の熱特性を把握する。
- カスタマイズされた回路図やレイアウトを、一般的なCADフォーマットで出力する。
- 設計のレポートをPDFで印刷し、設計を共有する。

WEBENCHツールの詳細は、www.ti.com/WEBENCHでご覧になれます。

## 12.2 ドキュメントのサポート

# 12.2.1 関連資料

関連資料については、以下を参照してください。

- **『UCC28064AEVM 300W**インターリーブ**PFC**プリレギュレータ**』**
- 『UCC38050 100W臨界導通力率補正(PFC)プリレギュレータ』

## 12.3 ドキュメントの更新通知を受け取る方法

ドキュメントの更新についての通知を受け取るには、ti.comのデバイス製品フォルダを開いてください。右上の「アラートを受け取る」をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取れます。変更の詳細については、修正されたドキュメントに含まれている改訂履歴をご覧ください。

## 12.4 コミュニティ・リソース

TI E2E™ support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

## 12.5 商標

E2E is a trademark of Texas Instruments.

WEBENCH is a registered trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

# 12.6 静電気放電に関する注意事項



すべての集積回路は、適切なESD保護方法を用いて、取扱いと保存を行うようにして下さい。

静電気放電はわずかな性能の低下から完全なデバイスの故障に至るまで、様々な損傷を与えます。高精度の集積回路は、損傷に対して敏感であり、極めてわずかなパラメータの変化により、デバイスに規定された仕様に適合しなくなる場合があります。

#### 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.



# 13 メカニカル、パッケージ、および注文情報

以降のページには、メカニカル、パッケージ、および注文に関する情報が記載されています。この情報は、そのデバイスについて利用可能な最新のデータです。このデータは予告なく変更されることがあり、ドキュメントが改訂される場合もあります。本データシートのブラウザ版を使用されている場合は、画面左側の説明をご覧ください。

www.ti.com 10-Nov-2025

#### PACKAGING INFORMATION

| Orderable part number | Status | Material type | Package   Pins | Package qty   Carrier | RoHS | Lead finish/  | MSL rating/        | Op temp (°C) | Part marking |
|-----------------------|--------|---------------|----------------|-----------------------|------|---------------|--------------------|--------------|--------------|
|                       | (1)    | (2)           |                |                       | (3)  | Ball material | Peak reflow        |              | (6)          |
|                       |        |               |                |                       |      | (4)           | (5)                |              |              |
| UCC28064ADR           | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | UCC28064A    |
| UCC28064ADR.A         | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | UCC28064A    |
| UCC28064ADR.B         | Active | Production    | SOIC (D)   16  | 2500   LARGE T&R      | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | UCC28064A    |
| UCC28064ADT           | Active | Production    | SOIC (D)   16  | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | UCC28064A    |
| UCC28064ADT.A         | Active | Production    | SOIC (D)   16  | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | UCC28064A    |
| UCC28064ADT.B         | Active | Production    | SOIC (D)   16  | 250   SMALL T&R       | Yes  | NIPDAU        | Level-1-260C-UNLIM | -40 to 125   | UCC28064A    |

<sup>(1)</sup> Status: For more details on status, see our product life cycle.

Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

<sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind.

<sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition.

<sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

<sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board.

<sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 10-Nov-2025

# **PACKAGE MATERIALS INFORMATION**

www.ti.com 25-Sep-2024

# TAPE AND REEL INFORMATION





|    | •                                                         |
|----|-----------------------------------------------------------|
| A0 | Dimension designed to accommodate the component width     |
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device    | Pack<br>Typ | _  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-----------|-------------|----|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC28064A | DR SO       | IC | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| UCC28064A | ADT SO      | IC | D                  | 16 | 250  | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |



www.ti.com 25-Sep-2024



# \*All dimensions are nominal

| Device      | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|-------------|--------------|-----------------|------|------|-------------|------------|-------------|
| UCC28064ADR | SOIC         | D               | 16   | 2500 | 353.0       | 353.0      | 32.0        |
| UCC28064ADT | SOIC         | D               | 16   | 250  | 340.5       | 336.1      | 32.0        |

# D (R-PDS0-G16)

# PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# 重要なお知らせと免責事項

TI は、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。

これらのリソースは、TI 製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した TI 製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。

上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている TI 製品を使用するアプリケーションの開発の目的でのみ、TI はその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。TI や第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、TI およびその代理人を完全に補償するものとし、TI は一切の責任を拒否します。

TIの製品は、TIの販売条件、TIの総合的な品質ガイドライン、 ti.com または TI 製品などに関連して提供される他の適用条件に従い提供されます。TI がこれらのリソースを提供することは、適用される TI の保証または他の保証の放棄の拡大や変更を意味するものではありません。 TI がカスタム、またはカスタマー仕様として明示的に指定していない限り、TI の製品は標準的なカタログに掲載される汎用機器です。

お客様がいかなる追加条項または代替条項を提案する場合も、TIはそれらに異議を唱え、拒否します。

Copyright © 2025, Texas Instruments Incorporated

最終更新日: 2025 年 10 月