UCC27321, UCC27322, UCC37321, UCC37322 JAJSS77I - SEPTEMBER 2002 - REVISED NOVEMBER 2023 # UCC2732x/UCC3732x イネーブル機能搭載、シングル、9A 高速ローサイド **MOSFET ドライバ** # 1 特長 - イネーブル機能を追加した業界標準のピン配置 - TrueDrive を使用して、ミラー プラトー領域で ±9A の 高いピーク電流駆動能力 - 独自のバイポーラおよび CMOS 出力段を使用した効 率的な定電流ソーシング - 電源電圧から独立した TTL/CMOS 互換入力 - 標準立ち上がり時 / 立ち下がり時 20ns (10nF 負荷 - 標準伝播遅延時間:25ns(入力立ち下がり時)、35ns (入力立ち上がり時) - 電源電圧:4V~15V - 熱的に強化された MSOP PowerPAD™ パッケージ、 4.7℃/W θjc で供給 - -40℃~+105℃で仕様を規定 - 8ピン SOIC および PDIP パッケージでの鉛フリー仕 上げ (CU NIPDAU) # 2 アプリケーション - スイッチ・モード電源 - DC/DC コンバータ - モーター・コントローラ - Class-D スイッチング アンプ - ライン・ドライバ - パルストランスドライバ # 3 概要 UCC2732x/UCC3732x ファミリの高速ドライバは、業界標 準のピン配置で 9A のピーク駆動電流を供給します。これ らのドライバは、高い dV/dt 遷移により極端なミラー電流を 必要とするシステム向けに、最大の MOSFET を駆動でき ます。この結果、外部回路の追加が不要になり、複数の部 品を置き換え、スペースの節減、設計の複雑さの緩和、組 み立てコストの削減が可能になります。 反転 (UCC37321) と非反転 (UCC37322) の 2 つの標準ロジック オプション が用意されています。 ## 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |----------|----------------------|-----------------| | UCC2732x | MSOP-PowerPAD (8) | 3.00mm × 3.00mm | | UCC3732x | SOIC (8) | 3.91mm × 4.90mm | 利用可能なすべてのパッケージについては、データシートの末尾 にある注文情報を参照してください。 ブロック図 # **Table of Contents** | 1 特長 | 1 | |--------------------------------------|----------------| | 2 アプリケーション | | | 3 概要 | 1 | | 4 概要 (続き) | 3 | | 5 Related Products | | | 6 Pin Configuration and Functions | 5 | | 7 Specifications | 6 | | 7.1 Absolute Maximum Ratings | 6 | | 7.2 ESD Ratings | 6 | | 7.3 Recommended Operating Conditions | <mark>6</mark> | | 7.4 Thermal Information | 6 | | 7.5 Electrical Characteristics | <mark>7</mark> | | 7.6 Switching Characteristics | 8 | | 7.7 Power Dissipation Ratings | 8 | | 7.8 Typical Characteristics | 10 | | 8 Detailed Description | 14 | | 8.1 Overview | 14 | | 8.2 Functional Block Diagram | 14 | | 8.3 Feature Description | 14 | | 8.4 Device Functional Modes | | | 9 Application and Implementation | 17 | |-----------------------------------------|----| | 9.1 Application Information | 17 | | 9.2 Typical Application | 17 | | 10 Power Supply Recommendations | 22 | | 11 Layout | 22 | | 11.1 Layout Guidelines | | | 11.2 Layout Example | | | 11.3 Thermal Considerations | | | 12 Device and Documentation Support | | | 12.1 Device Support | | | 12.2 Documentation Support | 24 | | 12.3ドキュメントの更新通知を受け取る方法 | | | 12.4 サポート・リソース | 24 | | 12.5 Trademarks | | | 12.6 静電気放電に関する注意事項 | | | 12.7 用語集 | | | 13 Revision History | | | 14 Mechanical, Packaging, and Orderable | | | Information | 25 | # 4 概要 (続き) 貫通電流を本質的に最小化する設計により、これらの出力は、MOSFET のスイッチング遷移中のミラー プラトー領域で最も必要とされる、高いゲート駆動電流を供給できます。バイポーラと MOSFET トランジスタを並列接続した独自のハイブリッド出力段 (TrueDrive) により、低い電源電圧で効率的な電流供給が可能になります。この駆動アーキテクチャにより、UCC3732x は業界標準の 6A、9A、および多くの 12Aドライバ アプリケーションで使用できます。ラッチアップおよびESD 保護回路も搭載されています。最後に、UCC3732x にはイネーブル (ENBL) 機能があり、ドライバ アプリケーションの動作をより的確に制御できます。ENBL は、業界標準のピン配置では未使用のままにしてあったピン 3 に実装されています。このピンは、アクティブ ハイ ロジックでは内部で VDD にプルアップされ、標準動作時にはオープンのままにできます。 8 ピン SOIC (D) パッケージ製品に加えて、UCC3732x は熱的に強化された小型の 8 ピン MSOP PowerPAD™ (DGN) パッケージでも供給されます。PowerPAD パッケージは熱抵抗を大幅に低減するため、温度動作範囲が拡張され、長期的な信頼性が向上します。 # **5 Related Products** | PRODUCT | DESCRIPTION | PACKAGES | |------------------|-------------------------------------------------------|---------------------------------| | UCC37323/4/5 | Dual 4-A Low-Side Drivers | MSOP–8 PowerPAD, SOIC–8, PDIP– | | UCC27423/4/5 | Dual 4-A Low-Side Drivers with Enable | MSOP–8 PowerPAD, SOIC–8, PDIP–8 | | TPS2811/12/13 | Dual 2-A Low-Side Drivers with Internal Regulator | TSSOP-8, SOIC-8, PDIP-8 | | TPS2814/15 | Dual 2-A Low-Side Drivers with Two Inputs per Channel | TSSOP-8, SOIC-8, PDIP-8 | | TPS2816/17/18/19 | Single 2-A Low-Side Driver with Internal Regulator | 5-Pin SOT–23 | | TPS2828/29 | Single 2-A Low-Side Driver | 5-Pin SOT–23 | # **6 Pin Configuration and Functions** 図 6-1. D, and DGN Packages 8-Pin SOIC, and MSOP With PowerPAD Top View 表 6-1. Pin Functions | P | PIN | | PIN I/O | | DESCRIPTION | | | |-----------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|-------------|--|--| | NAME NO. | | 1/0 | DESCRIPTION | | | | | | AGND | 4 | _ | The AGND and the PGND must be connected by a single thick trace directly under the device. There must be a low ESR, low ESL capacitor of 0.1 µF between VDD (pin 8) and PGND and a separate 0.1-µF capacitor between VDD (pin 1) and AGND. The power MOSFETs must be located on the PGND side of the device while the control circuit must be on the AGND side of the device. The control circuit ground must be common with the AGND while the PGND must be common with the source of the power FETs. | | | | | | can be enabled and disabled with this pin. It is internally pulled up to V <sub>DD</sub> with | | Enable input for the driver with logic compatible threshold and hysteresis. The driver output can be enabled and disabled with this pin. It is internally pulled up to $V_{DD}$ with 100-k $\Omega$ resistor for active high operation. When the device is disabled, the output state is, low regardless of the input state. | | | | | | | IN | 2 | I | Input signal of the driver which has logic compatible threshold and hysteresis. | | | | | | OUT | OUT 6, 7 | | Driver outputs that must be connected together externally. The output stage is capable of providing 9-A peak drive current to the gate of a power MOSFET. | | | | | | PGND | 5 | _ | Common ground for output stage. This ground must be connected very closely to the source of the power MOSFET which the driver is driving. Grounds are separated to minimize ringing affects due to output switching di/dt which can affect the input threshold. | | | | | | VDD 1, 8 I Supply voltage and the power input connections together externally. | | Supply voltage and the power input connections for this device. Two pins must be connected together externally. | | | | | | # 7 Specifications # 7.1 Absolute Maximum Ratings over operating free-air temperature range (unless otherwise noted) (1) (2) | | | MIN | MAX | UNIT | |------------------------------------------------|-------------|-------------|---------------------------------------------|------| | Supply voltage, V <sub>DD</sub> | | -0.3 | 16 | V | | Output current (OUT) DC, I <sub>OUT_DC</sub> | | | 0.6 | Α | | Input voltage (IN), V <sub>IN</sub> | | -0.3 | 6 V or V <sub>DD</sub> + 0.3 <sup>(3)</sup> | V | | Enable voltage (ENBL) | | -0.3 | 6 V or V <sub>DD</sub> + 0.3 <sup>(3)</sup> | V | | | D package | | 650 | mW | | Power dissipation at T <sub>A</sub> = 25°C | DGN package | | 3 | W | | | P package | | 350 | mW | | Lead temperature (soldering, 10 s) | | | 300 | °C | | Junction operating temperature, T <sub>J</sub> | | <b>–</b> 55 | 150 | °C | | Storage temperature, T <sub>stg</sub> | | -65 | 150 | °C | <sup>(1)</sup> Stresses beyond those listed under *Absolute Maximum Ratings* may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under セグション 7.3Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. - (2) All voltages are with respect to GND. Currents are positive into, negative out of the specified terminal. - (3) Whichever is larger ## 7.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|--------------------------------------------------------------------------------|-------|------| | | | Human-body model (HBM), per ANSI/ESDA/JEDEC JS-001 <sup>(1)</sup> | ±2000 | | | V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per JEDEC specification JESD22-C101 <sup>(2)</sup> | ±1000 | V | - (1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. - (2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. #### 7.3 Recommended Operating Conditions over operating free-air temperature range (unless otherwise noted) | | MIN | NOM MAX | UNIT | |---------------------|-----|---------|------| | Supply voltage, VDD | 4.5 | 1: | | #### 7.4 Thermal Information | | | UCC27322 | UCC | | | |-------------------------------|----------------------------------------------|----------|----------|-------------------------|------| | THERMAL METRIC <sup>(1)</sup> | | D (SOIC) | P (PDIP) | DGN (MSOP-<br>PowerPAD) | UNIT | | | | 8 PINS | 8 PINS | 8 PINS | | | $R_{\theta JA}$ | Junction-to-ambient thermal resistance | 56.6 | 55.9 | 56.7 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 52.8 | 45.3 | 52.9 | °C/W | | $R_{\theta JB}$ | Junction-to-board thermal resistance | 32.6 | 32.6 | 32.7 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 1.8 | 23.0 | 1.8 | °C/W | | ΨЈВ | Junction-to-board characterization parameter | 32.3 | 32.5 | 32.4 | °C/W | | $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 5.9 | _ | 5.9 | °C/W | For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. # 7.5 Electrical Characteristics $V_{DD}$ = 4.5 V to 15 V, $T_A$ = -40°C to +105°C for UCC2732x, $T_A$ = 0°C to 70°C for UCC3732x, $T_A$ = $T_J$ , unless otherwise noted. | PARAMETER | | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-----------------------------------------------|----------|-------------------------------------------------------------------|------|------|------|------| | INPUT (IN) | | | | · | | | | V <sub>IN_H</sub> , logic 1 input threshold | | | 1.6 | 2.2 | 2.5 | V | | V <sub>IN_L</sub> , logic 0 input threshold | | | 0.8 | 1.2 | 1.5 | V | | Input current | | $0 \text{ V} \leq \text{V}_{\text{IN}} \leq \text{V}_{\text{DD}}$ | -10 | 0 | 10 | μA | | OUTPUT (OUT) | | 1 | 1 | | | | | Peak output current <sup>(1)</sup> | | V <sub>DD</sub> = 14 V, | | 9 | | Α | | Output resistance high <sup>(2)</sup> | | I <sub>OUT</sub> = -10 mA | | 0.6 | 1.5 | Ω | | Output resistance low <sup>(2)</sup> | | I <sub>OUT</sub> = 10 mA | | 0.4 | 1 | Ω | | OVERALL | | | 1 | | | | | | | IN = LOW, EN = LOW, V <sub>DD</sub> = 15 V | | 150 | 225 | μΑ | | | UCC37321 | IN = HIGH, EN = LOW, V <sub>DD</sub> = 15 V | | 440 | 650 | | | | UCC27321 | IN = LOW, EN = HIGH, V <sub>DD</sub> = 15 V | | 370 | 550 | | | L static appreting augrent | | IN = HIGH, EN = HIGH, V <sub>DD</sub> = 15 V | | 370 | 550 | | | I <sub>DD</sub> , static operating current | | IN = LOW, EN = LOW, V <sub>DD</sub> = 15 V | | 150 | 225 | | | | UCC37322 | IN = HIGH, EN = LOW, V <sub>DD</sub> = 15 V | | 450 | 650 | | | | UCC27322 | IN = LOW, EN = HIGH, V <sub>DD</sub> = 15 V | | 75 | 125 | | | | | IN = HIGH, EN = HIGH, V <sub>DD</sub> = 15 V | | 675 | 1000 | | | ENABLE (ENBL) | <u>'</u> | | - | | | | | V <sub>EN_H</sub> , high-level enable voltage | | LOW to HIGH transition | 1.7 | 2.2 | 2.7 | V | | V <sub>EN_L</sub> , low-level enable voltage | | HIGH to LOW transition | 1.1 | 1.6 | 2 | V | | Hysteresis | | | 0.25 | 0.55 | 0.90 | V | | R <sub>ENBL</sub> , enable impedance | | V <sub>DD</sub> = 14 V, ENBL = GND | 75 | 100 | 135 | kΩ | <sup>(1)</sup> Not tested in production. <sup>(2)</sup> Output pullup resistance here is a DC measurement that measures resistance of PMOS structure only, not N-channel structure. # 7.6 Switching Characteristics over operating free-air temperature range (unless otherwise noted) | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |-------------------------------------------------------------|---------------------------|-----|-----|-----|------| | ENABLE (ENBL) | | | | | | | t <sub>D3</sub> , propagation delay time <sup>(1)</sup> | C <sub>LOAD</sub> = 10 nF | | 60 | 90 | ns | | t <sub>D4</sub> , propagation delay time <sup>(1)</sup> | C <sub>LOAD</sub> = 10 nF | | 60 | 90 | ns | | SWITCHING TIME <sup>(2)</sup> | | | | | | | t <sub>R</sub> , rise time (OUT) | C <sub>LOAD</sub> = 10 nF | | 20 | 70 | ns | | t <sub>F</sub> , fall time (OUT) | C <sub>LOAD</sub> = 10 nF | | 20 | 30 | ns | | t <sub>D1</sub> , propagation delay, IN rising (IN to OUT) | C <sub>LOAD</sub> = 10 nF | | 25 | 70 | ns | | t <sub>D2</sub> , propagation delay, IN falling (IN to OUT) | C <sub>LOAD</sub> = 10 nF | | 35 | 70 | ns | <sup>(1)</sup> See 🗵 7-2. #### 7.7 Power Dissipation Ratings | PACKAGE | SUFFIX | θjc (°C/W) | θja (°C/W) | Power Rating<br>(mW)<br>T <sub>A</sub> = 70°C <sup>(1)</sup> | Derating Factor<br>Above<br>70°C (mW/°C) <sup>(1)</sup> | |-----------------|--------|------------|--------------------------|--------------------------------------------------------------|---------------------------------------------------------| | SOIC-8 | D | 42 | 84 to 160 <sup>(2)</sup> | 344 to 655 <sup>(2)</sup> | 6.25 to 11.9 <sup>(2)</sup> | | MSOP PowerPAD-8 | DGN | 4.7 | 50 to 59 | 1370 | 17.1 | - (1) 125°C operating junction temperature is used for power rating calculations - (2) The range of values indicates the effect of the printed-circuit-board. These values are intended to give the system designer an indication of the best and worst case conditions. In general, the system designer should attempt to use larger traces on the printed-circuit-board where possible to spread the heat away form the device more effectively. For additional information on device temperature management, see the *Packaging Information* section of the *Power Supply Control Products Data Book*, (SLUD003). The 20% and 80% thresholds depict the dynamics of the BiPolar output devices that dominate the power MOSFET transition through the Miller regions of operation. 図 7-1. Switching Waveforms for (a) Inverting Input to (b) Output Times <sup>(2)</sup> See 🗵 7-1 for switching waveforms. The 20% and 80% thresholds depict the dynamics of the BiPolar output devices that dominate the power MOSFET transition through the Miller regions of operation. 図 7-2. Switching Waveform for Enable to Output # 7.8 Typical Characteristics 図 7-3. Input Current Idle vs Supply Voltage 図 7-4. Input Current Idle vs Supply Voltage (UCCx7322) 図 7-5. Input Current Idle vs Temperature (UCCx7321) 図 7-6. Input Current Idle vs Temperature (UCCx7322) 図 7-8. Fall Time vs Supply Voltage 図 7-9. Rise Time vs Load Capacitance 図 7-10. Fall Time vs Output Capacitance 図 7-11. t<sub>D1</sub> Delay Time vs Supply Voltage 図 7-12. t<sub>D2</sub> Delay Time vs Supply Voltage 図 7-13. t<sub>D1</sub> Delay Time vs Load Capacitance 図 7-14. t<sub>D2</sub> Delay Time vs Load Capacitance 図 7-15. Propagation Times vs Peak Input Voltage 図 7-16. Input Threshold vs Supply Voltage 図 7-17. Enable Threshold and Hysteresis vs Temperature 図 7-18. Enable Resistance vs Temperature 図 7-19. Output Behavior vs V<sub>DD</sub> (UCC37321) 図 7-20. Output Behavior vs V<sub>DD</sub> (UCC37321) 図 7-21. Output Behavior vs VDD (Inverting) 図 7-22. Output Behavior vs VDD (Inverting) ☑ 7-23. Output Behavior vs VDD (Noninverting) 図 7-24. Output Behavior vs VDD (Noninverting) # 8 Detailed Description #### 8.1 Overview The UCC37321 and UCC37322 drivers serve as an interface between low-power controllers and power MOSFETs. They can also be used as an interface between DSPs and power MOSFETs. High-frequency power supplies often require high-speed, high-current drivers such as the UCC3732x family. A leading application is the need to provide a high power buffer stage between the PWM output of the control device and the gates of the primary power MOSFET or IGBT switching devices. In other cases, the device drives the power device gates through a drive transformer. Synchronous rectification supplies must simultaneously drive multiple devices which can present an extremely large load to the control circuitry. The inverting driver (UCC37321) is useful for generating inverted gate drive signals from controllers that have only outputs of the opposite polarity. For example, this driver can provide a gate signal for ground referenced, N-channel synchronous rectifier MOSFETs in buck derived converters. This driver can also be used for generating a gate drive signal for a P-channel MOSFET from a controller that is designed for N-channel applications. MOSFET gate drivers are generally used when it is not feasible to have the primary PWM regulator device directly drive the switching devices for one or more reasons. The PWM device may not have the brute drive capability required for the intended switching MOSFET, limiting the switching performance in the application. In other cases there may be a desire to minimize the effect of high-frequency switching noise by placing the high current driver physically close to the load. Also, newer devices that target the highest operating frequencies may not incorporate onboard gate drivers at all. Their PWM outputs are only intended to drive the high impedance input to a driver such as the UCC3732x. Finally, the control device may be under thermal stress due to power dissipation, and an external driver can help by moving the heat from the controller to an external package. ## 8.2 Functional Block Diagram #### 8.3 Feature Description #### 8.3.1 Input Stage The IN threshold has a 3.3-V logic sensitivity over the full range of VDD voltages; yet, it is equally compatible with 0 V to VDD signals. The inputs of UCC3732x family of drivers are designed to withstand 500-mA reverse current without either damage to the device or logic upset. In addition, the input threshold turnoff of the UCC3732x has been slightly raised for improved noise immunity. The input stage of each driver must be driven by a signal with a short rise or fall time. This condition is satisfied in typical power supply applications, where the input signals are provided by a PWM controller or logic gates with fast transition times (< 200 ns). The IN input of the driver functions as a digital gate, and it is not intended for applications where a slow changing input voltage is used to generate a switching output when the logic threshold of the input section is reached. While this may not be harmful to the driver, the output of the driver may switch repeatedly at a high frequency. Users should not attempt to shape the input signals to the driver in an attempt to slow down (or delay) the signal at the output. If limiting the rise or fall times to the power device is desired, then an external resistance can be added between the output of the driver and the load device, which is generally a power MOSFET gate. The external resistor may also help remove power dissipation from the device package, as discussed in セクション 11.3. #### 8.3.2 Output Stage The TrueDrive output stage is capable of supplying $\pm 9$ -A peak current pulses; it swings to both VDD and GND and can encourage even the most stubborn MOSFETs to switch. The pullup and pulldown circuits of the driver are constructed of bipolar and MOSFET transistors in parallel. The peak output current rating is the combined current from the bipolar and MOSFET transistors. The output resistance is the $R_{DS(ON)}$ of the MOSFET transistor when the voltage on the driver output is less than the saturation voltage of the bipolar transistor. Each output stage also provides a very low impedance to overshoot and undershoot due to the body diode of the internal MOSFET. This means that in many cases, external-schottky-clamp diodes are not required. This unique BiPolar and MOSFET hybrid output architecture (TrueDrive) allows efficient current sourcing at low supply voltages. The UCC3732x family delivers 9 A of gate drive where it is most needed during the MOSFET switching transition – at the Miller plateau region – providing improved efficiency gains. #### 8.3.3 Source and Sink Capabilities during Miller Plateau Large power MOSFETs present a significant load to the control circuitry. Proper drive is required for efficient, reliable operation. The UCC3732x drivers have been optimized to provide maximum drive to a power MOSFET during the Miller plateau region of the switching transition. This interval occurs while the drain voltage is swinging between the voltage levels dictated by the power topology, requiring the charging or discharging of the draingate capacitance with current supplied or removed by the driver device. Two circuits are used to test the current capabilities of the UCC3732x driver (see Reference 1) . In each case external circuitry is added to clamp the output near 5 V while the device is sinking or sourcing current. An input pulse of 250 ns is applied at a frequency of 1 kHz in the proper polarity for the respective test. In each test there is a transient period where the current peaked up and then settled down to a steady-state value. The noted current measurements are made at a time of 200 ns after the input pulse is applied, after the initial transient. The circuit in $\boxtimes$ 8-1 is used to verify the current sink capability when the output of the driver is clamped around 5 V, a typical value of gate-source voltage during the Miller plateau region. The UCC37321 is found to sink 9 A at $V_{DD}$ = 15 V. 図 8-1. Sink Current Test Circuit The circuit in $\boxtimes$ 8-2 is used to test the current source capability with the output clamped to around 5 V with a string of Zener diodes. The UCC37321 is found to source 9 A at $V_{DD}$ = 15 V. 図 8-2. Source Current Test Circuit Note that the current sink capability is slightly stronger than the current source capability at lower VDD. This is due to the differences in the structure of the bipolar-MOSFET power output section, where the current source is a P-channel MOSFET and the current sink has an N-channel MOSFET. In most it is advantageous that the turnoff capability of a driver is stronger than the turnon capability. This helps to ensure that the MOSFET is held OFF during common power supply transients which may turn the device back ON. #### 8.3.4 Enable The UCC37321/2 provides an enable input for improved control of the driver operation. This input also incorporates logic compatible thresholds with hysteresis. It is internally pulled up to VDD with 100-kΩ resistor for active high operation. When ENBL is high, the device is enabled and when ENBL is low, the device is disabled. The default state of the ENBL pin is to enable the device and therefore it can be left open for standard operation. The output state when the device is disabled is low regardless of the input state. See $\frac{1}{2}$ 8-1 for the operation using enable logic. ENBL input is compatible with both logic signals and slow changing analog signals. It can be directly driven or a power-up delay can be programmed with a capacitor between ENBL and AGND. #### 8.4 Device Functional Modes 表 8-1 lists the logic of this device. 表 8-1. Device Logic Table | | ENBL | IN | OUT | | |------------------|------|----|-----|--| | | 0 | 0 | 0 | | | INVERTING | 0 | 1 | 0 | | | UCC37321 | 1 | 0 | 1 | | | | 1 | 1 | 0 | | | | 0 | 0 | 0 | | | NON<br>INVERTING | 0 | 1 | 0 | | | UCC37322 | 1 | 0 | 0 | | | | 1 | 1 | 1 | | # 9 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 # 9.1 Application Information High-current gate driver devices are required in switching power applications for a variety of reasons. To enable fast switching of power devices and reduce associated power losses, a powerful gate driver can be employed between the PWM output of controllers or signal isolation devices and the gates of the power semiconductor devices. Further, gate drivers are indispensable when sometimes it is just not feasible to have the PWM controller directly drive the gates of the switching devices. The situation may be encountered because the PWM signal from a digital controller or signal isolation device is often a 3.3-V or 5-V logic signal which is not capable of effectively turning on a power switch. A level-shifting circuitry is needed to boost the logic-level signal to the gate-drive voltage to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN/PNP bipolar, (or P- N- channel MOSFET), transistors in totem-pole arrangement, being emitter follower configurations, prove inadequate for this because they lack level-shifting capability and low-drive voltage protection. Gate drivers effectively combine both the level-shifting and buffer drive functions. Gate drivers may also minimize the effect of switching noise by locating the high-current driver physically close to the power switch, drive gate-driver transformers and control floating power device gates, reducing power dissipation and thermal stress in controllers by absorbing gate-charge power losses. In summary gate drivers are extremely important components in switching power combining benefits of high-performance, low-cost, low component count, board-space reduction, and simplified system design. # 9.2 Typical Application 図 9-1. Typical Application Diagram of UCC27322 and UCC37322 #### 9.2.1 Design Requirements When selecting the proper gate driver device for an end application, some design considerations must be evaluated first to make the most appropriate selection. The following design parameters should be used when selecting the proper gate driver device for an end application: input-to-output configuration, the input threshold type, bias supply voltage levels, peak source and sink currents, availability of independent enable and disable functions, propagation delay, power dissipation, and package type. See the example design parameters and requirements in $\frac{1}{5}$ 9-1. | DESIGN PARAMETER | EXAMPLE VALUE | | | | | | |-------------------------------|---------------|--|--|--|--|--| | Input-to-output configuration | Noninverting | | | | | | | Input threshold type | CMOS | | | | | | | Bias supply voltage levels | 12 V | | | | | | | dVDS/dt <sup>(1)</sup> | 20 V/ns | | | | | | | Enable function | Yes | | | | | | | Propagation delay | < 50 ns | | | | | | | Power dissipation | < 0.45 W | | | | | | | Package type | SOIC (8) | | | | | | <sup>(1)</sup> dVDS/dt is a typical requirement for a given design. This value can be used to find the peak source/sink currents needed as shown in セクション 9.2.2.4. #### 9.2.2 Detailed Design Procedure #### 9.2.2.1 Input-to-Output Configuration The design should specify which type of input-to-out configuration should be used. If turning on the power MOSFET or IGBT when the input signal is in high state is preferred, then a device capable of the noninverting configuration must be selected. If turning off the power MOSFET or IGBT when the input signal is in high state is preferred, then a device capable of the inverting configuration must be chosen. Based on this noninverting requirement of this application, the proper device out of the UCC27322 or UCC37322 should be selected. #### 9.2.2.2 Input Threshold Type The type of input voltage threshold determines the type of controller that can be used with the gate driver device. The UCC2732x and UCC3732x devices feature a TTL and CMOS-compatible input threshold logic, with wide hysteresis. The threshold voltage levels are low voltage and independent of the $V_{DD}$ supply voltage, which allows compatibility with both logic-level input signals from microcontrollers as well as higher-voltage input signals from analog controllers. See $2992 \times 7.5$ for the actual input threshold voltage levels and hysteresis specifications for the UCC2732x and UCC3732x devices. ### 9.2.2.3 VDD Bias Supply Voltage The bias supply voltage to be applied to the $V_{DD}$ pins of the device must never exceed the values listed in $\pm 0 > 7.3$ . However, different power switches require different voltage levels to be applied at the gate. With a wide operating range from 4.5 V to 15 V, the UCC2732x and UCC3732x can be used to drive a variety of power switches, such as Si MOSFETs (for example, Vgs = 4.5 V, 10 V, 12 V), IGBTs ( $V_{GE}$ =15 V), and wide-bandgap power semiconductors (such as GaN, certain types of which allow no higher than 6 V to be applied to the gate terminals). #### 9.2.2.4 Peak Source and Sink Currents Generally, the switching speed of the power switch during turnon and turnoff must be as fast as possible to minimize switching power losses. The gate driver device must be able to provide the required peak current for achieving the targeted switching speeds for the targeted power MOSFET. Using the example of a power MOSFET, the system requirement for the switching speed is typically described in terms of the slew rate of the drain-to-source voltage of the power MOSFET (such as dvDS/dt). For example, the system requirement might state that a SPP20N60C3 power MOSFET must be turned on with a Dvds/dt of 20 V/ns or higher under a DC bus voltage of 400 V in a continuous-conduction-mode (CCM) boost PFC-converter application. This type of application is an inductive hard-switching application and reducing switching power loss is critical. This requirement means that the entire drain-to-source voltage swing during power MOSFET turnon event (from 400 V in the OFF state to $V_{DS(on)}$ in ON state) must be completed in approximately 20 ns or less. When the drain-to-source voltage swing occurs, the Miller charge of the power MOSFET ( $Q_{gd}$ parameter in SPP20N60C3 power MOSFET data sheet is 33 nC typically) is supplied by the peak current of gate driver. According to power MOSFET inductive switching mechanism, the gate-to-source voltage of the power MOSFET at this time is the Miller plateau voltage, which is typically a few volts higher than the threshold voltage of the power MOSFET, V<sub>GS(th)</sub>). To achieve the targeted Dvds/dt, the gate driver must be capable of providing the $Q_{ad}$ charge in 20 ns or less. In other words, a peak current of 1.65 A (= 33 nC) / 20 ns) or higher must be provided by the gate driver. The UCC2732x and UCC3732x devices can provide 9-A peak sourcing/sinking current which clearly exceeds the design requirement and has the capability to meet the switching speed needed. This 9-A peak sourcing/sinking current provides an extra margin against part-to-part variations in the Q<sub>gd</sub> parameter of the power MOSFET along with additional flexibility to insert external gate resistors and fine tune the switching speed for efficiency versus EMI optimizations. However, in practical designs the parasitic trace in the gate driver circuit of the PCB will have a definitive role to play on the power MOSFET switching speed. The effort of this trace inductance is to limit the di/dt of the output current pulse of the gate driver. To illustrate this effect, consider output current pulse waveform from the gate driver to be approximated to a triangular profile, where the area under the triangle (0.5 × IPEAK × time) would equal the total gate charge of the power MOSFET (Q<sub>q</sub> parameter in SPP20N60C3 power MOSFET data sheet= 87 nC typically). If the parasitic trace inductance limits the di/dt then a situation may occur in which the full peak current capability of the gate driver is not fully achieved in the time required to deliver the Q<sub>0</sub> required for the power MOSFET switching. In other words, the time parameter in the equation would dominate and the IPEAK value of the current pulse would be much less than the true peak current capability of the device, while the required Q<sub>a</sub> is still delivered. Because of this, the desired switching speed may not be realized, even when theoretical calculations indicate the gate driver can achieve the targeted witching speed. Thus, placing the gate driver device very close to the power MOSFET and designing a tight gate drive-loop with minimal PCB trace inductance is important to realize the full peak-current capability of the gate driver. #### 9.2.2.5 Enable and Disable Function Certain applications demand independent control of the output state of the driver without involving the input signal. A pin which offers enable and disable functions achieves the requirements. For these applications, the UCC2732x and UCC3732x are suitable as they feature an input pin and an Enable pin. #### 9.2.2.6 Propagation Delay #### 9.2.2.7 Power Dissipation The UCC3732x family of drivers are capable of delivering 9-A of current to a MOSFET gate for a period of several hundred nanoseconds. High peak current is required to turn an N-channel device ON quickly. Then, to turn the device OFF, the driver is required to sink a similar amount of current to ground. This repeats at the operating frequency of the power device. An N-channel MOSFET is used in this discussion because it is the most common type of switching device used in high-frequency power conversion equipment. References 1 and 2 contain detailed discussions of the drive current required to drive a power MOSFET and other capacitive-input switching devices. Much information is provided in tabular form to give a range of the current required for various devices at various frequencies. The information pertinent to calculating gate drive current requirements will be summarized here; the original document is available from the TI website. When a driver device is tested with a discrete, capacitive load it is a fairly simple matter to calculate the power that is required from the bias supply. The energy that must be transferred from the bias supply to charge the capacitor is given by $\pm 1$ . $$E = \frac{1}{2}CV^2 \tag{1}$$ #### where - C is the load capacitor - · V is the bias voltage feeding the driver There is an equal amount of energy transferred to ground when the capacitor is discharged. This leads to a power loss given by $\pm 2$ . $$P = 2 \times \frac{1}{2}CV^2f \tag{2}$$ #### where · f is the switching frequency This power is dissipated in the resistive elements of the circuit. Thus, with no external resistor between the driver and gate, this power is dissipated inside the driver. Half of the total power is dissipated when the capacitor is charged, and the other half is dissipated when the capacitor is discharged. An example using the conditions of the previous gate-drive waveform should help clarify this. With $V_{DD}$ = 12 V, $C_{LOAD}$ = 10 nF, and f = 300 kHz, the power loss can be calculated as shown in $\pm$ 4. $$P = 10 \text{ nF} \times (12)^2 \times (300 \text{ kHz}) = 0.432 \text{ W}$$ (3) With a 12-V supply, this would equate, as shown in 式 4, to a current of: $$I = \frac{P}{V} = \frac{0.432 \text{ W}}{12 \text{ V}} = 0.036 \text{A} \tag{4}$$ The switching load presented by a power MOSFETcan be converted to an equivalent capacitance by examining the gate charge required to switch the device. This gate charge includes the effects of the input capacitance plus the added charge needed to swing the drain of the device between the ON and OFF states. Most manufacturers provide specifications that provide the typical and maximum gate charge, in nC, to switch the device under specified conditions. Using the gate charge Qg, one can determine the power that must be dissipated when charging a capacitor. This is done by using the equivalence Qg = CeffV to provide $3.5 \pm 1.00$ for power. $$P = C \times V^2 \times f = Qg \times V \times f \tag{5}$$ 式 5 allows a power designer to calculate the bias power required to drive a specific MOSFET gate at a specific bias voltage. # 9.2.3 Application Curves # 10 Power Supply Recommendations Although quiescent VDD current is very low, total supply current is higher, depending on OUTA and OUTB current and the operating frequency. Total VDD current is the sum of quiescent VDD current and the average OUT current. Knowing the operating frequency and the MOSFET gate charge (Qg), average OUT current can be calculated using $\stackrel{\star}{\gtrsim} 6$ . $$I_{OUT} = Qg \times f \tag{6}$$ where ## · f is frequency For the best high-speed circuit performance, TI recommends two $V_{DD}$ bypass capacitors to prevent noise problems. TI also highly recommends using surface mount components. A 0.1- $\mu$ F ceramic capacitor must be placed closest to the VDD to ground connection. In addition, a larger capacitor (such as 1 $\mu$ F) with relatively low ESR should be connected in parallel to help deliver the high current peaks to the load. The parallel combination of capacitors presents a low impedance characteristic for the expected current levels in the driver application. ## 11 Layout # 11.1 Layout Guidelines It can be a significant challenge to avoid the overshoot, undershoot, and ringing issues that can arise from circuit layout. The low impedance of these drivers and their high di/dt can induce ringing between parasitic inductances and capacitances in the circuit. Utmost care must be used in the circuit layout. In general, position the driver physically as close to its load as possible. Place a 1- $\mu$ F bypass capacitor as close to the output side of the driver as possible, connecting it to pins 1 and 8. Connect a single trace between the two VDD pins (pin 1 and pin 8); connect a single trace between PGND and AGND (pin 5 and pin 4). If a ground plane is used, it may be connected to AGND; do not extend the plane beneath the output side of the package (pins 5 - 8). Connect the load to both OUT pins (pins 7 and 6) with a single trace on the adjacent layer to the component layer; route the return current path for the output on the component side, directly over the output path. Extreme conditions may require decoupling the input power and ground connections from the output power and ground connections. The UCCx732x has a feature that allows the user to take these extreme measures, if necessary. There is a small amount of internal impedance of about 15 $\Omega$ between the AGND and PGND pins; there is also a small amount of impedance (approximately 30 $\Omega$ ) between the two VDD pins. To take advantage of this feature, connect a 1- $\mu$ F bypass capacitor between VDD and PGND (pins 5 and 8) and connect a 0.1- $\mu$ F bypass capacitor between VDD and AGND (pins 1 and 4). Further decoupling can be achieved by connecting between the two VDD pins with a jumper that passes through a 40-MHz ferrite bead and connect bias power only to pin 8. Even more decoupling can be achieved by connecting between AGND and PGND with a pair of anti-parallel diodes (anode connected to cathode and cathode connected to anode). #### 11.2 Layout Example ☑ 11-1. Layout Recommendation #### 11.3 Thermal Considerations The useful range of a driver is greatly affected by the drive power requirements of the load and the thermal characteristics of the device package. For a power driver to be useful over a particular temperature range the package must allow for the efficient removal of the heat produced while keeping the junction temperature within rated limits. The UCC3732x family of drivers is available in three different packages to cover a range of application requirements. As shown in the power dissipation rating table, the 8-pin SOIC (D) and 8-pin PDIP (P) packages each have a power rating of around 0.5 W with $T_A$ = 70°C. This limit is imposed in conjunction with the power derating factor also given in the table. The power dissipation in our earlier example is 0.432 W with a 10-nF load, 12 VDD, switched at 300 kHz. Thus, only one load of this size could be driven using the D or P package. The difficulties with heat removal limit the drive available in the D or P packages. The 8-pin MSOP PowerPAD (DGN) package significantly relieves this concern by offering an effective means of removing the heat from the semiconductor junction. As illustrated in Reference 3, the PowerPAD packages offer a leadframe die pad that is exposed at the base of the package. This pad is soldered to the copper on the PC board directly underneath the device package, reducing the θjc down to 4.7°C/W. Data is presented in Reference 3 to show that the power dissipation can be quadrupled in the PowerPAD configuration when compared to the standard packages. The PC board must be designed with thermal lands and thermal vias to complete the heat removal subsystem, as summarized in Reference 4 .This allows a significant improvement in heatsinking over that available in theDor P packages, and is shown to more than double the power capability of the D and P packages. The PowerPAD is not directly connected to any leads of the package. However, it is electrically and thermally connected to the substrate which is the ground of the device. # 12 Device and Documentation Support # 12.1 Device Support # 12.1.1 サード・パーティ製品に関する免責事項 サード・パーティ製品またはサービスに関するテキサス・インスツルメンツの出版物は、単独またはテキサス・インスツルメンツの製品、サービスと一緒に提供される場合に関係なく、サード・パーティ製品またはサービスの適合性に関する是認、サード・パーティ製品またはサービスの是認の表明を意味するものではありません。 #### **12.2 Documentation Support** #### 12.2.1 Related Documentation For related documentation see the following: - 1. SEM-1400, Topic 2, A Design and Application Guide for High Speed Power MOSFET Gate Drive Circuits - 2. U-137, Practical Considerations in High PerformanceMOSFET, IGBT andMCTGateDrive Circuits, by Bill Andreycak (SLUA105) - 3. Technical Brief, PowerPad Thermally Enhanced Package (SLMA002) - 4. Application Brief, PowerPAD Made Easy (SLMA004) - 5. Data Book, Power Supply Control Products, (SLUD003) # 12.3 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 # 12.4 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 12.5 Trademarks PowerPAD™ is a trademark of Texas Instruments. テキサス・インスツルメンツ E2E™ is a trademark of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 #### 12.6 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 12.7 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 # 13 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | Changes from Revision H (January 2016) to Revision I (November 2023) | Page | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------| | <ul><li>「製品情報」表から P パッケージを削除</li></ul> | 1 | | • 「概要 (続き)」セクションから P パッケージを削除 | | | Deleted P package from Pin Configuration and Functions section | | | <ul> <li>Changed ESD Ratings from ±2500 V and ±1500 V to ±2000 V and ±1000 V</li> </ul> | 6 | | <ul> <li>Changed input threshold voltage values, deleted V<sub>OH</sub> output high level and V<sub>OL</sub> output low level, output resistance high and output resistance low values and deleted Latch-up protection from Ele Characteristics.</li> </ul> | ectrical | | Deleted P package data from Power Dissipations Ratings section | 8 | | Changed | | | Changes from Revision G (May 2013) to Revision H (January 2016) | Page | | • 「ESD 定格」表、「機能説明」セクション、「デバイスの機能モード」セクション、「アプリケーションと実装」セ源に関する推奨事項」セクション、「レイアウト」セクション、「デバイスおよびドキュメントのサポート」セクショル、パッケージ、および注文情報」セクションを追加。 | ョン、「メカニカ | | Changes from Revision F (March 2012) to Revision G (May 2013) | Page | | Updated AGND pin description. | 5 | | <ul> <li>Changed minimum value for input voltage from –5 to –0.3 V in the <i>Absolute Maximum Ratings</i> ta</li> <li>Added C<sub>I OAD</sub> = 10 nF to Fall Time vs Supply Voltage graph</li> </ul> | | | <ul> <li>Changed Changed x-axis values from 1, 10, 100 to 0.1, 1, 10 in Rise Time vs Load Capacitance</li> <li>Changed Changed x-axis values from 1, 10, 100 to 0.1, 1, 10 in Fall Time vs Output Capacitance</li> </ul> | graph10 | | | | # 14 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. www.ti.com 2-Aug-2025 # **PACKAGING INFORMATION** | Orderable part number | Status (1) | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|------------|---------------|------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | UCC27321D | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | -40 to 105 | 27321 | | UCC27321DGN | Obsolete | Production | HVSSOP (DGN) 8 | - | - | Call TI | Call TI | -40 to 105 | 27321 | | UCC27321DGNR | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | 27321 | | UCC27321DGNR.A | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | 27321 | | UCC27321DGNRG4 | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | 27321 | | UCC27321DGNRG4.A | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | 27321 | | UCC27321DR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | Call TI Nipdau | Level-1-260C-UNLIM | -40 to 105 | 27321 | | UCC27321DR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | 27321 | | UCC27321P | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 105 | UCC27321P | | UCC27321P.A | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 105 | UCC27321P | | UCC27321PE4 | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 105 | UCC27321P | | UCC27322D | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | -40 to 105 | 27322 | | UCC27322DGN | Obsolete | Production | HVSSOP (DGN) 8 | - | - | Call TI | Call TI | -40 to 105 | 27322 | | UCC27322DGNR | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | 27322 | | UCC27322DGNR.A | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | 27322 | | UCC27322DR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | Call TI Nipdau | Level-1-260C-UNLIM | -40 to 105 | 27322 | | UCC27322DR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | 27322 | | UCC27322DRG4 | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | -40 to 105 | 27322 | | UCC27322P | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 105 | UCC27322P | | UCC27322P.A | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 105 | UCC27322P | | UCC27322PE4 | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | -40 to 105 | UCC27322P | | UCC37321D | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | 0 to 70 | 37321 | | UCC37321DGN | Obsolete | Production | HVSSOP (DGN) 8 | - | - | Call TI | Call TI | 0 to 70 | 37321 | | UCC37321DGNR | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 37321 | | UCC37321DGNR.A | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 37321 | | UCC37321DR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | Call TI Nipdau | Level-1-260C-UNLIM | 0 to 70 | 37321 | | UCC37321DR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 37321 | | UCC37321P | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | UCC37321P | | UCC37321P.A | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | UCC37321P | 2-Aug-2025 www.ti.com | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/ | MSL rating/ | Op temp (°C) | Part marking | |-----------------------|----------|---------------|------------------|-----------------------|------|------------------|--------------------|--------------|--------------| | | (1) | (2) | | | (3) | Ball material | Peak reflow | | (6) | | | | | | | | (4) | (5) | | | | UCC37322D | Obsolete | Production | SOIC (D) 8 | - | - | Call TI | Call TI | 0 to 70 | 37322 | | UCC37322DGN | Obsolete | Production | HVSSOP (DGN) 8 | - | - | Call TI | Call TI | 0 to 70 | 37322 | | UCC37322DGNR | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 37322 | | UCC37322DGNR.A | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 37322 | | UCC37322DGNRG4 | Active | Production | HVSSOP (DGN) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-1-260C-UNLIM | 0 to 70 | 37322 | | UCC37322DR | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | Call TI Nipdau | Level-1-260C-UNLIM | 0 to 70 | 37322 | | UCC37322DR.A | Active | Production | SOIC (D) 8 | 2500 LARGE T&R | Yes | Call TI | Level-1-260C-UNLIM | 0 to 70 | 37322 | | UCC37322P | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | UCC37322P | | UCC37322P.A | Active | Production | PDIP (P) 8 | 50 TUBE | Yes | NIPDAU | N/A for Pkg Type | 0 to 70 | UCC37322P | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # PACKAGE OPTION ADDENDUM www.ti.com 2-Aug-2025 In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. #### OTHER QUALIFIED VERSIONS OF UCC27321, UCC27322: • Automotive : UCC27321-Q1, UCC27322-Q1 ● Enhanced Product : UCC27322-EP NOTE: Qualified Version Definitions: - Automotive Q100 devices qualified for high-reliability automotive applications targeting zero defects - Enhanced Product Supports Defense, Aerospace and Medical Applications www.ti.com 23-Jul-2025 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | #### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | UCC27321DGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | UCC27321DGNRG4 | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | UCC27321DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | UCC27322DGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | UCC27322DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | UCC37321DGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | UCC37321DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | | UCC37322DGNR | HVSSOP | DGN | 8 | 2500 | 330.0 | 12.4 | 5.3 | 3.4 | 1.4 | 8.0 | 12.0 | Q1 | | UCC37322DR | SOIC | D | 8 | 2500 | 330.0 | 12.4 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | www.ti.com 23-Jul-2025 \*All dimensions are nominal | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |----------------|--------------|-----------------|------|------|-------------|------------|-------------| | UCC27321DGNR | HVSSOP | DGN | 8 | 2500 | 353.0 | 353.0 | 32.0 | | UCC27321DGNRG4 | HVSSOP | DGN | 8 | 2500 | 353.0 | 353.0 | 32.0 | | UCC27321DR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | | UCC27322DGNR | HVSSOP | DGN | 8 | 2500 | 353.0 | 353.0 | 32.0 | | UCC27322DR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | | UCC37321DGNR | HVSSOP | DGN | 8 | 2500 | 353.0 | 353.0 | 32.0 | | UCC37321DR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | | UCC37322DGNR | HVSSOP | DGN | 8 | 2500 | 353.0 | 353.0 | 32.0 | | UCC37322DR | SOIC | D | 8 | 2500 | 353.0 | 353.0 | 32.0 | # **PACKAGE MATERIALS INFORMATION** www.ti.com 23-Jul-2025 # **TUBE** \*All dimensions are nominal | Device | Package Name | Package Type | Pins | SPQ | L (mm) | W (mm) | T (µm) | B (mm) | |-------------|--------------|--------------|------|-----|--------|--------|--------|--------| | UCC27321P | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | UCC27321P.A | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | UCC27321PE4 | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | UCC27322P | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | UCC27322P.A | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | UCC27322PE4 | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | UCC37321P | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | UCC37321P.A | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | UCC37322P | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | | UCC37322P.A | Р | PDIP | 8 | 50 | 506 | 13.97 | 11230 | 4.32 | 3 x 3, 0.65 mm pitch SMALL OUTLINE PACKAGE This image is a representation of the package family, actual package may vary. Refer to the product data sheet for package details. INSTRUMENTS www.ti.com # PowerPAD<sup>™</sup> VSSOP - 1.1 mm max height SMALL OUTLINE PACKAGE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not - exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MO-187. - 6. Features may differ or may not be present. SMALL OUTLINE PACKAGE NOTES: (continued) - 7. Publication IPC-7351 may have alternate designs. - 8. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 9. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. - 10. Size of metal pad may vary due to creepage requirement. SMALL OUTLINE PACKAGE NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. SMALL OUTLINE INTEGRATED CIRCUIT # NOTES: - 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M. - 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 [0.15] per side. - 4. This dimension does not include interlead flash. - 5. Reference JEDEC registration MS-012, variation AA. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) 6. Publication IPC-7351 may have alternate designs. 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. SMALL OUTLINE INTEGRATED CIRCUIT NOTES: (continued) - 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 9. Board assembly site may have different recommendations for stencil design. # P (R-PDIP-T8) # PLASTIC DUAL-IN-LINE PACKAGE NOTES: - A. All linear dimensions are in inches (millimeters). - B. This drawing is subject to change without notice. - C. Falls within JEDEC MS-001 variation BA. # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated