# UCC27200-Q1、車載、8V UVLO (低電圧ロックアウト) 機能搭載、120V、3A/3A、 ハーフブリッジ ドライバ # 1 特長 - 車載アプリケーション用に AEC-Q100 認定済み:デバ イス温度グレード 1 - 接合部温度範囲:-40℃~+150℃ - ハイサイドおよびローサイド構成の2つのNチャネル MOSFET を駆動 - 最大ブート電圧:120V - 最大 V<sub>DD</sub> 電圧:20V - オンチップ $0.65V V_F$ 、 $0.65\Omega R_D$ ブートストラップ ダイ オード - 伝搬遅延時間:22ns - 3A シンク、3A ソース出力電流 - 立ち上がり時間 8ns、立ち下がり時間 7ns (1000pF 負荷時) - 遅延マッチング:1ns # 2 アプリケーション - 車載用 DC/DC コンバータと OBC - 2輪車と3輪車のトラクションドライブとバッテリパック - 電動パワー ステアリング (EPS) - ワイヤレス充電 - スマートガラスモジュール # 3 説明 UCC27200-Q1 の高周波 N チャネル MOSFET ドライバ は、120V のブートストラップ ダイオードと、それぞれ独立 した入力を持つハイサイドおよびローサイドドライバを搭 載し、制御の柔軟性を最大限に高めています。これによ り、ハーフブリッジ、フルブリッジ、2スイッチフォワード、お よびアクティブ クランプ フォワードのコンバータで、N チャ ネル MOSFET 制御が可能です。ローサイドとハイサイド のゲートドライバが独立して制御され、それぞれのオン / オフ間に 1ns でマッチングが行われます。 ブートストラップダイオードを内蔵しているため、外部にデ ィスクリートダイオードが不要です。ハイサイドドライバとロ ーサイドドライバの両方に低電圧誤動作防止機能が搭載 され、駆動電圧が規定のスレッショルド未満の場合は出力 が強制的に Low になります。 UCC27200-Q1 は、ノイズ耐性の高い CMOS 入力スレッ ショルドを備えています。 このデバイスは、8 ピン SO PowerPAD™ (DDA) パッケー ジで供給されます。 ### 製品情報 | 部品番号 | パッケージ <sup>(1)</sup> | 本体サイズ (公称) | |---------------|--------------------------------------|---------------| | UU.U.///UU-UT | DDA (PowerPAD <sup>TM</sup> SOIC, 8) | 4.9mm × 3.9mm | 供給されているすべてのパッケージについては、セクション 12 を 参照してください。 アプリケーション概略図 # **Table of Contents** | 4. 杜巨 | | |--------------------------------------|--------------| | 1 特長 | | | 2 アプリケーション | <sup>*</sup> | | 3 説明 | | | 4 Pin Configuration and Functions | | | 5 Specifications | | | 5.1 Absolute Maximum Ratings | | | 5.2 ESD Ratings | 4 | | 5.3 Recommended Operating Conditions | 4 | | 5.4 Thermal Information | 4 | | 5.5 Electrical Characteristics | | | 5.6 Switching Characteristics | | | 5.7 Timing Diagrams | | | 5.8 Typical Characteristics | | | 6 Detailed Description | | | 6.1 Overview | 10 | | 6.2 Functional Block Diagram | 10 | | 6.3 Feature Description | 10 | | 6.4 Device Functional Modes | 1 | | Application and implementation | | |-----------------------------------------|-----------------| | 7.1 Application Information | 12 | | 7.2 Typical Application | | | 8 Power Supply Recommendations | 16 | | 9 Layout | | | 9.1 Layout Guidelines | | | 9.2 Layout Example | 17 | | 10 Device and Documentation Support | 18 | | 10.1 Documentation Support | 18 | | 10.2ドキュメントの更新通知を受け取る方法 | 18 | | 10.3 サポート・リソース | 18 | | 10.4 Trademarks | 18 | | 10.5 静電気放電に関する注意事項 | 18 | | 10.6 用語集 | 18 | | 11 Revision History | 19 | | 12 Mechanical, Packaging, and Orderable | | | Information | <mark>20</mark> | | | | English Data Sheet: SLUS822 # 4 Pin Configuration and Functions 図 4-1. DDA Package 8-Pin SO With PowerPAD Top View 表 4-1. Pin Functions | Р | PIN TYPE(1) | | DESCRIPTION | | | |---------------|-----------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | NO. | NAME | I TPE('') | DESCRIPTION | | | | 1 | V <sub>DD</sub> | Р | Positive supply to the lower gate driver. Decouple this pin to $V_{SS}$ (GND). Typical decoupling capacitor range is 0.22 $\mu$ F to 1 $\mu$ F. | | | | 2 | НВ | I | High-side bootstrap supply. The bootstrap diode is on-chip, but the external bootstrap capacitor is required. Connect positive side of the bootstrap capacitor to this pin. Typical range of HB bypass capacitor is 0.022μF to 0.1μF, however, the value is dependant on the gate charge of the high-side MOSFET. | | | | 3 | НО | 0 | ligh-side output. Connect to the gate of the high-side power MOSFET. | | | | 4 | HS | I | High-side source connection. Connect to source of high-side power MOSFET. Connect negative side of bootstrap capacitor to this pin. | | | | 5 | HI | I | High-side input | | | | 6 | LI | I | Low-side input | | | | 7 | V <sub>SS</sub> | 0 | Negative supply terminal for the device which is generally grounded | | | | 8 | LO | _ | ow-side output. Connect to the gate of the low-side power MOSFET. | | | | PowerPAD™ (2) | PowerPAD™ | _ | Electrically referenced to $V_{SS}$ (GND). Connect to a large thermal mass trace or GND plane to dramatically improve thermal performance. | | | <sup>(1)</sup> I = Input, O = Output, P = Power <sup>(2)</sup> The thermal pad is not directly connected to any leads of the package; however, it is electrically and thermally connected to the substrate which is the ground of the device. # 5 Specifications # 5.1 Absolute Maximum Ratings Over operating free-air temperature range and all voltages are with respect to V<sub>ss</sub> (unless otherwise noted).<sup>(1)</sup> | | | | MIN | MAX | UNIT | |-----------------------------------|--------------------------------|------------------------------------------|-----------------------|----------------------------------------------------------------------|------| | V <sub>DD</sub> | Supply voltage | | -0.3 | 20 | V | | V <sub>HI</sub> , V <sub>LI</sub> | Input voltages on HI and LI | | -0.3 | 20 | V | | V | Output valtage on LO | DC | -0.3 | V <sub>DD</sub> + 0.3 | V | | V <sub>LO</sub> | Output voltage on LO | Repetitive pulse < 100 ns <sup>(2)</sup> | -2 | V <sub>DD</sub> + 0.3 | V | | | | DC | V <sub>HS</sub> - 0.3 | V <sub>HB</sub> + 0.3 | | | V <sub>HO</sub> | Output voltage on HO | Repetitive pulse < 100 ns <sup>(2)</sup> | V <sub>HS</sub> – 2 | V <sub>HB</sub> + 0.3,<br>(V <sub>HB</sub> -<br>V <sub>HS</sub> <20) | V | | V | Voltage on HS | DC | -1 | 120 | V | | V <sub>HS</sub> | | Repetitive pulse < 100 ns <sup>(2)</sup> | -5 | 120 | V | | V <sub>HB</sub> | Voltage on HB | | -0.3 | 120 | V | | | Voltage on HB-HS | | -0.3 | 20 | V | | TJ | Operating junction temperature | | -40 | 150 | °C | | T <sub>stg</sub> | Storage temperature | | -65 | 150 | °C | <sup>(1)</sup> Operation outside the Absolute Maximum Ratings may cause permanent device damage. Absolute Maximum Ratings do not imply functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions. If used outside the Recommended Operating Conditions but within the Absolute Maximum Ratings, the device may not be fully functional, and this may affect device reliability, functionality, performance, and shorten the device lifetime. # 5.2 ESD Ratings | | | | VALUE | UNIT | |--------------------|-------------------------|---------------------------------------------------------|-------|------| | V <sub>(ESD)</sub> | Electrostatic discharge | Human-body model (HBM), per AEC Q100-002 <sup>(1)</sup> | ±2000 | V | | V(ESD) | Liectiostatic discharge | Charged-device model (CDM), per AEC Q100-011 | ±1000 | v | <sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification. ### **5.3 Recommended Operating Conditions** Over operating free-air temperature range and all voltages are with respect to V<sub>ss</sub> (unless otherwise noted). | | 0 1 | 1 00 ( | | | | | |------------------|----------------------------------------------------------|--------------------------------------------|---------------------------|------|--|--| | | | MIN | NOM MAX | UNIT | | | | V <sub>DD</sub> | Supply voltage | 8 | 12 17 | V | | | | V | Voltage on HS | -1 | 105 | | | | | V <sub>HS</sub> | Voltage on HS (repetitive pulse < 100 ns) <sup>(1)</sup> | -5 | 110 | V | | | | V <sub>HB</sub> | Voltage on HB | V <sub>HS</sub> + 8.0, V <sub>DD</sub> – 1 | V <sub>HS</sub> + 17, 115 | | | | | SR <sub>HS</sub> | Voltage slew rate on HS | | 50 | V/ns | | | | TJ | Operating junction temperature | -40 | 150 | °C | | | <sup>(1)</sup> Values are verified by characterization and are not production tested. #### 5.4 Thermal Information | | | UCC27200-Q1 | | |-----------------------|--------------------------------------------|-------------------------|------| | THERMAL METRIC(1) | | DDA (PowerPad™<br>SOIC) | UNIT | | | | 8 Pins | | | R <sub>θJA</sub> | Junction-to-ambient thermal resistance | 44.8 | °C/W | | R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance | 68.5 | °C/W | | R <sub>θJB</sub> | Junction-to-board thermal resistance | 20 | °C/W | | ΨЈТ | Junction-to-top characterization parameter | 6.9 | °C/W | 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated <sup>(2)</sup> Values are verified by characterization and are not production tested. # 5.4 Thermal Information (続き) | | | UCC27200-Q1 | | |-----------------------|----------------------------------------------|-------------------------|------| | | THERMAL METRIC(1) | DDA (PowerPad™<br>SOIC) | UNIT | | | | | | | ΨЈВ | Junction-to-board characterization parameter | 20 | °C/W | | R <sub>θJC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 8.4 | °C/W | <sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953. ### 5.5 Electrical Characteristics $V_{DD} = V_{HB} = 12 \text{ V}$ , $V_{HS} = V_{SS} = 0 \text{ V}$ , No load on LO or HO, $T_A = T_J = -40^{\circ}\text{C}$ to +150°C (unless otherwise noted). | | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|--------------------------------------|---------------------------------------------------------------------------------|-----|--------|------|------| | SUPPLY | CURRENTS | | | | | | | I <sub>DD</sub> | VDD quiescent current | V <sub>LI</sub> = V <sub>HI</sub> = 0 V | | 0.11 | 0.8 | mA | | I <sub>DDO</sub> | VDD operating current | f = 500 kHz, C <sub>LOAD</sub> = 0 | | 1 | 3 | mA | | I <sub>HB</sub> | Boot voltage quiescent current | V <sub>LI</sub> = V <sub>HI</sub> = 0 V | | 0.065 | 0.8 | mA | | Інво | Boot voltage operating current | f = 500 kHz, C <sub>LOAD</sub> = 0 | | 0.9 | 3 | mA | | I <sub>HBS</sub> | HB to VSS quiescent current | V <sub>HS</sub> = V <sub>HB</sub> = 105 V | | 0.0005 | 1 | μA | | I <sub>HBSO</sub> | HB to VSS operating current | f = 500 kHz, C <sub>LOAD</sub> = 0 | | 0.03 | | mA | | INPUT | ' | - | | | | | | V <sub>HIT</sub> | Input voltage high threshold | | | 6 | 8 | V | | V <sub>LIT</sub> | Input voltage low threshold | | 3 | 5.6 | | V | | V <sub>IHYS</sub> | Input voltage hysteresis | | | 0.4 | | V | | R <sub>IN</sub> | Input pulldown resistance | V <sub>IN</sub> = 3V | 100 | 200 | 350 | kΩ | | UNDERV | OLTAGE PROTECTION (UVLO) | | | | ' | | | V <sub>DDR</sub> | VDD rising threshold | | 6.2 | 7.1 | 7.8 | V | | V <sub>DDHYS</sub> | VDD threshold hysteresis | | | 0.5 | | V | | V <sub>HBR</sub> | VHB rising threshold | | 5.8 | 6.7 | 7.2 | V | | V <sub>HBHYS</sub> | VHB threshold hysteresis | | | 0.4 | | V | | воотѕт | RAP DIODE | | | | ' | | | V <sub>F</sub> | Low-current forward voltage | I <sub>VDD - HB</sub> = 100 μA | | 0.65 | 0.85 | V | | V <sub>FI</sub> | High-current forward voltage | I <sub>VDD - HB</sub> = 100 mA | | 0.85 | 1.1 | V | | R <sub>D</sub> | Dynamic resistance, ΔVF/ΔI | I <sub>VDD - HB</sub> = 120 mA and 100 mA | | 0.65 | 1 | Ω | | LO GATE | DRIVER | | | | ' | | | V <sub>LOL</sub> | Low level output voltage | I <sub>LO</sub> = 100 mA | | 0.1 | 0.4 | V | | V <sub>LOH</sub> | High level output voltage | I <sub>LO</sub> = -100 mA, V <sub>LOH</sub> = V <sub>DD</sub> – V <sub>LO</sub> | | 0.13 | 0.42 | V | | | Peak pullup current <sup>(1)</sup> | V <sub>LO</sub> = 0 V | | 3 | | Α | | | Peak pulldown current <sup>(1)</sup> | V <sub>LO</sub> = 12 V | | 3 | | Α | | HO GATE | DRIVER | - | | | | | | V <sub>HOL</sub> | Low level output voltage | I <sub>HO</sub> = 100 mA | | 0.1 | 0.4 | V | | V <sub>HOH</sub> | High level output voltage | I <sub>HO</sub> = -100 mA, V <sub>HOH</sub> = V <sub>HB</sub> - V <sub>HO</sub> | | 0.13 | 0.42 | V | | | Peak pullup current <sup>(1)</sup> | V <sub>HO</sub> = 0 V | | 3 | | Α | | | Peak pulldown current <sup>(1)</sup> | V <sub>HO</sub> = 12 V | | 3 | | Α | <sup>(1)</sup> Parameter not tested in production. # **5.6 Switching Characteristics** $V_{DD}$ = $V_{HB}$ = 12 V, $V_{HS}$ = $V_{SS}$ = 0 V, No load on LO or HO, $T_A$ = $T_J$ = $-40^{\circ}$ C to +150°C (unless otherwise noted). | PARAMETER | TEST CONDITIONS | MIN | TYP | MAX | UNIT | |--------------------|-----------------|-----|-----|-----|------| | PROPAGATION DELAYS | | | | | | Copyright © 2024 Texas Instruments Incorporated 資料に関するフィードバック(ご意見やお問い合わせ)を送信 5 # 5.6 Switching Characteristics (続き) $V_{DD} = V_{HB} = 12 \text{ V}, V_{HS} = V_{SS} = 0 \text{ V}, \text{ No load on LO or HO}, T_A = T_J = -40 ^{\circ}\text{C} \text{ to } +150 ^{\circ}\text{C} \text{ (unless otherwise noted)}.$ | | PARAMETER | TEST CONDITIONS | MIN TYP | MAX | UNIT | |----------------------|------------------------------------------------------|----------------------------------------------------------------------------|---------|-----|------| | t <sub>DLFF</sub> | VLI falling to VLO falling | C <sub>LOAD</sub> = 0 pF, from V <sub>LIT</sub> of LI to 90% of LO falling | 22 | 50 | ns | | t <sub>DHFF</sub> | VHI falling to VHO falling | C <sub>LOAD</sub> = 0 pF, from V <sub>IT</sub> of HI to 90% of HO falling | 22 | 50 | ns | | t <sub>DLRR</sub> | VLI rising to VLO rising | C <sub>LOAD</sub> = 0 pF, from V <sub>HIT</sub> of LI to 10% of LO rising | 22 | 50 | ns | | t <sub>DHRR</sub> | VHI rising to VHO rising | C <sub>LOAD</sub> = 0 pF, from V <sub>HIT</sub> of HI to 10% of HO rising | 22 | 50 | ns | | DELAY MA | TCHING | | | | | | t <sub>MON</sub> | LI ON, HI OFF | | 1 | 7 | ns | | t <sub>MOFF</sub> | LI OFF, HI ON | | 1 | 7 | ns | | OUTPUT R | RISE AND FALL TIME | | | | | | t <sub>R_LO</sub> | LO rise time | C <sub>LOAD</sub> = 1000 pF, from 10% to 90% | 8 | | ns | | t <sub>R_HO</sub> | HO rise time | C <sub>LOAD</sub> = 1000 pF, from 10% to 90% | 8 | | ns | | t <sub>F_LO</sub> | LO fall time | C <sub>LOAD</sub> = 1000 pF, from 10% to 90% | 7 | | ns | | t <sub>F_HO</sub> | HO fall time | C <sub>LOAD</sub> = 1000 pF, from 10% to 90% | 7 | | ns | | t <sub>R_LO_p1</sub> | LO rise time (3 V to 9 V) | C <sub>LOAD</sub> = 0.1 μF, (3V to 9V) | 0.26 | 0.6 | μs | | t <sub>R_HO_p1</sub> | HO rise time (3 V to 9 V) | C <sub>LOAD</sub> = 0.1 μF, (3V to 9V) | 0.26 | 0.6 | μs | | t <sub>F_LO_p1</sub> | LO fall time (9 V to 3 V) | C <sub>LOAD</sub> = 0.1 μF, (9V to 3V) | 0.22 | 0.6 | μs | | t <sub>F_HO_p1</sub> | HO fall time (9 V to 3 V) | C <sub>LOAD</sub> = 0.1 μF, (9V to 3V) | 0.22 | 0.6 | μs | | MISCELLA | NEOUS | | | ' | | | t <sub>IN_PW</sub> | Minimum input pulse width that changes the output LO | | | 50 | ns | | t <sub>IN_PW</sub> | Minimum input pulse width that changes the output HO | | | 50 | ns | | t <sub>OFF_BSD</sub> | Bootstrap diode turnoff time <sup>(1)</sup> (2) | I <sub>F</sub> = 20 mA, I <sub>REV</sub> = 0.5 A <sup>(3)</sup> | 20 | | ns | - (1) Parameter not tested in production. - (2) Typical values for $T_A = 25$ °C. - (3) I<sub>F</sub>: Forward current applied to bootstrap diode, I<sub>REV</sub>: Reverse current applied to bootstrap diode. # 5.7 Timing Diagrams 図 5-1. Timing Diagrams # 5.8 Typical Characteristics English Data Sheet: SLUS822 # 5.8 Typical Characteristics (continued) # **5.8 Typical Characteristics (continued)** # 6 Detailed Description ### 6.1 Overview The UCC27200-Q1 device is a high-side and low-side driver. The high-side and low-side each have independent inputs, which allow maximum flexibility of input control signals in the application. The boot diode for the high-side driver bias supply is internal to the UCC27200-Q1. This device has CMOS-compatible inputs. The high-side driver is referenced to the switch node (HS), which is typically the source pin of the high-side MOSFET and drain pin of the low-side MOSFET. The low-side driver is referenced to V<sub>SS</sub>, which is typically ground. The functions contained are the input stages, UVLO protection, level shift, boot diode, and output driver stages. ### 6.2 Functional Block Diagram ### 6.3 Feature Description ### 6.3.1 Input Stages The input stages provide the interface to the PWM output signals. The input impedance of the UCC27200-Q1 is $200k\Omega$ nominal and input capacitance is approximately 4pF. The $200k\Omega$ is a pulldown resistance to $V_{SS}$ (ground). The CMOS-compatible input of the UCC27200-Q1 provides a rising threshold of 6V and a falling threshold of 5.6V. The inputs of the UCC27200-Q1 are intended to be driven from 0 to $V_{DD}$ levels. 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated English Data Sheet: SLUS822 ### 6.3.2 Undervoltage Lockout (UVLO) The bias supplies for the high-side and low-side drivers have UVLO protection. $V_{DD}$ as well as $V_{HB}$ to $V_{HS}$ differential voltages are monitored. The $V_{DD}$ UVLO disables both drivers when $V_{DD}$ is below the specified threshold. The rising $V_{DD}$ threshold is 7.1V with 0.5V hysteresis. The $V_{HB}$ UVLO disables only the high-side driver when the $V_{HB}$ to $V_{HS}$ differential voltage is below the specified threshold. The $V_{HB}$ UVLO rising threshold is 6.7V with 0.4V hysteresis. #### 6.3.3 Level Shift The level-shift circuit is the interface from the high-side input to the high-side driver stage, which is referenced to the switch node (HS). The level shift allows control of the HO output referenced to the HS pin and provides excellent delay matching with the low-side driver. #### 6.3.4 Boot Diode The boot diode necessary to generate the high-side bias is included in the UCC27200-Q1 family of drivers. The diode anode connects to $V_{DD}$ and the cathode connects to VHB. With the VHB capacitor connected to HB and the HS pins, the $V_{HB}$ capacitor charge refreshes every switching cycle when HS transitions to ground. The boot diode provides fast recovery times, low diode resistance, and a voltage rating margin that allow for efficient and reliable operation. ### 6.3.5 Output Stages The output stages are the interface to the power MOSFETs in the power train. High-slew rate, low resistance, and high-peak current capability of both output drivers allow for efficient switching of the power MOSFETs. The low-side output stage reference is from $V_{DD}$ to $V_{SS}$ and the high-side output stage reference is from $V_{HB}$ to $V_{HS}$ . ## **6.4 Device Functional Modes** The device operates in normal mode and UVLO mode. See *Undervoltage Lockout (UVLO)* for information on UVLO operation mode. In the normal mode, the output state is dependent on states of the HI and LI pins. 表 6-1 lists the output states for different input pin combinations. HI PIN LI PIN HO<sup>(1)</sup> LO(2) L L L L Н ı Н ı Н L Н L Н Н Н 表 6-1. Device Logic Table - HO is measured with respect to HS. - LO is measured with respect to V<sub>SS</sub>. 11 Product Folder Links: UCC27200-Q1 # 7 Application and Implementation 注 以下のアプリケーション情報は、TIの製品仕様に含まれるものではなく、TIではその正確性または完全性を保証いたしません。個々の目的に対する製品の適合性については、お客様の責任で判断していただくことになります。お客様は自身の設計実装を検証しテストすることで、システムの機能を確認する必要があります。 # 7.1 Application Information To enable fast switching of power devices and reduce associated switching power losses, a powerful gate driver is employed between the PWM output of controllers and the gates of the power semiconductor devices. Also, gate drivers are indispensable when it is impossible for the PWM controller to directly drive the gates of the switching devices. With the advent of digital power, this situation will be often encountered because the PWM signal from the digital controller is often a 3.3V logic signal which cannot effectively turn on a power switch. Level shifting circuitry is needed to boost the 3.3V signal to the gate-drive voltage (such as 12V) to fully turn on the power device and minimize conduction losses. Traditional buffer drive circuits based on NPN/PNP bipolar transistors in totem-pole arrangement, being emitter follower configurations, prove inadequate with digital power because they lack level-shifting capability. Gate drivers effectively combine both the level-shifting and buffer-drive functions. Gate drivers also find other needs such as minimizing the effect of high-frequency switching noise by locating the high-current driver physically close to the power switch, driving gate-drive transformers, and controlling floating power-device gates, reducing power dissipation and thermal stress in controllers by moving gate charge power losses from the controller into the driver. ## 7.2 Typical Application Copyright © 2017, Texas Instruments Incorporated 図 7-1. UCC27200-Q1 Typical Application Diagram #### 7.2.1 Design Requirements For this design example, use the parameters listed in 表 7-1. 表 7-1. Design Specifications | DESIGN PARAMETER | EXAMPLE VALUE | | | | | |---------------------------|---------------|--|--|--|--| | Supply voltage, VDD | 12V | | | | | | Voltage on HS, VHS | 0V to 100V | | | | | | Voltage on HB, VHB | 12V to 112V | | | | | | Output current rating, IO | -3A to 3A | | | | | 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated ## 表 7-1. Design Specifications (続き) | | \ <i>/</i> | |---------------------|---------------| | DESIGN PARAMETER | EXAMPLE VALUE | | Operating frequency | 200kHz | # 7.2.2 Detailed Design Procedure #### 7.2.2.1 Input Threshold Type The UCC27200-Q1 device features CMOS compatible input threshold logic with wide hysteresis. The threshold voltage levels are low voltage and independent of the VDD supply voltage, which allows compatibility with both logic-level input signals from microcontrollers as well as higher-voltage input signals from analog controllers. See the Electrical Characteristics table for the actual input threshold voltage levels and hysteresis specifications for the UCC27200-Q1 device. #### 7.2.2.2 V<sub>DD</sub> Bias Supply Voltage The bias supply voltage to be applied to the VDD pin of the device should never exceed the values listed in the Absolute Maximum Ratings table. Different power switches demand different voltage levels to be applied at the gate terminals for effective turnon and turnoff. With certain power switches, a positive gate voltage may be required for turnon and a negative gate voltage may be required for turnoff, in which case the VDD bias supply equals the voltage differential. With a wide operating range from 8V to 17V, the UCC27200-Q1 device can be used to drive a variety of power switches, such as Si MOSFETs, IGBTs, and wide-bandgap power semiconductors. #### 7.2.2.3 Peak Source and Sink Currents Generally, the switching speed of the power switch during turnon and turnoff should be as fast as possible in order to minimize switching power losses. The gate driver device must be able to provide the required peak current for achieving the targeted switching speeds with the targeted power MOSFET. The system requirement for the switching speed is typically described in terms of the slew rate of the drain-to-source voltage of the power MOSFET (such as $dV_{DS}/dt$ ). For example, the system requirement might state that a SPP20N60C3 power MOSFET must be turned-on with a $dV_{DS}/dt$ of 20V/ns or higher with a DC bus voltage of 400V in a continuous-conduction-mode (CCM) boost PFC-converter application. This type of application is an inductive hard-switching application and reducing switching power losses is critical. This requirement means that the entire drain-to-source voltage swing during power MOSFET turnon event (from 400V in the OFF state to $V_{DS(on)}$ in on state) must be completed in approximately 20ns or less. When the drain-to-source voltage swing occurs, the Miller charge of the power MOSFET (QGD parameter in the SPP20N60C3 data sheet is 33nC typical) is supplied by the peak current of gate driver. According to power MOSFET inductive switching mechanism, the gate-to-source voltage of the power MOSFET at this time is the Miller plateau voltage, which is typically a few volts higher than the threshold voltage of the power MOSFET, $V_{GS(TH)}$ . To achieve the targeted $dV_{DS}/dt$ , the gate driver must be capable of providing the $Q_{GD}$ charge in 20ns or less. In other words a peak current of 1.65A (= 33nC / 20ns) or higher must be provided by the gate driver. The UCC27200-Q1 gate driver is capable of providing 3A peak sourcing current which clearly exceeds the design requirement and has the capability to meet the switching speed needed. The overdrive capability provides an extra margin against part-to-part variations in the Q<sub>GD</sub> parameter of the power MOSFET along with additional flexibility to insert external gate resistors and fine tune the switching speed for efficiency versus EMI optimizations. However, in practical designs the parasitic trace inductance in the gate drive circuit of the PCB will have a definitive role to play on the power MOSFET switching speed. The effect of this trace inductance is to limit the dI/dt of the output current pulse of the gate driver. In order to illustrate this, consider output current pulse waveform from the gate driver to be approximated to a triangular profile, where the area under the triangle (½ × I<sub>PFAK</sub> × time) would equal the total gate charge of the power MOSFET (QG parameter in SPP20N60C3 power MOSFET datasheet = 87nC typical). If the parasitic trace inductance limits the dl/dt then a situation may occur in which the full peak current capability of the gate driver is not fully achieved in the time required to deliver the QG required for the power MOSFET switching. In other words the time parameter in the equation would dominate and the I<sub>PEAK</sub> value of the current pulse would be much less than the true peak current capability of the device, while the required QG is still delivered. Because of this, the desired switching speed may not be realized, English Data Sheet: SLUS822 even when theoretical calculations indicate the gate driver is capable of achieving the targeted switching speed. Thus, placing the gate driver device very close to the power MOSFET and designing a tight gate drive-loop with minimal PCB trace inductance is important to realize the full peak-current capability of the gate driver. ### 7.2.2.4 Propagation Delay The acceptable propagation delay from the gate driver is dependent on the switching frequency at which it is used and the acceptable level of pulse distortion to the system. The UCC27200-Q1 device features 22ns (typical) propagation delays, which ensures very little pulse distortion and allows operation at very high-frequencies. See the Electrical Characteristics table for the propagation and switching characteristics of the UCC27200-Q1 device. ### 7.2.2.5 Power Dissipation Power dissipation of the gate driver has two portions as shown in $\pm 1$ . $$P_{DISS} = P_{DC} + P_{SW} \tag{1}$$ Use 式 2 to calculate the DC portion of the power dissipation (PDC). $$PDC = I_Q \times V_{DD}$$ (2) where I<sub>Q</sub> is the quiescent current for the driver. The quiescent current is the current consumed by the device to bias all internal circuits such as input stage, reference voltage, logic circuits, protections, and also any current associated with switching of internal devices when the driver output changes state (such as charging and discharging of parasitic capacitances, parasitic shoot-through, and so forth). The UCC27200-Q1 features very low quiescent currents (refer to the Electrical Characteristics table) and contain internal logic to eliminate any shoot-through in the output driver stage. Thus the effect of the PDC on the total power dissipation within the gate driver can be safely assumed to be negligible. The power dissipated in the gate-driver package during switching (PSW) depends on the following factors: - Gate charge required of the power device (usually a function of the drive voltage VG, which is very close to input bias supply voltage VDD) - Switching frequency - Use of external gate resistors. When a driver device is tested with a discrete, capacitive load calculating the power that is required from the bias supply is fairly simple. The energy that must be transferred from the bias supply to charge the capacitor is given by $\pm 3$ . $$EG = \frac{1}{2}C_{1,OAD} \times V_{DD}^{2}$$ (3) - where - C<sub>LOAD</sub> is load capacitor - V<sub>DD</sub> is bias voltage feeding the driver There is an equal amount of energy dissipated when the capacitor is charged and when it is discharged. This leads to a total power loss given by $\pm 4$ . $$PG = C_{LOAD} \times V_{DD}^{2} \times f_{SW}$$ (4) where f<sub>SW</sub> is the switching frequency The switching load presented by a power MOSFET/IGBT is converted to an equivalent capacitance by examining the gate charge required to switch the device. This gate charge includes the effects of the input capacitance plus the added charge needed to swing the drain voltage of the power device as it switches between the ON and OFF states. Most manufacturers provide specifications of typical and maximum gate 資料に関するフィードバック(ご意見やお問い合わせ)を送信 Copyright © 2024 Texas Instruments Incorporated charge, in nC, to switch the device under specified conditions. Using the gate charge Qg, determine the power that must be dissipated when switching a capacitor which is calculated using the equation $Q_G = C_{LOAD} \times V_{DD}$ to provide $\not\equiv 5$ for power. $$P_{G} = C_{LOAD} \times V_{DD}^{2} \times f_{SW} = Q_{G} \times V_{DD} \times f_{SW}$$ (5) This power $P_G$ is dissipated in the resistive elements of the circuit when the MOSFET/IGBT is being turned on and off. Half of the total power is dissipated when the load capacitor is charged during turnon, and the other half is dissipated when the load capacitor is discharged during turnoff. When no external gate resistor is employed between the driver and MOSFET/IGBT, this power is completely dissipated inside the driver package. With the use of external gate-drive resistors, the power dissipation is shared between the internal resistance of driver and external gate resistor. ### 7.2.3 Application Curves # 8 Power Supply Recommendations The bias supply voltage range for which the device is recommended to operate is from 8V to 17V. The lower end of this range is governed by the internal undervoltage-lockout (UVLO) protection feature on the $V_{DD}$ pin supply circuit blocks. Whenever the driver is in UVLO condition when the $V_{DD}$ pin voltage is below the $V_{(ON)}$ supply start threshold, this feature holds the output low, regardless of the status of the inputs. The upper end of this range is driven by the 20V absolute maximum voltage rating of the $V_{DD}$ pin of the device (which is a stress rating). Keeping a 3V margin to allow for transient voltage spikes, the maximum recommended voltage for the $V_{DD}$ pin is 17V. The UVLO protection feature also involves a hysteresis function, which means that when the $V_{DD}$ pin bias voltage has exceeded the threshold voltage and device begins to operate, and if the voltage drops, then the device continues to deliver normal functionality unless the voltage drop exceeds the hysteresis specification $V_{DD(hys)}$ . Therefore, ensuring that, while operating at or near the 8V range, the voltage ripple on the auxiliary power supply output is smaller than the hysteresis specification of the device is important to avoid triggering device shutdown. During system shutdown, the device operation continues until the $V_{DD}$ pin voltage has dropped below the $V_{(OFF)}$ threshold, which must be accounted for while evaluating system shutdown timing design requirements. Likewise, at system start-up the device does not begin operation until the $V_{DD}$ pin voltage has exceeded the $V_{(ON)}$ threshold. The quiescent current consumed by the internal circuit blocks of the device is supplied through the $V_{DD}$ pin. Although this fact is well known, it is important to recognize that the charge for source current pulses delivered by the LO pin is also supplied through the same $V_{DD}$ pin. As a result, every time a current is sourced out of the LO pin, a corresponding current pulse is delivered into the device through the $V_{DD}$ pin. Thus, ensure that a local bypass capacitor is provided between the $V_{DD}$ and GND pins and located as close to the device as possible for the purpose of decoupling is important. A low ESR, ceramic surface-mount capacitor is required. TI recommends using a capacitor in the range from $0.22\mu F$ to $4.7\mu F$ between $V_{DD}$ and GND. In a similar manner, the current pulses delivered by the HO pin are sourced from the HB pin. Therefore, TI recommends placing a $0.022\mu F$ to $0.1\mu F$ local decoupling capacitor between the HB and HS pins. ### 9 Layout ### 9.1 Layout Guidelines To improve the switching characteristics and efficiency of a design, the following layout rules must be followed. - Locate the driver as close as possible to the MOSFETs. - Locate the V<sub>DD</sub> and V<sub>HB</sub> (bootstrap) capacitors as close as possible to the driver. - Pay close attention to the GND trace. Use the thermal pad of the DDA package as GND by connecting it to the V<sub>SS</sub> pin (GND). 注 The GND trace from the driver goes directly to the source of the MOSFET, but must not be in the high-current path of the MOSFET(S) drain or source current. - Use similar rules for the HS node as for GND for the high-side driver. - Use wide traces for LO and HO closely following the associated GND or HS traces. Where possible, widths of 60mil to 100mil are preferred. - Use two or more vias if the driver outputs or SW node must be routed from one layer to another. For GND, consider the number of vias of the thermal pad requirements of the thermal pad requirements as well as parasitic inductance. - Avoid L<sub>I</sub> and H<sub>I</sub> (driver input) going close to the HS node or any other high dV/dT traces that can induce significant noise into the relatively high-impedance leads. - Keep in mind that a poor layout can cause a significant drop in efficiency versus a good PCB layout and can even lead to decreased reliability of the whole system. 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 9.2 Layout Example 図 9-1. Example Component Placement 17 Product Folder Links: UCC27200-Q1 # 10 Device and Documentation Support # **10.1 Documentation Support** #### 10.1.1 Related Documentation For more related documentation, see the following: - PowerPAD™ Thermally Enhanced Package (SLMA002) - PowerPAD™ Made Easy (SLMA004) # 10.2 ドキュメントの更新通知を受け取る方法 ドキュメントの更新についての通知を受け取るには、www.tij.co.jp のデバイス製品フォルダを開いてください。[通知] をクリックして登録すると、変更されたすべての製品情報に関するダイジェストを毎週受け取ることができます。 変更の詳細については、改訂されたドキュメントに含まれている改訂履歴をご覧ください。 ### 10.3 サポート・リソース テキサス・インスツルメンツ E2E™ サポート・フォーラムは、エンジニアが検証済みの回答と設計に関するヒントをエキスパートから迅速かつ直接得ることができる場所です。既存の回答を検索したり、独自の質問をしたりすることで、設計で必要な支援を迅速に得ることができます。 リンクされているコンテンツは、各寄稿者により「現状のまま」提供されるものです。これらはテキサス・インスツルメンツの仕様を構成するものではなく、必ずしもテキサス・インスツルメンツの見解を反映したものではありません。テキサス・インスツルメンツの使用条件を参照してください。 #### 10.4 Trademarks PowerPAD<sup>™</sup> and テキサス・インスツルメンツ E2E<sup>™</sup> are trademarks of Texas Instruments. すべての商標は、それぞれの所有者に帰属します。 ### 10.5 静電気放電に関する注意事項 この IC は、ESD によって破損する可能性があります。テキサス・インスツルメンツは、IC を取り扱う際には常に適切な注意を払うことを推奨します。正しい取り扱いおよび設置手順に従わない場合、デバイスを破損するおそれがあります。 ESD による破損は、わずかな性能低下からデバイスの完全な故障まで多岐にわたります。精密な IC の場合、パラメータがわずかに変化するだけで公表されている仕様から外れる可能性があるため、破損が発生しやすくなっています。 #### 10.6 用語集 テキサス・インスツルメンツ用語集 この用語集には、用語や略語の一覧および定義が記載されています。 資料に関するフィードバック (ご意見やお問い合わせ) を送信 Copyright © 2024 Texas Instruments Incorporated # 11 Revision History 資料番号末尾の英字は改訂を表しています。その改訂履歴は英語版に準じています。 | ・ デバイスの主な特長を反映するようにドキュメントのタイトルを変更。また、このデータシートは 1 つの型番のみしているため、デバイスの型番を変更 (修正前: UCC2720x-Q1。修正後: UCC27200-Q1)。デバイスの特性をるように仕様の一部を更新。このデータシートから UCC27201-Q1 デバイスの記述を削除 | と反映す<br>1<br>削除。2)<br>変更 (修<br>ータで<br>1<br>1 | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | るように仕様の一部を更新。このデータシートから UCC27201-Q1 デバイスの記述を削除 | 1<br>訓除。2)<br>変更 (修<br>一夕で<br>1<br>1 | | るように仕様の一部を更新。このデータシートから UCC27201-Q1 デバイスの記述を削除 | 1<br>訓除。2)<br>変更 (修<br>一夕で<br>1<br>1 | | <ul> <li>ドキュメント全体にわたって表、図、相互参照の採番方法を更新</li> <li>「特長」セクションを変更:1) 最新の TI データシート標準に従うように HBM および CDM ESD 分類レベルを接合部温度範囲の仕様を変更 (修正前: -40°C~140°C。修正後: -40°C~150°C)。4) 伝搬遅延の標準値を正前: 20ns。修正後: 22ns)。5)「1MHz を超える動作」の記述を削除(このスイッチング周波数は規定のパラタはないため)。6) ブートストラップ ダイオード抵抗の標準値を変更 (修正前: 0.6Ω。修正後: 0.65Ω)</li></ul> | | | 接合部温度範囲の仕様を変更 (修正前:-40°C~140°C。修正後:-40°C~150°C)。4) 伝搬遅延の標準値を正前:20ns。修正後:22ns)。5)「1MHz を超える動作」の記述を削除 (このスイッチング周波数は規定のパラメはないため)。6) ブートストラップ ダイオード抵抗の標準値を変更 (修正前:0.6Ω。修正後:0.65Ω) | 変更 (修<br>ータで<br>1<br>1<br>k1<br>3 | | 接合部温度範囲の仕様を変更 (修正前:-40°C~140°C。修正後:-40°C~150°C)。4) 伝搬遅延の標準値を正前:20ns。修正後:22ns)。5)「1MHz を超える動作」の記述を削除 (このスイッチング周波数は規定のパラメはないため)。6) ブートストラップ ダイオード抵抗の標準値を変更 (修正前:0.6Ω。修正後:0.65Ω) | 変更 (修<br>ータで<br>1<br>1<br>k1<br>3 | | 正前:20ns。修正後:22ns)。5)「1MHz を超える動作」の記述を削除 (このスイッチング周波数は規定のパラスはないため)。6) ブートストラップ ダイオード抵抗の標準値を変更 (修正前:0.6Ω。修正後:0.65Ω) | ータで<br>1<br>1<br>È3 | | はないため)。6) ブートストラップ ダイオード抵抗の標準値を変更 (修正前: 0.6Ω。修正後: 0.65Ω) | 1<br>1<br>≩1<br>3 | | ・「アプリケーション」セクションを更新して代表的なアプリケーションの上位 5 つを記載 | 1<br>È3 | | ・「概要」セクションを変更して、UCC2720x-Q1を UCC27200-Q1に置き換え、UCC27201-Q1の記述を削騰・Changed Pin Functions table with a change to the power pad description. ・ Updated Absolute Maximum Ratings section to remove "Power dissipation at TA = 25°C" and "Lead temperature (soldering, 10s)". Power dissipation can be calculated with thermal metrics in "Thermal Information" table. ・ Updated Recommended Operating Conditions: Operating Junction Temperature maximum changed find 140°C to 150°C, and removed Operating Ambient Temperature. ・ Updated Thermal Information section to reflect device characteristics table: 1) I <sub>DD</sub> typical changed (Journal of the Supply Currents specifications in the Electrical Characteristics table: 1) I <sub>DD</sub> typical changed (Journal of the Supply Currents specifications in the Electrical Characteristics table: 1) I <sub>DD</sub> typical changed (Journal of the Supply Currents specifications in the Electrical Characteristics table: 1) I <sub>DD</sub> typical changed (Journal of the Supply Currents of the Electrical Characteristics table: 1) I <sub>DD</sub> typical changed (From: 2.5mA. To: 1mA). 3) I <sub>CC27200-Q</sub> maximum changed (From: 4mA. To: 3mA). 5) I <sub>HBS</sub> changed (From: 2.5mA. To: 0.9mA). 6) I <sub>HBO</sub> maximum changed (From: 4mA. To: 3mA). 7) I <sub>HBS</sub> test conditions (From: 110V. To: 105V). 8) I <sub>HBS</sub> changed (From: 0.1mA. To: 0.03mA) | È 1<br>3 | | <ul> <li>Changed Pin Functions table with a change to the power pad description.</li> <li>Updated Absolute Maximum Ratings section to remove "Power dissipation at TA = 25°C" and "Lead temperature (soldering, 10s)". Power dissipation can be calculated with thermal metrics in "Thermal Information" table.</li> <li>Updated Recommended Operating Conditions: Operating Junction Temperature maximum changed f 140°C to 150°C, and removed Operating Ambient Temperature.</li> <li>Updated Thermal Information section to reflect device characteristics.</li> <li>Updated Supply Currents specifications in the Electrical Characteristics table: 1) I<sub>DD</sub> typical changed (0.4mA. To: 0.11mA). 2) UC27200-Q1 I<sub>DDO</sub> typical changed (From: 2.5mA. To: 1mA). 3) UCC27200-Q maximum changed (From: 4mA. To: 3mA. 4) I<sub>HB</sub> typical changed (From: 0.4mA. To: 0.065mA). 5) I<sub>HBC</sub> changed (From: 2.5mA. To: 0.9mA). 6) I<sub>HBO</sub> maximum changed (From: 4mA. To: 3mA). 7) I<sub>HBS</sub> test conchanged (From: 0.1mA. To: 0.03mA).</li> <li>Updated Input specifications in the Electrical Characteristics table: 1) UCC27200-Q1 V<sub>HIT</sub> typical changed (From: 5.4V. To: 5.6V).</li> <li>Updated Bootstrap diode specifications in the Electrical Characteristics table: 1) R<sub>D</sub> test conditions ch (From: 100mA and 80mA. To: 120mA and 100mA). 2) R<sub>D</sub> typical changed (From: 0.6Ω. To: 0.65Ω).</li> <li>Updated LO/HO Gate Driver specifications in the Electrical Characteristics table: 1) V<sub>LOL</sub> typical change (From 0.18V. To 0.1V). 2) V<sub>LOH</sub> typical changed (From: 0.25V. To: 0.13V).</li> <li>Removed specifications with test conditions "-40°C to 125°C T<sub>J</sub>", since all parameters are specified for -40°C to 150°C T<sub>J</sub> (unless otherwise noted). Changed Propagation Delays typical specification (From</li> </ul> | 4 | | <ul> <li>Updated Absolute Maximum Ratings section to remove "Power dissipation at TA = 25°C" and "Lead temperature (soldering, 10s)". Power dissipation can be calculated with thermal metrics in "Thermal Information" table</li></ul> | 4 | | <ul> <li>temperature (soldering, 10s)". Power dissipation can be calculated with thermal metrics in "Thermal Information" table</li></ul> | 4 | | <ul> <li>Updated Recommended Operating Conditions: Operating Junction Temperature maximum changed ff 140°C to 150°C, and removed Operating Ambient Temperature.</li> <li>Updated Thermal Information section to reflect device characteristics.</li> <li>Updated Supply Currents specifications in the Electrical Characteristics table: 1) I<sub>DD</sub> typical changed (0.4mA. To: 0.11mA). 2) UC27200-Q1 I<sub>DDO</sub> typical changed (From: 2.5mA. To: 1mA). 3) UCC27200-Q: maximum changed (From: 4mA. To: 3mA. 4) I<sub>HB</sub> typical changed (From: 0.4mA. To: 0.065mA). 5) I<sub>HBS</sub> changed (From: 2.5mA. To: 0.9mA). 6) I<sub>HBO</sub> maximum changed (From: 4mA. To: 3mA). 7) I<sub>HBS</sub> test conditions (From: 0.1mA. To: 0.03mA).</li> <li>Updated Input specifications in the Electrical Characteristics table: 1) UCC27200-Q1 V<sub>HIT</sub> typical changed (From: 5.8V. To: 6V). 2) UCC27200-Q1 V<sub>LIT</sub> typical changed (From: 5.4V. To: 5.6V).</li> <li>Updated Bootstrap diode specifications in the Electrical Characteristics table: 1) R<sub>D</sub> test conditions changed (From: 100mA and 80mA. To: 120mA and 100mA). 2) R<sub>D</sub> typical changed (From: 0.6Ω. To: 0.65Ω).</li> <li>Updated LO/HO Gate Driver specifications in the Electrical Characteristics table: 1) V<sub>LOL</sub> typical change (From: 0.18V. To: 0.1V). 2) V<sub>LOH</sub> typical changed (From: 0.25V. To: 0.13V).</li> <li>Removed specifications with test conditions "-40°C to 125°C T<sub>J</sub>", since all parameters are specified for -40°C to 150°C T<sub>J</sub> (unless otherwise noted). Changed Propagation Delays typical specification (From: 40°C to 150°C T<sub>J</sub> (unless otherwise noted).</li> </ul> | 4 | | <ul> <li>Updated Thermal Information section to reflect device characteristics.</li> <li>Updated Supply Currents specifications in the Electrical Characteristics table: 1) I<sub>DD</sub> typical changed (0.4mA. To: 0.11mA). 2) UC27200-Q1 I<sub>DDO</sub> typical changed (From: 2.5mA. To: 1mA). 3) UCC27200-Q: maximum changed (From: 4mA. To: 3mA. 4) I<sub>HB</sub> typical changed (From: 0.4mA. To: 0.065mA). 5) I<sub>HBC</sub> changed (From: 2.5mA. To: 0.9mA). 6) I<sub>HBO</sub> maximum changed (From: 4mA. To: 3mA). 7) I<sub>HBS</sub> test conchanged to match V<sub>HS</sub> maximum recommended operating conditions (From: 110V. To: 105V). 8) I<sub>HBC</sub> changed (From: 0.1mA. To: 0.03mA)</li></ul> | | | <ul> <li>Updated Thermal Information section to reflect device characteristics.</li> <li>Updated Supply Currents specifications in the Electrical Characteristics table: 1) I<sub>DD</sub> typical changed (0.4mA. To: 0.11mA). 2) UC27200-Q1 I<sub>DDO</sub> typical changed (From: 2.5mA. To: 1mA). 3) UCC27200-Q2 maximum changed (From: 4mA. To: 3mA. 4) I<sub>HB</sub> typical changed (From: 0.4mA. To: 0.065mA). 5) I<sub>HBO</sub> changed (From: 2.5mA. To: 0.9mA). 6) I<sub>HBO</sub> maximum changed (From: 4mA. To: 3mA). 7) I<sub>HBS</sub> test conchanged to match V<sub>HS</sub> maximum recommended operating conditions (From: 110V. To: 105V). 8) I<sub>HBO</sub> changed (From: 0.1mA. To: 0.03mA).</li> <li>Updated Input specifications in the Electrical Characteristics table: 1) UCC27200-Q1 V<sub>HIT</sub> typical changed (From: 5.8V. To: 5.6V).</li> <li>Updated Bootstrap diode specifications in the Electrical Characteristics table: 1) R<sub>D</sub> test conditions changed (From: 100mA and 80mA. To: 120mA and 100mA). 2) R<sub>D</sub> typical changed (From: 0.6Ω. To: 0.65Ω).</li> <li>Updated LO/HO Gate Driver specifications in the Electrical Characteristics table: 1) V<sub>LOL</sub> typical change (From 0.18V. To 0.1V). 2) V<sub>LOH</sub> typical changed (From: 0.25V. To: 0.13V).</li> <li>Removed specifications with test conditions "-40°C to 125°C T<sub>J</sub>", since all parameters are specified for -40°C to 150°C T<sub>J</sub> (unless otherwise noted). Changed Propagation Delays typical specification (From 1.20mA).</li> </ul> | om | | <ul> <li>Updated Supply Currents specifications in the Electrical Characteristics table: 1) I<sub>DD</sub> typical changed (0.4mA. To: 0.11mA). 2) UC27200-Q1 I<sub>DDO</sub> typical changed (From: 2.5mA. To: 1mA). 3) UCC27200-Q1 maximum changed (From: 4mA. To: 3mA. 4) I<sub>HB</sub> typical changed (From: 0.4mA. To: 0.065mA). 5) I<sub>HBO</sub> changed (From: 2.5mA. To: 0.9mA). 6) I<sub>HBO</sub> maximum changed (From: 4mA. To: 3mA). 7) I<sub>HBS</sub> test conchanged to match V<sub>HS</sub> maximum recommended operating conditions (From: 110V. To: 105V). 8) I<sub>HBS</sub> changed (From: 0.1mA. To: 0.03mA)</li></ul> | | | <ul> <li>0.4mA. To: 0.11mA). 2) UC27200-Q1 I<sub>DDO</sub> typical changed (From: 2.5mA. To: 1mA). 3) UCC27200-Q2 maximum changed (From: 4mA. To: 3mA. 4) I<sub>HB</sub> typical changed (From: 0.4mA. To: 0.065mA). 5) I<sub>HBO</sub> changed (From: 2.5mA. To: 0.9mA). 6) I<sub>HBO</sub> maximum changed (From: 4mA. To: 3mA). 7) I<sub>HBS</sub> test conchanged to match V<sub>HS</sub> maximum recommended operating conditions (From: 110V. To: 105V). 8) I<sub>HBSO</sub> changed (From: 0.1mA. To: 0.03mA)</li></ul> | <mark>4</mark> | | <ul> <li>maximum changed (From: 4mA. To: 3mA. 4) I<sub>HB</sub> typical changed (From: 0.4mA. To: 0.065mA). 5) I<sub>HBC</sub> changed (From: 2.5mA. To: 0.9mA). 6) I<sub>HBO</sub> maximum changed (From: 4mA. To: 3mA). 7) I<sub>HBS</sub> test conchanged to match V<sub>HS</sub> maximum recommended operating conditions (From: 110V. To: 105V). 8) I<sub>HBSC</sub> changed (From: 0.1mA. To: 0.03mA)</li></ul> | | | <ul> <li>changed (From: 2.5mA. To: 0.9mA). 6) I<sub>HBO</sub> maximum changed (From: 4mA. To: 3mA). 7) I<sub>HBS</sub> test conchanged to match V<sub>HS</sub> maximum recommended operating conditions (From: 110V. To: 105V). 8) I<sub>HBSO</sub> changed (From: 0.1mA. To: 0.03mA)</li></ul> | | | <ul> <li>changed to match V<sub>HS</sub> maximum recommended operating conditions (From: 110V. To: 105V). 8) I<sub>HBSG</sub> changed (From: 0.1mA. To: 0.03mA)</li></ul> | | | <ul> <li>changed (From: 0.1mA. To: 0.03mA)</li></ul> | ndition | | <ul> <li>Updated Input specifications in the Electrical Characteristics table: 1) UCC27200-Q1 V<sub>HIT</sub> typical characteristics table: 1) UCC27200-Q1 V<sub>LIT</sub> typical changed (From: 5.4V. To: 5.6V).</li> <li>Updated Bootstrap diode specifications in the Electrical Characteristics table: 1) R<sub>D</sub> test conditions ch (From: 100mA and 80mA. To: 120mA and 100mA). 2) R<sub>D</sub> typical changed (From: 0.6Ω. To: 0.65Ω).</li> <li>Updated LO/HO Gate Driver specifications in the Electrical Characteristics table: 1) V<sub>LOL</sub> typical change (From 0.18V. To 0.1V). 2) V<sub>LOH</sub> typical changed (From: 0.25V. To: 0.13V).</li> <li>Removed specifications with test conditions "-40°C to 125°C T<sub>J</sub>", since all parameters are specified from -40°C to 150°C T<sub>J</sub> (unless otherwise noted). Changed Propagation Delays typical specification (From</li> </ul> | <sub>)</sub> typical | | <ul> <li>(From: 5.8V. To: 6V). 2) UCC27200-Q1 V<sub>LIT</sub> typical changed (From: 5.4V. To: 5.6V)</li></ul> | 4 | | <ul> <li>Updated Bootstrap diode specifications in the Electrical Characteristics table: 1) R<sub>D</sub> test conditions ch (From: 100mA and 80mA. To: 120mA and 100mA). 2) R<sub>D</sub> typical changed (From: 0.6Ω. To: 0.65Ω)</li> <li>Updated LO/HO Gate Driver specifications in the Electrical Characteristics table: 1) V<sub>LOL</sub> typical change (From 0.18V. To 0.1V). 2) V<sub>LOH</sub> typical changed (From: 0.25V. To: 0.13V)</li> <li>Removed specifications with test conditions "-40°C to 125°C T<sub>J</sub>", since all parameters are specified from -40°C to 150°C T<sub>J</sub> (unless otherwise noted). Changed Propagation Delays typical specification (From 1.20°C).</li> </ul> | | | <ul> <li>(From: 100mA and 80mA. To: 120mA and 100mA). 2) R<sub>D</sub> typical changed (From: 0.6Ω. To: 0.65Ω)</li> <li>Updated LO/HO Gate Driver specifications in the Electrical Characteristics table: 1) V<sub>LOL</sub> typical change (From 0.18V. To 0.1V). 2) V<sub>LOH</sub> typical changed (From: 0.25V. To: 0.13V)</li> <li>Removed specifications with test conditions "-40°C to 125°C T<sub>J</sub>", since all parameters are specified from: -40°C to 150°C T<sub>J</sub> (unless otherwise noted). Changed Propagation Delays typical specification (From: 0.65Ω).</li> </ul> | | | <ul> <li>Updated LO/HO Gate Driver specifications in the Electrical Characteristics table: 1) V<sub>LOL</sub> typical change (From 0.18V. To 0.1V). 2) V<sub>LOH</sub> typical changed (From: 0.25V. To: 0.13V).</li> <li>Removed specifications with test conditions "-40°C to 125°C T<sub>J</sub>", since all parameters are specified from -40°C to 150°C T<sub>J</sub> (unless otherwise noted). Changed Propagation Delays typical specification (From</li> </ul> | | | <ul> <li>(From 0.18V. To 0.1V). 2) V<sub>LOH</sub> typical changed (From: 0.25V. To: 0.13V).</li> <li>Removed specifications with test conditions "-40°C to 125°C T<sub>J</sub>", since all parameters are specified from -40°C to 150°C T<sub>J</sub> (unless otherwise noted). Changed Propagation Delays typical specification (From</li> </ul> | | | <ul> <li>Removed specifications with test conditions "-40°C to 125°C T<sub>J</sub>", since all parameters are specified fre-40°C to 150°C T<sub>J</sub> (unless otherwise noted). Changed Propagation Delays typical specification (From</li> </ul> | | | -40°C to 150°C T <sub>J</sub> (unless otherwise noted). Changed Propagation Delays typical specification (From | | | | | | | 4 | | • Updated Output Rise and Fall Time specifications: 1) t <sub>R</sub> typical changed (From: 0.35us. To: 0.26us). 2 | ) t <sub>F</sub> | | typical changed (From: 0.3us. To: 0.22us). | <mark>4</mark> | | • Updated all plots in Typical Characteristics section to reflect the device's typical specification | <mark>7</mark> | | <ul> <li>Updated Typical Application section to display a different application diagram and detailed design pro-</li> </ul> | | | since information in legacy data sheet had an outdated circuit with obsolete part numbers | | | Changed application curves to display propagation delay and rise/fall time plots. | | | Updated Power Supply Recommendations section to fix 3 typos | 16 | | | | | | | | Changes from Revision B (March 2016) to Revision C (August 2016) | Page | | <ul> <li>「特長」セクションのデバイス温度グレードをグレード 0 (-40℃~150℃) からグレード 1 (-40℃~125℃) に変</li> </ul> | | | Added the Receiving Notification of Documentation Updates section | 10 | 19 | С | hanges from Revision A (November 2008) to Revision B (March 2016) | Page | |---|--------------------------------------------------------------------------------------|------| | • | 「ESD 定格」表、「機能説明」セクション、「デバイスの機能モード」セクション、「アプリケーションと実装」セクション | /、「電 | | | 源に関する推奨事項」セクション、「レイアウト」セクション、「デバイスおよびドキュメントのサポート」セクション、「メ | | | | ル、パッケージ、および注文情報」セクションを追加 | 1 | | • | AEC-Q100 認定の箇条書きを追加 | 1 | | • | デバイス番号 UCC2720x および UCC27200 を UCC2720x-Q1 および UCC27200-Q1 に変更 | 1 | | • | Moved references from Additional References section to Related Documentation section | 18 | | | | | # 12 Mechanical, Packaging, and Orderable Information The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation. *資料に関するフィードバック (ご意見やお問い合わせ) を送信* Copyright © 2024 Texas Instruments Incorporated # 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションの設計、検証、試験、(3) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されているテキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。テキサス・インスツルメンツがこれらのリソースを提供することは、適用されるテキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2024, Texas Instruments Incorporated www.ti.com 23-May-2025 #### PACKAGING INFORMATION | Orderable part number | Status | Material type | Package Pins | Package qty Carrier | RoHS | Lead finish/<br>Ball material | MSL rating/<br>Peak reflow | Op temp (°C) | Part marking (6) | |-----------------------|--------|---------------|--------------------------|-----------------------|------|-------------------------------|----------------------------|--------------|------------------| | | ` , | | | | . , | (4) | (5) | | 1,7 | | UCC27200QDDARQ1 | Active | Production | SO PowerPAD<br>(DDA) 8 | 2500 LARGE T&R | Yes | NIPDAU NIPDAUAG | Level-2-260C-1 YEAR | -40 to 150 | 27200Q | | UCC27200QDDARQ1.A | Active | Production | SO PowerPAD<br>(DDA) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | 27200Q | | UCC27200QDDARQ1.B | Active | Production | SO PowerPAD<br>(DDA) 8 | 2500 LARGE T&R | Yes | NIPDAU | Level-2-260C-1 YEAR | -40 to 150 | 27200Q | <sup>(1)</sup> Status: For more details on status, see our product life cycle. Multiple part markings will be inside parentheses. Only one part marking contained in parentheses and separated by a "~" will appear on a part. If a line is indented then it is a continuation of the previous line and the two combined represent the entire part marking for that device. Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release. In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis. <sup>(2)</sup> Material type: When designated, preproduction parts are prototypes/experimental devices, and are not yet approved or released for full production. Testing and final process, including without limitation quality assurance, reliability performance testing, and/or process qualification, may not yet be complete, and this item is subject to further changes or possible discontinuation. If available for ordering, purchases will be subject to an additional waiver at checkout, and are intended for early internal evaluation purposes only. These items are sold without warranties of any kind. <sup>(3)</sup> RoHS values: Yes, No, RoHS Exempt. See the TI RoHS Statement for additional information and value definition. <sup>(4)</sup> Lead finish/Ball material: Parts may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width. <sup>(5)</sup> MSL rating/Peak reflow: The moisture sensitivity level ratings and peak solder (reflow) temperatures. In the event that a part has multiple moisture sensitivity ratings, only the lowest level per JEDEC standards is shown. Refer to the shipping label for the actual reflow temperature that will be used to mount the part to the printed circuit board. <sup>(6)</sup> Part marking: There may be an additional marking, which relates to the logo, the lot trace code information, or the environmental category of the part. # **PACKAGE OPTION ADDENDUM** www.ti.com 23-May-2025 #### OTHER QUALIFIED VERSIONS OF UCC27200-Q1: ● Catalog : UCC27200 NOTE: Qualified Version Definitions: • Catalog - TI's standard catalog product # **PACKAGE MATERIALS INFORMATION** www.ti.com 28-Mar-2024 # TAPE AND REEL INFORMATION | A0 | Dimension designed to accommodate the component width | |----|-----------------------------------------------------------| | В0 | Dimension designed to accommodate the component length | | K0 | Dimension designed to accommodate the component thickness | | W | Overall width of the carrier tape | | P1 | Pitch between successive cavity centers | ### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE #### \*All dimensions are nominal | Device | Package<br>Type | Package<br>Drawing | | SPQ | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant | |-----------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------| | UCC27200QDDARQ1 | SO<br>PowerPAD | DDA | 8 | 2500 | 330.0 | 12.8 | 6.4 | 5.2 | 2.1 | 8.0 | 12.0 | Q1 | PACKAGE MATERIALS INFORMATION www.ti.com 28-Mar-2024 ### \*All dimensions are nominal | | Device | Package Type | Package Drawing | Pins | SPQ | Length (mm) | Width (mm) | Height (mm) | |---|-----------------|--------------|-----------------|------|------|-------------|------------|-------------| | ı | UCC27200QDDARQ1 | SO PowerPAD | DDA | 8 | 2500 | 366.0 | 364.0 | 50.0 | Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details. 4202561/G PLASTIC SMALL OUTLINE #### NOTES: PowerPAD is a trademark of Texas Instruments. - 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M. 2. This drawing is subject to change without notice. - 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side. - 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side. - 5. Reference JEDEC registration MS-012. PLASTIC SMALL OUTLINE ### NOTES: (continued) - 6. Publication IPC-7351 may have alternate designs. - 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site. - 8. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004). - 9. Size of metal pad may vary due to creepage requirement. - 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented. PLASTIC SMALL OUTLINE #### NOTES: (continued) - 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations. - 12. Board assembly site may have different recommendations for stencil design. # DDA (R-PDSO-G8) # PowerPAD ™ PLASTIC SMALL-OUTLINE NOTES: A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5-1994. - B. This drawing is subject to change without notice. - C. Body dimensions do not include mold flash or protrusion not to exceed 0,15. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 for information regarding recommended board layout. This document is available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. - E. See the additional figure in the Product Data Sheet for details regarding the exposed thermal pad features and dimensions. - F. This package complies to JEDEC MS-012 variation BA PowerPAD is a trademark of Texas Instruments. # DDA (R-PDSO-G8) # PowerPAD™ PLASTIC SMALL OUTLINE ### THERMAL INFORMATION This PowerPAD package incorporates an exposed thermal pad that is designed to be attached to a printed circuit board (PCB). The thermal pad must be soldered directly to the PCB. After soldering, the PCB can be used as a heatsink. In addition, through the use of thermal vias, the thermal pad can be attached directly to the appropriate copper plane shown in the electrical schematic for the device, or alternatively, can be attached to a special heatsink structure designed into the PCB. This design optimizes the heat transfer from the integrated circuit (IC). For additional information on the PowerPAD package and how to take advantage of its heat dissipating abilities, refer to Technical Brief, PowerPAD Thermally Enhanced Package, Texas Instruments Literature No. SLMA002 and Application Brief, PowerPAD Made Easy, Texas Instruments Literature No. SLMA004. Both documents are available at www.ti.com. The exposed thermal pad dimensions for this package are shown in the following illustration. Exposed Thermal Pad Dimensions 4206322-6/L 05/12 NOTE: A. All linear dimensions are in millimeters # DDA (R-PDSO-G8) # PowerPAD™ PLASTIC SMALL OUTLINE ### NOTES: - A. All linear dimensions are in millimeters. - B. This drawing is subject to change without notice. - C. Publication IPC-7351 is recommended for alternate designs. - D. This package is designed to be soldered to a thermal pad on the board. Refer to Technical Brief, PowerPad Thermally Enhanced Package, Texas Instruments Literature No. SLMA002, SLMA004, and also the Product Data Sheets for specific thermal information, via requirements, and recommended board layout. These documents are available at www.ti.com <a href="https://www.ti.com">http://www.ti.com</a>. Publication IPC-7351 is recommended for alternate designs. - E. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Example stencil design based on a 50% volumetric metal load solder paste. Refer to IPC-7525 for other stencil recommendations. - F. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads. PowerPAD is a trademark of Texas Instruments. ## 重要なお知らせと免責事項 テキサス・インスツルメンツは、技術データと信頼性データ (データシートを含みます)、設計リソース (リファレンス デザインを含みます)、アプリケーションや設計に関する各種アドバイス、Web ツール、安全性情報、その他のリソースを、欠陥が存在する可能性のある「現状のまま」提供しており、商品性および特定目的に対する適合性の黙示保証、第三者の知的財産権の非侵害保証を含むいかなる保証も、明示的または黙示的にかかわらず拒否します。 これらのリソースは、 テキサス・インスツルメンツ製品を使用する設計の経験を積んだ開発者への提供を意図したものです。(1) お客様のアプリケーションに適した テキサス・インスツルメンツ製品の選定、(2) お客様のアプリケーションに該当する各種規格や、その他のあらゆる安全性、セキュリティ、規制、または他の要件への確実な適合に関する責任を、お客様のみが単独で負うものとします。 上記の各種リソースは、予告なく変更される可能性があります。これらのリソースは、リソースで説明されている テキサス・インスツルメンツ製品を使用するアプリケーションの開発の目的でのみ、 テキサス・インスツルメンツはその使用をお客様に許諾します。これらのリソースに関して、他の目的で複製することや掲載することは禁止されています。 テキサス・インスツルメンツや第三者の知的財産権のライセンスが付与されている訳ではありません。お客様は、これらのリソースを自身で使用した結果発生するあらゆる申し立て、損害、費用、損失、責任について、 テキサス・インスツルメンツおよびその代理人を完全に補償するものとし、 テキサス・インスツルメンツは一切の責任を拒否します。 テキサス・インスツルメンツの製品は、 テキサス・インスツルメンツの販売条件、または ti.com やかかる テキサス・インスツルメンツ 製品の関連資料などのいずれかを通じて提供する適用可能な条項の下で提供されています。 テキサス・インスツルメンツがこれらのリソ 一スを提供することは、適用される テキサス・インスツルメンツの保証または他の保証の放棄の拡大や変更を意味するものではありません。 お客様がいかなる追加条項または代替条項を提案した場合でも、 テキサス・インスツルメンツはそれらに異議を唱え、拒否します。 郵送先住所:Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2025, Texas Instruments Incorporated